



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 32KB (16K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1.5K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                |
| Data Converters            | A/D 10x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 28-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f2510t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The following devices are included in 28-pin QFN parts:

- PIC18F2221
- PIC18F2423
- PIC18F2510
- PIC18F2580

- PIC18F2321
- PIC18F2450
- PIC18F2520
- PIC18F2682

- PIC18F2410 • PIC18F2420
- PIC18F2480
- PIC18F2523
- PIC18F2685

#### **FIGURE 2-2:** 28-Pin QFN



The following devices are included in 40-pin PDIP parts:

- PIC18F4221
- PIC18F4455
- PIC18F4523
- PIC18F4610

- PIC18F4321
- PIC18F4458
- PIC18F4525

- PIC18F4410
- PIC18F4480
- PIC18F4620

- PIC18F4550

- PIC18F4420
- PIC18F4510
- PIC18F4553
- PIC18F4680

- PIC18F4423
- PIC18F4515
- PIC18F4580
- PIC18F4682 PIC18F4685

- PIC18F4450 • PIC18F4520
- PIC18F4585

#### FIGURE 2-3: 40-Pin PDIP



**TABLE 2-2:** IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2515 |                          |
| PIC18F2525 |                          |
| PIC18F2585 | 000000h 00DFFFh (40K)    |
| PIC18F4515 | 000000h-00BFFFh (48K)    |
| PIC18F4525 |                          |
| PIC18F4585 |                          |
| PIC18F2610 |                          |
| PIC18F2620 |                          |
| PIC18F2680 | 000000h 005555h (64K)    |
| PIC18F4610 | 000000h-00FFFFh (64K)    |
| PIC18F4620 |                          |
| PIC18F4680 |                          |

MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18FX5X5/X6X0 DEVICES FIGURE 2-6:



Boot Block size is determined by the BBSIZ<1:0> bits in the CONFIG4L register.

For PIC18F2685/4685 devices, the code memory space extends from 0000h to 017FFFh (96 Kbytes) in five 16-Kbyte blocks. For PIC18F2682/4682 devices, the code memory space extends from 0000h to 0013FFFh (80 Kbytes) in four 16-Kbyte blocks. Addresses, 0000h through 0FFFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2685/4685 and PIC18F2682/4682 devices can be configured as 1, 2 or 4K words (see Figure 2-7). This is done through the BBSIZ<2:1> bits in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

TABLE 2-3: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |  |
|------------|--------------------------|--|
| PIC18F2682 | 000000h 012EEEh (90K)    |  |
| PIC18F4682 | - 000000h-013FFFh (80K)  |  |
| PIC18F2685 | 000000h 017EEEh (06K)    |  |
| PIC18F4685 | 000000h-017FFFh (96K)    |  |

FIGURE 2-7: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2685/4685 AND PIC18F2682/4682 DEVICES

| 000000h |                              |                                |                              |                                | MEMORY S       | IZE/DEVICE     |                  |                | Addres           |
|---------|------------------------------|--------------------------------|------------------------------|--------------------------------|----------------|----------------|------------------|----------------|------------------|
| )1FFFFh | Code Memory                  | 96 Kbytes<br>(PIC18F2685/4685) |                              | 80 Kbytes<br>(PIC18F2682/4682) |                |                |                  |                |                  |
|         |                              |                                |                              |                                | BBSIZ1:        | BBSIZ2         |                  |                |                  |
|         |                              |                                | 11/10                        | 01                             | 00             | 11/10          | 01               | 00             |                  |
|         |                              |                                |                              | Boot                           | Boot<br>Block* |                | Boot             | Boot<br>Block* | 000000<br>0007FF |
|         | Unimplemented<br>Read as '0' |                                | Boot<br>Block*               | Block*                         |                | Boot<br>Block* | Block*           |                | 000800<br>000FFF |
|         |                              |                                |                              |                                | Block 0        |                |                  | Disal: 0       | 001000l          |
|         |                              |                                | Block 0                      | Block 0                        | BIOCK U        | Block 0        | Block 0          | Block 0        | 002000h          |
| 200000h |                              |                                |                              |                                |                |                |                  |                | 003FFF           |
|         |                              |                                | Block 1                      |                                | Block 1        |                | 001000           |                |                  |
|         |                              |                                |                              | Block 2                        |                |                | Block 2          |                | 007FFF<br>008000 |
|         | Configuration                |                                |                              |                                |                |                |                  |                | 00BFFF<br>00C000 |
|         | and ID<br>Space              |                                | Block 3                      |                                |                | Block 3        |                  | 00FFFF         |                  |
|         | <b>Opaco</b>                 |                                | Diagle 4                     |                                |                | Block 4        |                  |                | 010000           |
|         |                              |                                | Block 4                      |                                | DIUCK 4        |                | 013FFF<br>014000 |                |                  |
|         |                              |                                |                              | Block 5                        |                | Unimplemented  |                  |                |                  |
| 3FFFFFh |                              |                                | Unimplemented Reads all '0's |                                |                | 017FFF         |                  |                |                  |
|         | zes of memory ar             |                                |                              |                                |                |                |                  |                | 」01FFFF          |

For PIC18FX5X0/X5X3 devices, the code memory space extends from 000000h to 007FFFh (32 Kbytes) in four 8-Kbyte blocks. For PIC18FX4X5/X4X8 devices, the code memory space extends from 000000h to 005FFFh (24 Kbytes) in three 8-Kbyte blocks. Addresses, 000000h through 0007FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

TABLE 2-5: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2410 |                          |
| PIC18F2420 |                          |
| PIC18F2423 |                          |
| PIC18F2450 | 000000h-003FFFh (16K)    |
| PIC18F4410 |                          |
| PIC18F4420 | ]                        |
| PIC18F4450 |                          |

FIGURE 2-9: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18FX4X0/X4X3 DEVICES



For PIC18F2480/4480 devices, the code memory space extends from 0000h to 03FFFh (16 Kbytes) in one 16-Kbyte block. For PIC18F2580/4580 devices, the code memory space extends from 0000h to 07FFFh (32 Kbytes) in two 16-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2480/2580/4480/4580 devices can be configured as 1 or 2K words (see Figure 2-10). This is done through the BBSIZ<0> bit in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

In addition to the code memory space, there are three blocks that are accessible to the user through Table Reads and Table Writes. Their locations in the memory map are shown in Figure 2-12.

Users may store identification information (ID) in eight ID registers. These ID registers are mapped in addresses, 200000h through 200007h. The ID locations read out normally, even after code protection is applied.

Locations, 300000h through 30000Dh, are reserved for the Configuration bits. These bits select various device options and are described in **Section 5.0 "Configuration Word"**. These Configuration bits read out normally, even after code protection.

Locations, 3FFFFEh and 3FFFFFh, are reserved for the Device ID bits. These bits may be used by the programmer to identify what device type is being programmed and are described in **Section 5.0 "Configuration Word"**. These Device ID bits read out normally, even after code protection.

### 2.3.1 MEMORY ADDRESS POINTER

Memory in the address space, 0000000h to 3FFFFFh, is addressed via the Table Pointer register, which is comprised of three pointer registers:

- TBLPTRU at RAM address 0FF8h
- TBLPTRH at RAM address 0FF7h
- · TBLPTRL at RAM address 0FF6h

| TBLPTRU     | TBLPTRH    | TBLPTRL   |
|-------------|------------|-----------|
| Addr[21:16] | Addr[15:8] | Addr[7:0] |

The 4-bit command, '0000' (core instruction), is used to load the Table Pointer prior to using many read or write operations.

### 2.7 Serial Program/Verify Operation

The PGC pin is used as a clock input pin and the PGD pin is used for entering command bits and data input/output during serial operation. Commands and data are transmitted on the rising edge of PGC, latched on the falling edge of PGC and are Least Significant bit (LSb) first.

#### 2.7.1 4-BIT COMMANDS

All instructions are 20 bits, consisting of a leading 4-bit command followed by a 16-bit operand, which depends on the type of command being executed. To input a command, PGC is cycled four times. The commands needed for programming and verification are shown in Table 2-8.

Depending on the 4-bit command, the 16-bit operand represents 16 bits of input data or 8 bits of input data and 8 bits of output data.

Throughout this specification, commands and data are presented as illustrated in Table 2-9. The 4-bit command is shown Most Significant bit (MSb) first. The command operand, or "Data Payload", is shown as <MSB><LSB>. Figure 2-18 demonstrates how to serially present a 20-bit command/operand to the device.

#### 2.7.2 CORE INSTRUCTION

The core instruction passes a 16-bit instruction to the CPU core for execution. This is needed to set up registers as appropriate for use with other commands.

TABLE 2-8: COMMANDS FOR PROGRAMMING

| Description                                         | 4-Bit Command |
|-----------------------------------------------------|---------------|
| Core Instruction (Shift in16-bit instruction)       | 0000          |
| Shift Out TABLAT Register                           | 0010          |
| Table Read                                          | 1000          |
| Table Read, Post-Increment                          | 1001          |
| Table Read, Post-Decrement                          | 1010          |
| Table Read, Pre-Increment                           | 1011          |
| Table Write                                         | 1100          |
| Table Write, Post-Increment by 2                    | 1101          |
| Table Write, Start Programming, Post-Increment by 2 | 1110          |
| Table Write, Start Programming                      | 1111          |

### TABLE 2-9: SAMPLE COMMAND SEQUENCE

| 4-Bit Command | Data Payload | Core Instruction    |
|---------------|--------------|---------------------|
| 1101          | 3C 40        | Table Write,        |
|               |              | post-increment by 2 |

### 3.0 DEVICE PROGRAMMING

Programming includes the ability to erase or write the various memory regions within the device.

In all cases, except high-voltage ICSP Bulk Erase, the EECON1 register must be configured in order to operate on a particular memory region.

When using the EECON1 register to act on code memory, the EEPGD bit must be set (EECON1<7> = 1) and the CFGS bit must be cleared (EECON1<6> = 0). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort (e.g., erases) and this must be done prior to initiating a write sequence. The FREE bit must be set (EECON1<4> = 1) in order to erase the program space being pointed to by the Table Pointer. The erase or write sequence is initiated by setting the WR bit (EECON1<1> = 1). It is strongly recommended that the WREN bit only be set immediately prior to a program erase.

### 3.1 ICSP Erase

### 3.1.1 HIGH-VOLTAGE ICSP BULK ERASE

Erasing code or data EEPROM is accomplished by configuring two Bulk Erase Control registers located at 3C0004h and 3C0005h. Code memory may be erased, portions at a time, or the user may erase the entire device in one action. Bulk Erase operations will also clear any code-protect settings associated with the memory block being erased. Erase options are detailed in Table 3-1. If data EEPROM is code-protected (CPD = 0), the user must request an erase of data EEPROM (e.g., 0084h as shown in Table 3-1).

TABLE 3-1: BULK ERASE OPTIONS

| Description                      | Data<br>(3C0005h:3C0004h) |
|----------------------------------|---------------------------|
| Chip Erase                       | 3F8Fh                     |
| Erase Data EEPROM <sup>(1)</sup> | 0084h                     |
| Erase Boot Block                 | 0081h                     |
| Erase Configuration Bits         | 0082h                     |
| Erase Code EEPROM Block 0        | 0180h                     |
| Erase Code EEPROM Block 1        | 0280h                     |
| Erase Code EEPROM Block 2        | 0480h                     |
| Erase Code EEPROM Block 3        | 0880h                     |
| Erase Code EEPROM Block 4        | 1080h                     |
| Erase Code EEPROM Block 5        | 2080h                     |

Note 1: Selected devices only, see Section 3.3 "Data EEPROM Programming".

The actual Bulk Erase function is a self-timed operation. Once the erase has started (falling edge of the 4th PGC after the NOP command), serial execution will cease until the erase completes (Parameter P11). During this time, PGC may continue to toggle but PGD must be held low.

The code sequence to erase the entire device is shown in Table and the flowchart is shown in Figure 3-1.

Note: A Bulk Erase is the only way to reprogram code-protect bits from an ON state to an OFF state.

TABLE 3-2: BULK ERASE COMMAND SEQUENCE

| 4-Bit Command | Data Payload | Core Instruction                               |
|---------------|--------------|------------------------------------------------|
| 0000          | 0E 3C        | MOVLW 3Ch                                      |
| 0000          | 6E F8        | MOVWF TBLPTRU                                  |
| 0000          | 0E 00        | MOVLW 00h                                      |
| 0000          | 6E F7        | MOVWF TBLPTRH                                  |
| 0000          | 0E 05        | MOVLW 05h                                      |
| 0000          | 6E F6        | MOVWF TBLPTRL                                  |
| 1100          | 3F 3F        | Write 3F3Fh to 3C0005h                         |
| 0000          | 0E 3C        | MOVLW 3Ch                                      |
| 0000          | 6E F8        | MOVWF TBLPTRU                                  |
| 0000          | 0E 00        | MOVLW 00h                                      |
| 0000          | 6E F7        | MOVWF TBLPTRH                                  |
| 0000          | 0E 04        | MOVLW 04h                                      |
| 0000          | 6E F6        | MOVWF TBLPTRL                                  |
| 1100          | 8F 8F        | Write 8F8Fh TO 3C0004h to erase entire device. |
|               |              | NOP                                            |
|               |              | Hold PGD low until erase completes.            |
| 0000          | 00 00        |                                                |
| 0000          | 00 00        |                                                |

FIGURE 3-1: BULK ERASE FLOW



TABLE 3-3: ERASE CODE MEMORY CODE SEQUENCE

| Step 1: Direct access to code memory and enable writes.           0000         8E A6         BSF EECON1, EEPGD           0000         9C A6         BCF EECON1, CFGS           0000         84 A6         BSF EECON1, WREN           Step 2: Point to first row in code memory.           0000         6A F8         CLRF TBLPTRU           0000         6A F7         CLRF TBLPTRH           0000         6A F6         CLRF TBLPTRL           Step 3: Enable erase and erase single row.           0000         88 A6         BSF EECON1, FREE           0000         82 A6         BSF EECON1, WR           0000         00 00         NOP - hold PGC high for time P9 and low for time P10. | 4-Bit<br>Command   | Data Payload                               | Core Instruction |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------|------------------|--|--|
| 0000         9C A6         BCF         EECON1, CFGS           0000         84 A6         BSF         EECON1, WREN           Step 2: Point to first row in code memory.           0000         6A F8         CLRF         TBLPTRU           0000         6A F7         CLRF         TBLPTRH           0000         6A F6         CLRF         TBLPTRL           Step 3: Enable erase and erase single row.           0000         88 A6         BSF         EECON1, FREE           0000         82 A6         BSF         EECON1, WR                                                                                                                                                             | Step 1: Direct ac  | cess to code memory an                     | d enable writes. |  |  |
| 0000 6A F8 CLRF TBLPTRU 0000 6A F7 CLRF TBLPTRH 0000 6A F6 CLRF TBLPTRL  Step 3: Enable erase and erase single row.  0000 88 A6 BSF EECON1, FREE 0000 82 A6 BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0000               | 9C A6                                      | BCF EECON1, CFGS |  |  |
| 0000         6A F7         CLRF TBLPTRH           0000         6A F6         CLRF TBLPTRL           Step 3: Enable erase and erase single row.           0000         88 A6         BSF EECON1, FREE           0000         82 A6         BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                        | Step 2: Point to f | irst row in code memory.                   |                  |  |  |
| 0000 88 A6 BSF EECON1, FREE<br>0000 82 A6 BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0000               | 6A F7                                      | CLRF TBLPTRH     |  |  |
| 0000 82 A6 BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Step 3: Enable e   | Step 3: Enable erase and erase single row. |                  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0000               | 82 A6                                      | BSF EECON1, WR   |  |  |

### FIGURE 3-3: SINGLE ROW ERASE CODE MEMORY FLOW



### TABLE 3-5: WRITE CODE MEMORY CODE SEQUENCE

| 4-Bit<br>Command                     | Data Payload                                                                                                                     | Core Instruction                                                                                                                          |  |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Step 1: Direct acc                   | ess to code memory an                                                                                                            | d enable writes.                                                                                                                          |  |  |
| 0000                                 | 8E A6<br>9C A6                                                                                                                   | BSF EECON1, EEPGD<br>BCF EECON1, CFGS                                                                                                     |  |  |
| Step 2: Load write                   | e buffer.                                                                                                                        |                                                                                                                                           |  |  |
| 0000<br>0000<br>0000<br>0000<br>0000 | 0E <addr[21:16]> 6E F8 0E <addr[15:8]> 6E F7 0E <addr[7:0]> 6E F6</addr[7:0]></addr[15:8]></addr[21:16]>                         | MOVLW <addr[21:16]> MOVWF TBLPTRU MOVLW <addr[15:8]> MOVWF TBLPTRH MOVLW <addr[7:0]> MOVWF TBLPTRL</addr[7:0]></addr[15:8]></addr[21:16]> |  |  |
| Step 3: Repeat for                   | Step 3: Repeat for all but the last two bytes.                                                                                   |                                                                                                                                           |  |  |
| 1101                                 | <msb><lsb></lsb></msb>                                                                                                           | Write 2 bytes and post-increment address by 2.                                                                                            |  |  |
| Step 4: Load write                   | Step 4: Load write buffer for last two bytes.                                                                                    |                                                                                                                                           |  |  |
| 1111<br>0000                         | <msb><lsb></lsb></msb>                                                                                                           | Write 2 bytes and start programming. NOP - hold PGC high for time P9 and low for time P10.                                                |  |  |
| To continue writing                  | To continue writing data, repeat Steps 2 through 4, where the Address Pointer is incremented by 2 at each iteration of the loop. |                                                                                                                                           |  |  |

FIGURE 3-4: PROGRAM CODE MEMORY FLOW



FIGURE 3-5: TABLE WRITE AND START PROGRAMMING INSTRUCTION TIMING (1111)



### 3.3 Data EEPROM Programming

| Note: Data EEPROM programming is not available or | : Data EEPROM programming is <b>not</b> available on the following devices: |  |  |  |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------|--|--|--|--|--|--|
| PIC18F2410                                        | PIC18F4410                                                                  |  |  |  |  |  |  |
| PIC18F2450                                        | PIC18F4450                                                                  |  |  |  |  |  |  |
| PIC18F2510                                        | PIC18F4510                                                                  |  |  |  |  |  |  |
| PIC18F2515                                        | PIC18F4515                                                                  |  |  |  |  |  |  |
| PIC18F2610                                        | PIC18F4610                                                                  |  |  |  |  |  |  |

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair: EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is written by loading EEADRH:EEADR with the desired memory location, EEDATA, with the data to be written and initiating a memory write by appropriately configuring the EECON1 register. A byte write automatically erases the location and writes the new data (erase-before-write).

When using the EECON1 register to perform a data EEPROM write, both the EEPGD and CFGS bits must be cleared (EECON1<7:6> = 00). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort and this must be done prior to initiating a write sequence. The write sequence is initiated by setting the WR bit (EECON1<1> = 1).

The write begins on the falling edge of the 4th PGC after the WR bit is set. It ends when the WR bit is cleared by hardware.

After the programming sequence terminates, PGC must still be held low for the time specified by Parameter P10 to allow high-voltage discharge of the memory array.

FIGURE 3-6: PROGRAM DATA FLOW



TABLE 3-9: SET ADDRESS POINTER TO CONFIGURATION LOCATION

| 4-Bit<br>Command                                                 | Data Payload                                                                                             | Core Instruction                                      |  |  |  |  |  |  |  |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|--|--|
| Step 1: Enable writes and direct access to configuration memory. |                                                                                                          |                                                       |  |  |  |  |  |  |  |
| 0000                                                             | 8E A6<br>8C A6                                                                                           | BSF EECON1, EEPGD BSF EECON1, CFGS                    |  |  |  |  |  |  |  |
|                                                                  | Step 2: Set Table Pointer for configuration byte to be written. Write even/odd addresses. <sup>(1)</sup> |                                                       |  |  |  |  |  |  |  |
| 0000                                                             | 0E 30                                                                                                    | MOVLW 30h                                             |  |  |  |  |  |  |  |
| 0000                                                             | 6E F8                                                                                                    | MOVWF TBLPTRU                                         |  |  |  |  |  |  |  |
| 0000                                                             | 0E 00                                                                                                    | MOVLW 00h                                             |  |  |  |  |  |  |  |
| 0000                                                             | 6E F7                                                                                                    | MOVWF TBLPRTH                                         |  |  |  |  |  |  |  |
| 0000                                                             | 0E 00                                                                                                    | MOVLW 00h                                             |  |  |  |  |  |  |  |
| 0000                                                             | 6E F6                                                                                                    | MOVWF TBLPTRL                                         |  |  |  |  |  |  |  |
| 1111                                                             | <msb ignored=""><lsb></lsb></msb>                                                                        | Load 2 bytes and start programming.                   |  |  |  |  |  |  |  |
| 0000                                                             | 00 00                                                                                                    | NOP - hold PGC high for time P9 and low for time P10. |  |  |  |  |  |  |  |
| 0000                                                             | 0E 01                                                                                                    | MOVLW 01h                                             |  |  |  |  |  |  |  |
| 0000                                                             | 6E F6                                                                                                    | MOVWF TBLPTRL                                         |  |  |  |  |  |  |  |
| 1111                                                             | <msb><lsb ignored=""></lsb></msb>                                                                        | Load 2 bytes and start programming.                   |  |  |  |  |  |  |  |
| 0000                                                             | 00 00                                                                                                    | NOP - hold PGC high for time P9 and low for time P10. |  |  |  |  |  |  |  |

Note 1: Enabling the write protection of Configuration bits (WRTC = 0 in CONFIG6H) will prevent further writing of the Configuration bits. Always write all the Configuration bits before enabling the write protection for Configuration bits.

### FIGURE 3-8: CONFIGURATION PROGRAMMING FLOW



### 4.0 READING THE DEVICE

### 4.1 Read Code Memory, ID Locations and Configuration Bits

Code memory is accessed, one byte at a time, via the 4-bit command, '1001' (Table Read, post-increment). The contents of memory pointed to by the Table Pointer (TBLPTRU:TBLPTRH) are serially output on PGD.

The 4-bit command is shifted in, LSb first. The read is executed during the next eight clocks, then shifted out on PGD during the last eight clocks, LSb to MSb. A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-1). This operation also increments the Table Pointer by one, pointing to the next byte in code memory for the next read.

This technique will work to read any memory in the 000000h to 3FFFFFh address space, so it also applies to the reading of the ID and Configuration registers.

TABLE 4-1: READ CODE MEMORY SEQUENCE

| 4-Bit<br>Command                                           | Data Payload                   | Core Instruction                |  |  |  |  |  |  |
|------------------------------------------------------------|--------------------------------|---------------------------------|--|--|--|--|--|--|
| Step 1: Set Table Pointer.                                 |                                |                                 |  |  |  |  |  |  |
| 0000                                                       | 0E <addr[21:16]></addr[21:16]> | MOVLW Addr[21:16]               |  |  |  |  |  |  |
| 0000                                                       | 6E F8                          | MOVWF TBLPTRU                   |  |  |  |  |  |  |
| 0000                                                       | 0E <addr[15:8]></addr[15:8]>   | MOVLW <addr[15:8]></addr[15:8]> |  |  |  |  |  |  |
| 0000                                                       | 6E F7                          | MOVWF TBLPTRH                   |  |  |  |  |  |  |
| 0000                                                       | 0E <addr[7:0]></addr[7:0]>     | MOVLW <addr[7:0]></addr[7:0]>   |  |  |  |  |  |  |
| 0000                                                       | 6E F6                          | MOVWF TBLPTRL                   |  |  |  |  |  |  |
| Step 2: Read memory and then shift out on PGD, LSb to MSb. |                                |                                 |  |  |  |  |  |  |
| 1001                                                       | 00 00                          | TBLRD *+                        |  |  |  |  |  |  |





### 4.2 Verify Code Memory and ID Locations

The verify step involves reading back the code memory space and comparing it against the copy held in the programmer's buffer. Memory reads occur a single byte at a time, so two bytes must be read to compare against the word in the programmer's buffer. Refer to **Section 4.1** "**Read Code Memory, ID Locations and Configuration Bits**" for implementation details of reading code memory.

The Table Pointer must be manually set to 200000h (base address of the ID locations) once the code memory has been verified. The post-increment feature of the Table Read 4-bit command may not be used to increment the Table Pointer beyond the code memory space. In a 64-Kbyte device, for example, a post-increment read of address, FFFFh, will wrap the Table Pointer back to 000000h, rather than point to the unimplemented address, 010000h.

Start Set TBLPTR = 200000h Set TBLPTR = 0 Read Low Byte Read Low Byte with Post-Increment with Post-Increment Read High Byte Increment Read High Byte with Post-Increment Pointer with Post-Increment Does Does No Word = Expect Failure, Word = Expect Failure, Data? Report Data? Report Error Error Yes Yes ΑII No No **ID** locations code memory verified? verified? Yes Yes Done

FIGURE 4-2: VERIFY CODE MEMORY FLOW

### 4.3 Verify Configuration Bits

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to **Section 4.1 "Read Code Memory, ID Locations and Configuration Bits"** for implementation details of reading configuration data.

### 5.3 Single-Supply ICSP Programming

The LVP bit in Configuration register, CONFIG4L, enables Single-Supply (Low-Voltage) ICSP Programming. The LVP bit defaults to a '1' (enabled) from the factory.

If Single-Supply Programming mode is not used, the LVP bit can be programmed to a '0' and RB5/PGM becomes a digital I/O pin. However, the LVP bit may only be programmed by entering the High-Voltage ICSP mode, where MCLR/VPP/RE3 is raised to VIHH. Once the LVP bit is programmed to a '0', only the High-Voltage ICSP mode is available and only the High-Voltage ICSP mode can be used to program the device.

- **Note 1:** The High-Voltage ICSP mode is always available, regardless of the state of the LVP bit, by applying VIHH to the MCLR/VPP/RE3 pin.
  - 2: While in Low-Voltage ICSP mode, the RB5 pin can no longer be used as a general purpose I/O.

### 5.4 Embedding Configuration Word Information in the HEX File

To allow portability of code, a PIC18F2XXX/4XXX Family programmer is required to read the Configuration Word locations from the hex file. If Configuration Word information is not present in the hex file, then a simple warning message should be issued. Similarly, while saving a hex file, all Configuration Word information must be included. An option to not include the Configuration Word information may be provided. When embedding Configuration Word information in the hex file, it should start at address, 300000h.

Microchip Technology Inc. feels strongly that this feature is important for the benefit of the end customer.

### 5.5 Embedding Data EEPROM Information In the HEX File

To allow portability of code, a PIC18F2XXX/4XXX Family programmer is required to read the data EEPROM information from the hex file. If data EEPROM information is not present, a simple warning message should be issued. Similarly, when saving a hex file, all data EEPROM information must be included. An option to not include the data EEPROM information may be provided. When embedding data EEPROM information in the hex file, it should start at address, F00000h.

Microchip Technology Inc. believes that this feature is important for the benefit of the end customer.

### 5.6 Checksum Computation

The checksum is calculated by summing the following:

- · The contents of all code memory locations
- · The Configuration Words, appropriately masked
- ID locations (if any block is code-protected)

The Least Significant 16 bits of this sum is the checksum. The contents of the data EEPROM are not used.

### 5.6.1 PROGRAM MEMORY

When program memory contents are summed, each 16-bit word is added to the checksum. The contents of program memory, from 000000h to the end of the last program memory block, are used for this calculation. Overflows from bit 15 may be ignored.

#### 5.6.2 CONFIGURATION WORDS

For checksum calculations, unimplemented bits in Configuration Words should be ignored as such bits always read back as '1's. Each 8-bit Configuration Word is ANDed with a corresponding mask to prevent unused bits from affecting checksum calculations.

The mask contains a '0' in unimplemented bit positions, or a '1' where a choice can be made. When ANDed with the value read out of a Configuration Word, only implemented bits remain. A list of suitable masks is provided in Table 5-5.

TABLE 5-4: DEVICE BLOCK LOCATIONS AND SIZES

|               | Memory          |      | Ending Address |             |         |          |         |         | Size (Bytes)           |               |         |                     |                 |
|---------------|-----------------|------|----------------|-------------|---------|----------|---------|---------|------------------------|---------------|---------|---------------------|-----------------|
| Device        | Size<br>(Bytes) | Pins | Boot<br>Block  | Block 0     | Block 1 | Block 2  | Block 3 | Block 4 | Block 5                | Boot<br>Block | Block 0 | Remaining<br>Blocks | Device<br>Total |
| PIC18F2221 4  | 417             | 28   | 0001FF         | 0007FF      | 000FFF  |          |         | _       |                        | 512           | 1536    | 2048                | 4096            |
|               | 4K              | 20   | 0003FF         | 0007FF      | UUUFFF  | _        |         |         | _                      | 1024          | 1024    |                     |                 |
|               |                 | 28   | 0001FF         |             |         |          | _       | _       |                        | 512           | 3584    | 4096                | 8192            |
| PIC18F2321    | 8K              |      | 0003FF         | 000FFF      | 001FFF  | _        |         |         | -                      | 1024          | 3072    |                     |                 |
|               |                 |      | 0007FF         |             |         |          |         |         |                        | 2048          | 2048    |                     |                 |
| PIC18F2410    | 16K             | 28   | 0007FF         | 001FFF      | 003FFF  | _        | -       | _       | _                      | 2048          | 6144    | 8192                | 16384           |
| PIC18F2420    | 16K             | 28   | 0007FF         | 001FFF      | 003FFF  | _        |         |         | _                      | 2048          | 6144    | 8192                | 16384           |
| PIC18F2423    | 16K             | 28   | 0007FF         | 001FFF      | 003FFF  | _        | -       | _       | _                      | 2048          | 6144    | 8192                | 16384           |
| PIC18F2450    | 16K             | 28   | 0007FF         | 001FFF      | 003FFF  |          |         |         |                        | 2048          | 6144    | 8192                | 16384           |
| PIC 10F2450   | ION             | 20   | 000FFF         | 001777      | 003FFF  | _        |         | _       |                        | 4096          | 4096    |                     | 10304           |
| PIC18F2455    | 24K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | _       | _       | _                      | 2048          | 6144    | 16384               | 24576           |
| PIC18F2458    | 24K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | _       | _       | _                      | 2048          | 6144    | 16384               | 24576           |
| DIO4050400    | 4016            | -00  | 0007FF         | 004555      | 000555  |          |         |         |                        | 2048          | 6144    | 0400                | 40004           |
| PIC18F2480    | 16K             | 28   | 000FFF         | 001FFF      | 003FFF  |          | _       |         | _                      | 4096          | 4096    | 8192                | 16384           |
| PIC18F2510    | 32K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | 007FFF  | _       | _                      | 2048          | 6144    | 24576               | 32768           |
| PIC18F2515    | 48K             | 28   | 0007FF         | 003FFF      | 007FFF  | 00BFFF   | _       | _       | _                      | 2048          | 14336   | 32768               | 49152           |
| PIC18F2520    | 32K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | 007FFF  | _       | _                      | 2048          | 14336   | 16384               | 32768           |
| PIC18F2523    | 32K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | 007FFF  | _       | _                      | 2048          | 14336   | 16384               | 32768           |
| PIC18F2525    | 48K             | 28   | 0007FF         | 003FFF      | 007FFF  | 00BFFF   | _       | _       | _                      | 2048          | 14336   | 32768               | 49152           |
| PIC18F2550    | 32K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | 007FFF  | _       | _                      | 2048          | 6144    | 24576               | 32768           |
| PIC18F2553    | 32K             | 28   | 0007FF         | 001FFF      | 003FFF  | 005FFF   | 007FFF  | _       | _                      | 2048          | 6144    | 24576               | 32768           |
|               | 32K             | 28   | 0007FF         |             |         | 005FFF   | 007FFF  | _       | _                      | 2048          | 6144    | 24576               | 32768           |
| PIC18F2580    |                 |      | 000FFF         | 001FFF      | 003FFF  |          |         |         |                        | 4096          | 4096    |                     |                 |
|               |                 |      | 0007FF         | 003FFF 00   |         | 00BFFF   |         | _       | 2048<br>— 4096<br>8192 | 2048          | 14336   | 32768               | 49152           |
| PIC18F2585    | 48K             | 28   | 000FFF         |             | 007FFF  |          | l _     |         |                        |               | 12288   |                     |                 |
|               |                 | 20   | 001FFF         |             |         |          |         |         |                        |               | 8192    |                     |                 |
| PIC18F2610    | 64K             | 28   | 0007FF         | 003FFF      | 007FFF  | 00BFFF   | 00FFFF  | _       | _                      | 2048          | 14336   | 49152               | 65536           |
| PIC18F2620    | 64K             | 28   | 0007FF         | 003FFF      | 007FFF  | 00BFFF   | 00FFFF  | _       | _                      | 2048          | 14336   | 49152               | 65536           |
|               |                 |      | 0007FF         |             |         |          |         |         |                        | 2048          | 14336   |                     |                 |
| PIC18F2680    | 64K             | 28   | 000FFF         | 003FFF      | 007FFF  | 00BFFF   | 00FFFF  | _       |                        | 4096          | 12288   | 49152               | 65536           |
|               | 0               |      | 001FFF         |             |         | 002      |         |         |                        | 8192          | 8192    | .0.02               |                 |
|               |                 |      | 0007FF         |             |         |          |         |         |                        | 2048          | 14336   |                     |                 |
| PIC18F2682    | 80K             | 28   | 000FFF         | 003FFF      | 007FFF  | 00BFFF   | 00FFFF  | 013FFF  | _                      | 4096          | 12288   | 65536               | 81920           |
|               | OOK             |      | 001FFF         |             | 007111  | 002111   | 001111  | 010111  | -                      | 8192          | 8192    |                     | 01320           |
|               | 96K             | 28   | 0007FF         |             |         | F 00BFFF | 00FFFF  | 013FFF  | 017FFF                 | 2048          | 14336   | 81920               | 98304           |
| PIC18F2685    |                 |      | 000FFF         | 003FFF      | 007FFF  |          |         |         |                        | 4096          | 12288   |                     |                 |
| 1 10 101 2000 |                 |      | 001FFF         | 000111      | 00/111  |          |         |         |                        | 8192          | 8192    |                     |                 |
|               |                 |      | 0001FF         |             |         |          |         |         |                        | 512           | 1536    | 2048                | 4096            |
| PIC18F4221    | 4K              | 40   | 0003FF         | 0007FF      | 000FFF  | ·  —     | _       | _       | -                      | 1024          | 1024    |                     |                 |
|               |                 |      | 0000FF         |             | 001FFF  |          |         |         | _                      | 512           | 3584    | 4096                | 8192            |
| PIC18F4321    | 8K              | 40   | 0003FF         | 000FFF      |         |          |         |         |                        | 1024          | 3072    |                     |                 |
|               |                 |      | 0000FF         | 000111      | 001111  |          |         |         |                        | 2048          | 2048    |                     |                 |
| PIC18F4410    | 16K             | 40   | 0007FF         | 001FFF      | 003FFF  |          |         |         |                        | 2048          | 6144    | 8192                | 16384           |
| PIC18F4410    | 16K             | 40   | 0007FF         | 001FFF      | 003FFF  |          |         |         |                        | 2048          | 6144    | 8192                | 16384           |
| PIC18F4423    | 16K             | 40   | 0007FF         | 001FFF      | 003FFF  |          |         |         | _                      | 2048          | 6144    | 8192                |                 |
| 1 10 101 4423 | 101             | 40   | 0007FF         | JUILER      | 0001 FF | _        |         | _       | 2048 6144              | 0192          | 16384   |                     |                 |
| PIC18F4450    | 16K             | 40   | 0007FF         | 001FFF 003F | 003FFF  | _        | _       | _       | _                      | 4096          | 4096    | 8192                | 16384           |
| l egend:      |                 |      |                |             |         | <u> </u> |         |         |                        | 4090          | 4090    |                     |                 |

Legend:

— = unimplemented.

# 6.0 AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY TEST MODE

**Standard Operating Conditions** 

Operating Temperature: 25°C is recommended

| Operat       | ing rem | perature: 25°C is recommended                                                | <u> </u>  | 1       | 1     | i                                              |  |  |
|--------------|---------|------------------------------------------------------------------------------|-----------|---------|-------|------------------------------------------------|--|--|
| Param<br>No. | Sym     | Characteristic                                                               | Min       | Max     | Units | Conditions                                     |  |  |
| D110         | VIHH    | High-Voltage Programming Voltage on MCLR/Vpp/RE3                             | VDD + 4.0 | 12.5    | V     | (Note 2)                                       |  |  |
| D110A        | VIHL    | Low-Voltage Programming Voltage on MCLR/VPP/RE3                              | 2.00      | 5.50    | V     | (Note 2)                                       |  |  |
| D111         | VDD     | Supply Voltage During Programming                                            | 2.00      | 5.50    | V     | Externally timed,<br>Row Erases and all writes |  |  |
|              |         |                                                                              | 3.0       | 5.50    | V     | Self-timed,<br>Bulk Erases only (Note 3)       |  |  |
| D112         | IPP     | Programming Current on MCLR/VPP/RE3                                          | _         | 300     | μΑ    | (Note 2)                                       |  |  |
| D113         | IDDP    | Supply Current During Programming                                            | _         | 10      | mA    |                                                |  |  |
| D031         | VIL     | Input Low Voltage                                                            | Vss       | 0.2 VDD | V     |                                                |  |  |
| D041         | VIH     | Input High Voltage                                                           | 0.8 VDD   | VDD     | V     |                                                |  |  |
| D080         | Vol     | Output Low Voltage                                                           | _         | 0.6     | V     | IOL = 8.5 mA @ 4.5V                            |  |  |
| D090         | Vон     | Output High Voltage                                                          | VDD - 0.7 | _       | V     | IOH = -3.0 mA @ 4.5V                           |  |  |
| D012         | Сю      | Capacitive Loading on I/O pin (PGD)                                          | _         | 50      | pF    | To meet AC specifications                      |  |  |
|              | •       |                                                                              |           |         |       |                                                |  |  |
| P1           | TR      | MCLR/VPP/RE3 Rise Time to Enter Program/Verify mode                          | _         | 1.0     | μS    | (Notes 1, 2)                                   |  |  |
| P2           | TPGC    | Serial Clock (PGC) Period                                                    | 100       | _       | ns    | VDD = 5.0V                                     |  |  |
|              |         |                                                                              | 1         | _       | μS    | VDD = 2.0V                                     |  |  |
| P2A          | TPGCL   | Serial Clock (PGC) Low Time                                                  | 40        | _       | ns    | VDD = 5.0V                                     |  |  |
|              |         |                                                                              | 400       | _       | ns    | VDD = 2.0V                                     |  |  |
| P2B          | TPGCH   | Serial Clock (PGC) High Time                                                 | 40        | _       | ns    | VDD = 5.0V                                     |  |  |
|              |         |                                                                              | 400       | _       | ns    | VDD = 2.0V                                     |  |  |
| P3           | TSET1   | Input Data Setup Time to Serial Clock ↓                                      | 15        | _       | ns    |                                                |  |  |
| P4           | THLD1   | Input Data Hold Time from PGC ↓                                              | 15        | _       | ns    |                                                |  |  |
| P5           | TDLY1   | Delay Between 4-Bit Command and Command Operand                              | 40        | _       | ns    |                                                |  |  |
| P5A          | TDLY1A  | Delay Between 4-Bit Command Operand and<br>Next 4-Bit Command                | 40        | _       | ns    |                                                |  |  |
| P6           | TDLY2   | Delay Between Last PGC ↓ of Command Byte to First PGC ↑ of Read of Data Word | 20        | _       | ns    |                                                |  |  |
| P9           | TDLY5   | PGC High Time (minimum programming time)                                     | 1         | _       | ms    | Externally timed                               |  |  |
| P10          | TDLY6   | PGC Low Time After Programming (high-voltage discharge time)                 | 100       | _       | μS    |                                                |  |  |
| P11          | TDLY7   | Delay to Allow Self-Timed Data Write or<br>Bulk Erase to Occur               | 5         | _       | ms    |                                                |  |  |

Note 1: Do not allow excess time when transitioning MCLR between VIL and VIHH. This can cause spurious program executions to occur. The maximum transition time is:

<sup>1</sup> TCY + TPWRT (if enabled) + 1024 Tosc (for LP, HS, HS/PLL and XT modes only) +

<sup>2</sup> ms (for HS/PLL mode only) + 1.5  $\mu$ s (for EC mode only)

where TCY is the instruction cycle time, TPWRT is the Power-up Timer period and ToSC is the oscillator period. For specific values, refer to the Electrical Characteristics section of the device data sheet for the particular device.

<sup>2:</sup> When ICPRT = 1, this specification also applies to ICVPP.

<sup>3:</sup> At 0°C-50°C.



### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

China - Hangzhou

Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-213-7828

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf

Tel: 49-2129-3766400 Germany - Karlsruhe

Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90

Fax: 34-91-708-08-91

Sweden - Stockholm

Tel: 46-8-5090-4654 **UK - Wokingham** 

Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15