

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 25MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                               |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 16KB (8K x 16)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 768 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 13x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 44-TQFP                                                                   |
| Supplier Device Package    | 44-TQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4410-e-pt |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The following devices are included in 44-pin QFN parts:

- PIC18F4221
- PIC18F4321
- PIC18F4410
- PIC18F4420
- PIC18F4423
- PIC18F4450
- PIC18F4455
- PIC18F4458
- PIC18F4480
- PIC18F4510
- PIC18F4520
- PIC18F4515

PIC18F4553
 PIC18F4580
 PIC18F4585
 PIC18F4610
 PIC18F4620
 PIC18F4680

• PIC18F4523

PIC18F4525

PIC18F4550

- PIC18F4682
- PIC18F4685

FIGURE 2-5: 44-PIN QFN RD2 RD1 VUSB VUSB RC1 RC1 RC1 RC1 33 OSC2 32 OSC1 RD4 2 RD5 3 RD6 4 31 Vss 30 AVss RD7 5 29 VDD PIC18F4XXX 28 AVDD Vss 6 AVDD 7 27 RE2 **VDD** 8 RB0 9 26 RE1 25 RE0 24 RA5 RB1 10 RB2 RA4 23 11 ទទ RA3 S S G<sup>R</sup>B4 RA2 ш RB5/P RB6/P RB7/P MCLR/VPP/R

### 2.3 Memory Maps

For PIC18FX6X0 devices, the code memory space extends from 0000h to 0FFFFh (64 Kbytes) in four 16-Kbyte blocks. For PIC18FX5X5 devices, the code memory space extends from 0000h to 0BFFFFh (48 Kbytes) in three 16-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2585/2680/4585/4680 devices can be configured as 1, 2 or 4K words (see Figure 2-6). This is done through the BBSIZ<1:0> bits in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

### TABLE 2-6:IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2480 |                          |
| PIC18F4480 | 000000h-003FFFh (16K)    |
| PIC18F2580 | 000000h 007EEEh (22K)    |
| PIC18F4580 | 000000h-007FFFh (32K)    |

#### FIGURE 2-10: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2480/2580/4480/4580 DEVICES



For PIC18F2221/4221 devices, the code memory space extends from 0000h to 00FFFh (4 Kbytes) in one 4-Kbyte block. For PIC18F2321/4321 devices, the code memory space extends from 0000h to 01FFFh (8 Kbytes) in two 4-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a variable "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2221/2321/4221/4321 devices can be configured as 256, 512 or 1024 words (see Figure 2-11). This is done through the BBSIZ<1:0> bits in the Configuration register, CONFIG4L (see Figure 2-11). It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

# TABLE 2-7: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |  |
|------------|--------------------------|--|
| PIC18F2221 |                          |  |
| PIC18F4221 | — 000000h-000FFFh (4K)   |  |
| PIC18F2321 |                          |  |
| PIC18F4321 | 000000h-001FFFh (8K)     |  |

#### FIGURE 2-11: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2221/2321/4221/4321 DEVICES

| 00000h<br>Code Me         | mory |                    | 8 Kbytes<br>(PIC18FX321)        | MORY SIZE/DEV            | 4 Kb                     | oytes<br>FX221)          | Ra                |
|---------------------------|------|--------------------|---------------------------------|--------------------------|--------------------------|--------------------------|-------------------|
| IFFFFh                    |      |                    |                                 | BBSIZ<1:0>               |                          |                          |                   |
|                           |      | 11/10              | 01                              | 00                       | 11/10/01                 | 00                       |                   |
| Unimplem<br>Read a        |      | Boot Block*        | Boot Block*<br>512 words        | Boot Block*<br>256 words | Boot Block*<br>512 words | Boot Block*<br>256 words | 000               |
| incau a                   | 3 0  | 1K word            |                                 |                          | Block 0<br>0.5K words    | Block 0<br>0.75K words   | 000               |
| 00000h                    |      | Block 0<br>1K word | Block 0<br>1.5K words           | Block 0<br>1.75K words   | -                        | ock 1<br>word            | 000               |
| Configur<br>and I<br>Spac | D    |                    | Block 1<br>2K words             |                          |                          | emented<br>s all '0's    | 000               |
| FFFFh                     |      |                    | Unimplemented<br>Reads all '0's |                          |                          |                          | 001<br>002<br>1FF |

In addition to the code memory space, there are three blocks that are accessible to the user through Table Reads and Table Writes. Their locations in the memory map are shown in Figure 2-12.

Users may store identification information (ID) in eight ID registers. These ID registers are mapped in addresses, 200000h through 200007h. The ID locations read out normally, even after code protection is applied.

Locations, 300000h through 30000Dh, are reserved for the Configuration bits. These bits select various device options and are described in **Section 5.0 "Configuration Word"**. These Configuration bits read out normally, even after code protection.

Locations, 3FFFFEh and 3FFFFFh, are reserved for the Device ID bits. These bits may be used by the programmer to identify what device type is being programmed and are described in **Section 5.0** "Configuration Word". These Device ID bits read out normally, even after code protection.

### 2.3.1 MEMORY ADDRESS POINTER

Memory in the address space, 0000000h to 3FFFFh, is addressed via the Table Pointer register, which is comprised of three pointer registers:

- TBLPTRU at RAM address 0FF8h
- TBLPTRH at RAM address 0FF7h
- TBLPTRL at RAM address 0FF6h

| TBLPTRU     | TBLPTRH    | TBLPTRL   |
|-------------|------------|-----------|
| Addr[21:16] | Addr[15:8] | Addr[7:0] |

The 4-bit command, '0000' (core instruction), is used to load the Table Pointer prior to using many read or write operations.

# 2.7 Serial Program/Verify Operation

The PGC pin is used as a clock input pin and the PGD pin is used for entering command bits and data input/output during serial operation. Commands and data are transmitted on the rising edge of PGC, latched on the falling edge of PGC and are Least Significant bit (LSb) first.

#### 2.7.1 4-BIT COMMANDS

All instructions are 20 bits, consisting of a leading 4-bit command followed by a 16-bit operand, which depends on the type of command being executed. To input a command, PGC is cycled four times. The commands needed for programming and verification are shown in Table 2-8.

Depending on the 4-bit command, the 16-bit operand represents 16 bits of input data or 8 bits of input data and 8 bits of output data.

Throughout this specification, commands and data are presented as illustrated in Table 2-9. The 4-bit command is shown Most Significant bit (MSb) first. The command operand, or "Data Payload", is shown as <MSB><LSB>. Figure 2-18 demonstrates how to serially present a 20-bit command/operand to the device.

### 2.7.2 CORE INSTRUCTION

The core instruction passes a 16-bit instruction to the CPU core for execution. This is needed to set up registers as appropriate for use with other commands.

#### TABLE 2-8: COMMANDS FOR PROGRAMMING

| Description                                            | 4-Bit Command |
|--------------------------------------------------------|---------------|
| Core Instruction<br>(Shift in16-bit instruction)       | 0000          |
| Shift Out TABLAT Register                              | 0010          |
| Table Read                                             | 1000          |
| Table Read, Post-Increment                             | 1001          |
| Table Read, Post-Decrement                             | 1010          |
| Table Read, Pre-Increment                              | 1011          |
| Table Write                                            | 1100          |
| Table Write, Post-Increment by 2                       | 1101          |
| Table Write, Start Programming,<br>Post-Increment by 2 | 1110          |
| Table Write, Start Programming                         | 1111          |

### TABLE 2-9: SAMPLE COMMAND SEQUENCE

| 4-Bit Command | Data Payload | Core Instruction    |
|---------------|--------------|---------------------|
| 1101          | 3C 40        | Table Write,        |
|               |              | post-increment by 2 |

# 3.0 DEVICE PROGRAMMING

Programming includes the ability to erase or write the various memory regions within the device.

In all cases, except high-voltage ICSP Bulk Erase, the EECON1 register must be configured in order to operate on a particular memory region.

When using the EECON1 register to act on code memory, the EEPGD bit must be set (EECON1<7> = 1) and the CFGS bit must be cleared (EECON1<6> = 0). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort (e.g., erases) and this must be done prior to initiating a write sequence. The FREE bit must be set (EECON1<4> = 1) in order to erase the program space being pointed to by the Table Pointer. The erase or write sequence is initiated by setting the WR bit (EECON1<1> = 1). It is strongly recommended that the WREN bit only be set immediately prior to a program erase.

### 3.1 ICSP Erase

#### 3.1.1 HIGH-VOLTAGE ICSP BULK ERASE

Erasing code or data EEPROM is accomplished by configuring two Bulk Erase Control registers located at 3C0004h and 3C0005h. Code memory may be erased, portions at a time, or the user may erase the entire device in one action. Bulk Erase operations will also clear any code-protect settings associated with the memory block being erased. Erase options are detailed in Table 3-1. If data EEPROM is code-protected (CPD = 0), the user must request an erase of data EEPROM (e.g., 0084h as shown in Table 3-1).

| Description                      | Data<br>(3C0005h:3C0004h) |
|----------------------------------|---------------------------|
| Chip Erase                       | 3F8Fh                     |
| Erase Data EEPROM <sup>(1)</sup> | 0084h                     |
| Erase Boot Block                 | 0081h                     |
| Erase Configuration Bits         | 0082h                     |
| Erase Code EEPROM Block 0        | 0180h                     |
| Erase Code EEPROM Block 1        | 0280h                     |
| Erase Code EEPROM Block 2        | 0480h                     |
| Erase Code EEPROM Block 3        | 0880h                     |
| Erase Code EEPROM Block 4        | 1080h                     |
| Erase Code EEPROM Block 5        | 2080h                     |

#### TABLE 3-1: BULK ERASE OPTIONS

Note 1: Selected devices only, see Section 3.3 "Data EEPROM Programming".

The actual Bulk Erase function is a self-timed operation. Once the erase has started (falling edge of the 4th PGC after the NOP command), serial execution will cease until the erase completes (Parameter P11). During this time, PGC may continue to toggle but PGD must be held low.

The code sequence to erase the entire device is shown in Table and the flowchart is shown in Figure 3-1.

Note: A Bulk Erase is the only way to reprogram code-protect bits from an ON state to an OFF state.

# PIC18F2XXX/4XXX FAMILY

### 3.1.2 LOW-VOLTAGE ICSP BULK ERASE

When using low-voltage ICSP, the part must be supplied by the voltage specified in Parameter D111 if a Bulk Erase is to be executed. All other Bulk Erase details, as described above, apply.

If it is determined that a program memory erase must be performed at a supply voltage below the Bulk Erase limit, refer to the erase methodology described in Section 3.1.3 "ICSP Row Erase" and Section 3.2.1 "Modifying Code Memory".

If it is determined that a data EEPROM erase (selected devices only, see Section 3.3 "Data EEPROM Programming") must be performed at a supply voltage below the Bulk Erase limit, follow the methodology described in Section 3.3 "Data EEPROM Programming" and write '1's to the array.





#### 3.1.3 ICSP ROW ERASE

Regardless of whether high or low-voltage ICSP is used, it is possible to erase one row (64 bytes of data), provided the block is not code or write-protected. Rows are located at static boundaries, beginning at program memory address, 000000h, extending to the internal program memory limit (see Section 2.3 "Memory Maps").

The Row Erase duration is externally timed and is controlled by PGC. After the WR bit in EECON1 is set, a NOP is issued, where the 4th PGC is held high for the duration of the programming time, P9.

After PGC is brought low, the programming sequence is terminated. PGC must be held low for the time specified by Parameter P10 to allow high-voltage discharge of the memory array.

The code sequence to Row Erase a PIC18F2XXX/4XXX Family device is shown in Table 3-3. The flowchart, shown in Figure 3-3, depicts the logic necessary to completely erase a PIC18F2XXX/4XXX Family device. The timing diagram that details the Start Programming command and Parameters P9 and P10 is shown in Figure 3-5.

**Note:** The TBLPTR register can point to any byte within the row intended for erase.

#### 3.2.1 MODIFYING CODE MEMORY

The previous programming example assumed that the device had been Bulk Erased prior to programming (see **Section 3.1.1 "High-Voltage ICSP Bulk Erase**"). It may be the case, however, that the user wishes to modify only a section of an already programmed device.

The appropriate number of bytes required for the erase buffer must be read out of code memory (as described in Section 4.2 "Verify Code Memory and ID Locations") and buffered. Modifications can be made on this buffer. Then, the block of code memory that was read out must be erased and rewritten with the modified data.

The WREN bit must be set if the WR bit in EECON1 is used to initiate a write sequence.

| 4-Bit<br>Command   | Data Payload                     | Core Instruction                                                                                                                                                         |
|--------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 1: Direct ac  | ccess to code memory.            |                                                                                                                                                                          |
| Step 2: Read an    | d modify code memory (see S      | ection 4.1 "Read Code Memory, ID Locations and Configuration Bits").                                                                                                     |
| 0000               | 8E A6                            | BSF EECON1, EEPGD                                                                                                                                                        |
| 0000               | 9C A6                            | BCF EECON1, CFGS                                                                                                                                                         |
| Step 3: Set the T  | Table Pointer for the block to b | e erased.                                                                                                                                                                |
| 0000               | 0E <addr[21:16]></addr[21:16]>   | MOVLW <addr[21:16]></addr[21:16]>                                                                                                                                        |
| 0000               | 6E F8                            | MOVWF TBLPTRU                                                                                                                                                            |
| 0000               | 0E <addr[8:15]></addr[8:15]>     | MOVLW <addr[8:15]></addr[8:15]>                                                                                                                                          |
| 0000               | 6E F7                            | MOVWF TBLPTRH                                                                                                                                                            |
| 0000               | 0E <addr[7:0]></addr[7:0]>       | MOVLW <addr[7:0]></addr[7:0]>                                                                                                                                            |
| 0000               | 6E F6                            | MOVWF TBLPTRL                                                                                                                                                            |
| Step 4: Enable r   | nemory writes and set up an e    | rase.                                                                                                                                                                    |
| 0000               | 84 A6                            | BSF EECON1, WREN                                                                                                                                                         |
| 0000               | 88 A6                            | BSF EECON1, FREE                                                                                                                                                         |
| Step 5: Initiate e | rase.                            |                                                                                                                                                                          |
| 0000               | 82 A6                            | BSF EECON1, WR                                                                                                                                                           |
| 0000               | 00 00                            | NOP - hold PGC high for time P9 and low for time P10.                                                                                                                    |
| Step 6: Load wri   | te buffer. The correct bytes wi  | Il be selected based on the Table Pointer.                                                                                                                               |
| 0000               | 0E <addr[21:16]></addr[21:16]>   | MOVLW <addr[21:16]></addr[21:16]>                                                                                                                                        |
| 0000               | 6E F8                            | MOVWF TBLPTRU                                                                                                                                                            |
| 0000               | 0E <addr[8:15]></addr[8:15]>     | MOVLW <addr[8:15]></addr[8:15]>                                                                                                                                          |
| 0000               | 6E F7                            | MOVWF TBLPTRH                                                                                                                                                            |
| 0000               | 0E <addr[7:0]></addr[7:0]>       | MOVLW <addr[7:0]></addr[7:0]>                                                                                                                                            |
| 0000               | 6E F6                            | MOVWF TBLPTRL                                                                                                                                                            |
| 1101               | <msb><lsb></lsb></msb>           | Write 2 bytes and post-increment address by 2.                                                                                                                           |
| •                  |                                  | Repeat as many times as necessary to fill the write buffer                                                                                                               |
| 1111               | <msb><lsb></lsb></msb>           | Write 2 bytes and start programming.                                                                                                                                     |
| 0000               | 00 00                            | NOP - hold PGC high for time P9 and low for time P10.                                                                                                                    |
|                    | at each iteration of the loop. T | bugh 6, where the Address Pointer is incremented by the appropriate number of byte<br>he write cycle must be repeated enough times to completely rewrite the contents of |
| Step 7: Disable    | writes.                          |                                                                                                                                                                          |
| 0000               | 94 A6                            | BCF EECON1, WREN                                                                                                                                                         |

# TABLE 3-6: MODIFYING CODE MEMORY

# 4.0 READING THE DEVICE

# 4.1 Read Code Memory, ID Locations and Configuration Bits

Code memory is accessed, one byte at a time, via the 4-bit command, '1001' (Table Read, post-increment). The contents of memory pointed to by the Table Pointer (TBLPTRU:TBLPTRH:TBLPTRL) are serially output on PGD.

The 4-bit command is shifted in, LSb first. The read is executed during the next eight clocks, then shifted out on PGD during the last eight clocks, LSb to MSb. A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-1). This operation also increments the Table Pointer by one, pointing to the next byte in code memory for the next read.

This technique will work to read any memory in the 000000h to 3FFFFFh address space, so it also applies to the reading of the ID and Configuration registers.

| 4-Bit<br>Command                             | Data Payload                                                                                                        | Core Instruction                                                                                                                            |  |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Step 1: Set Table                            | Pointer.                                                                                                            |                                                                                                                                             |  |  |  |
| 0000<br>0000<br>0000<br>0000<br>0000<br>0000 | <pre>0E <addr[21:16]> 6E F8 0E <addr[15:8]> 6E F7 0E <addr[7:0]> 6E F6</addr[7:0]></addr[15:8]></addr[21:16]></pre> | MOVLW Addr[21:16]<br>MOVWF TBLPTRU<br>MOVLW <addr[15:8]><br/>MOVWF TBLPTRH<br/>MOVLW <addr[7:0]><br/>MOVWF TBLPTRL</addr[7:0]></addr[15:8]> |  |  |  |
| Step 2: Read mer                             | Step 2: Read memory and then shift out on PGD, LSb to MSb.                                                          |                                                                                                                                             |  |  |  |
| 1001                                         | 00 00                                                                                                               | TBLRD *+                                                                                                                                    |  |  |  |

TABLE 4-1:READ CODE MEMORY SEQUENCE





# 4.2 Verify Code Memory and ID Locations

The verify step involves reading back the code memory space and comparing it against the copy held in the programmer's buffer. Memory reads occur a single byte at a time, so two bytes must be read to compare against the word in the programmer's buffer. Refer to Section 4.1 "Read Code Memory, ID Locations and Configuration Bits" for implementation details of reading code memory.

The Table Pointer must be manually set to 200000h (base address of the ID locations) once the code memory has been verified. The post-increment feature of the Table Read 4-bit command may not be used to increment the Table Pointer beyond the code memory space. In a 64-Kbyte device, for example, a post-increment read of address, FFFFh, will wrap the Table Pointer back to 000000h, rather than point to the unimplemented address, 010000h.



# FIGURE 4-2: VERIFY CODE MEMORY FLOW

# 4.3 Verify Configuration Bits

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to **Section 4.1 "Read Code Memory, ID Locations and Configuration Bits**" for implementation details of reading configuration data.

# 4.4 Read Data EEPROM Memory

Data EEPROM is accessed, one byte at a time, via an Address Pointer (register pair: EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is read by loading EEADRH:EEADR with the desired memory location and initiating a memory read by appropriately configuring the EECON1 register. The data will be loaded into EEDATA, where it may be serially output on PGD via the 4-bit command, '0010' (Shift Out Data Holding register). A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-4).

The command sequence to read a single byte of data is shown in Table 4-2.

### FIGURE 4-3: READ DATA EEPROM FLOW



### TABLE 4-2: READ DATA EEPROM MEMORY

| 4-Bit<br>Command                                   | Data Payload                                                | Core Instruction                                                               |  |  |  |
|----------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|
| Step 1: Direct acc                                 | Step 1: Direct access to data EEPROM.                       |                                                                                |  |  |  |
| 0000                                               | 9E A6<br>9C A6                                              | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                                          |  |  |  |
| Step 2: Set the da                                 | ata EEPROM Address Pointe                                   | er.                                                                            |  |  |  |
| 0000<br>0000<br>0000<br>0000<br>Step 3: Initiate a | 0E <addr><br/>6E A9<br/>0E <addrh><br/>6E AA</addrh></addr> | MOVLW <addr><br/>MOVWF EEADR<br/>MOVLW <addrh><br/>MOVWF EEADRH</addrh></addr> |  |  |  |
| 0000                                               | 80 A6                                                       | BSF EECON1, RD                                                                 |  |  |  |
| Step 4: Load data                                  | Step 4: Load data into the Serial Data Holding register.    |                                                                                |  |  |  |
| 0000<br>0000<br>0000<br>0010                       | 50 A8<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>           | MOVF EEDATA, W, O<br>MOVWF TABLAT<br>NOP<br>Shift Out Data <sup>(1)</sup>      |  |  |  |

Note 1: The <LSB> is undefined. The <MSB> is the data.

# TABLE 5-2: DEVICE ID VALUES (CONTINUED)

| Device     | Device ID Value |           |  |
|------------|-----------------|-----------|--|
| Device     | DEVID2          | DEVID1    |  |
| PIC18F4585 | 0Eh             | 101x xxxx |  |
| PIC18F4610 | 0Ch             | 001x xxxx |  |
| PIC18F4620 | 0Ch             | 000x xxxx |  |
| PIC18F4680 | 0Eh             | 100x xxxx |  |
| PIC18F4682 | 27h             | 010x xxxx |  |
| PIC18F4685 | 27h             | 011x xxxx |  |

**Legend:** The 'x's in DEVID1 contain the device revision code.

**Note 1:** DEVID1 bit 4 is used to determine the device type (REV4 = 0).

**2:** DEVID1 bit 4 is used to determine the device type (REV4 = 1).

| Bit Name                  | Configuration<br>Words | Description                                                                                                                                                               |  |  |  |  |  |
|---------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| WDTEN                     | CONFIG2H               | Watchdog Timer Enable bit                                                                                                                                                 |  |  |  |  |  |
|                           |                        | 1 = WDT is enabled                                                                                                                                                        |  |  |  |  |  |
|                           |                        | 0 = WDT is disabled (control is placed on the SWDTEN bit)                                                                                                                 |  |  |  |  |  |
| MCLRE                     | CONFIG3H               | MCLR Pin Enable bit                                                                                                                                                       |  |  |  |  |  |
|                           |                        | $1 = \overline{MCLR}$ pin is enabled, RE3 input pin is disabled                                                                                                           |  |  |  |  |  |
|                           |                        | 0 = RE3 input pin is enabled, MCLR pin is disabled                                                                                                                        |  |  |  |  |  |
| LPT1OSC                   | CONFIG3H               | Low-Power Timer1 Oscillator Enable bit                                                                                                                                    |  |  |  |  |  |
|                           |                        | 1 = Timer1 is configured for low-power operation                                                                                                                          |  |  |  |  |  |
|                           |                        | 0 = Timer1 is configured for high-power operation                                                                                                                         |  |  |  |  |  |
| PBADEN                    | CONFIG3H               | PORTB A/D Enable bit                                                                                                                                                      |  |  |  |  |  |
|                           |                        | 1 = PORTB A/D<4:0> pins are configured as analog input channels on Reset                                                                                                  |  |  |  |  |  |
|                           |                        | 0 = PORTB A/D<4:0> pins are configured as digital I/O on Reset                                                                                                            |  |  |  |  |  |
| PBADEN                    | CONFIG3H               | PORTB A/D Enable bit (PIC18FXX8X devices only)                                                                                                                            |  |  |  |  |  |
|                           |                        | 1 = PORTB A/D<4:0> and PORTB A/D<1:0> pins are configured as analog input channels on Reset                                                                               |  |  |  |  |  |
|                           |                        | 0 = PORTB A/D<4:0> pins are configured as digital I/O on Reset                                                                                                            |  |  |  |  |  |
| CCP2MX                    | CONFIG3H               | CCP2 MUX bit                                                                                                                                                              |  |  |  |  |  |
|                           |                        | 1 = CCP2 input/output is multiplexed with RC1 <sup>(2)</sup>                                                                                                              |  |  |  |  |  |
|                           |                        | 0 = CCP2 input/output is multiplexed with RB3                                                                                                                             |  |  |  |  |  |
| DEBUG                     | CONFIG4L               | Background Debugger Enable bit                                                                                                                                            |  |  |  |  |  |
|                           |                        | 1 = Background debugger is disabled, RB6 and RB7 are configured as general                                                                                                |  |  |  |  |  |
|                           |                        | purpose I/O pins                                                                                                                                                          |  |  |  |  |  |
|                           |                        | 0 = Background debugger is enabled, RB6 and RB7 are dedicated to In-Circuit                                                                                               |  |  |  |  |  |
|                           |                        | Debug                                                                                                                                                                     |  |  |  |  |  |
| XINST                     | CONFIG4L               | Extended Instruction Set Enable bit                                                                                                                                       |  |  |  |  |  |
|                           |                        | <ul> <li>1 = Instruction set extension and Indexed Addressing mode are enabled</li> <li>0 = Instruction set extension and Indexed Addressing mode are disabled</li> </ul> |  |  |  |  |  |
|                           |                        | (Legacy mode)                                                                                                                                                             |  |  |  |  |  |
| ICPRT                     | CONFIG4L               | Dedicated In-Circuit (ICD/ICSP™) Port Enable bit                                                                                                                          |  |  |  |  |  |
|                           |                        | (PIC18F2455/2550/4455/4550, PIC18F2458/2553/4458/4553 and                                                                                                                 |  |  |  |  |  |
|                           |                        | PIC18F2450/4450 devices only)                                                                                                                                             |  |  |  |  |  |
|                           |                        | 1 = ICPORT is enabled                                                                                                                                                     |  |  |  |  |  |
|                           |                        | 0 = ICPORT is disabled                                                                                                                                                    |  |  |  |  |  |
| BBSIZ<1:0> <sup>(1)</sup> | CONFIG4L               | Boot Block Size Select bits (PIC18F2585/2680/4585/4680 devices only)                                                                                                      |  |  |  |  |  |
|                           |                        | 11 = 4K words (8 Kbytes) Boot Block                                                                                                                                       |  |  |  |  |  |
|                           |                        | 10 = 4K words (8 Kbytes) Boot Block                                                                                                                                       |  |  |  |  |  |
|                           |                        | 01 = 2K words (4 Kbytes) Boot Block<br>00 = 1K word (2 Kbytes) Boot Block                                                                                                 |  |  |  |  |  |
| BBSIZ<2:1> <sup>(1)</sup> | CONFIG4L               | Boot Block Size Select bits (PIC18F2682/2685/4582/4685 devices only)                                                                                                      |  |  |  |  |  |
|                           |                        | 11 = 4K words (8 Kbytes) Boot Block                                                                                                                                       |  |  |  |  |  |
|                           |                        | 10 = 4K words (8 Kbytes) Boot Block                                                                                                                                       |  |  |  |  |  |
|                           |                        | 01 = 2K words (4 Kbytes) Boot Block                                                                                                                                       |  |  |  |  |  |
|                           |                        | 00 = 1K word (2 Kbytes) Boot Block                                                                                                                                        |  |  |  |  |  |

### TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS (CONTINUED)

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

# PIC18F2XXX/4XXX FAMILY

#### Configuration **Bit Name** Description Words BBSIZ<1:0>(1) CONFIG4L Boot Block Size Select bits (PIC18F2321/4321 devices only) 11 = 1K word (2 Kbytes) Boot Block 10 = 1K word (2 Kbytes) Boot Block 01 = 512 words (1 Kbyte) Boot Block 00 = 256 words (512 bytes) Boot Block Boot Block Size Select bits (PIC18F2221/4221 devices only) 11 = 512 words (1 Kbyte) Boot Block 10 = 512 words (1 Kbyte) Boot Block 01 = 512 words (1 Kbyte) Boot Block 00 = 256 words (512 bytes) Boot Block BBSIZ<sup>(1)</sup> CONFIG4I Boot Block Size Select bits (PIC18F2480/2580/4480/4580 and PIC18F2450/4450 devices only) 1 = 2K words (4 Kbytes) Boot Block 0 = 1K word (2 Kbytes) Boot Block LVP CONFIG4L Low-Voltage Programming Enable bit 1 = Low-Voltage Programming is enabled, RB5 is the PGM pin 0 = Low-Voltage Programming is disabled, RB5 is an I/O pin STVREN CONFIG4L Stack Overflow/Underflow Reset Enable bit 1 = Reset on stack overflow/underflow is enabled 0 = Reset on stack overflow/underflow is disabled CP5 CONFIG5L Code Protection bit (Block 5 code memory area) (PIC18F2685 and PIC18F4685 devices only) 1 = Block 5 is not code-protected 0 = Block 5 is code-protected CP4 CONFIG5L Code Protection bit (Block 4 code memory area) (PIC18F2682/2685 and PIC18F4682/4685 devices only) 1 = Block 4 is not code-protected 0 = Block 4 is code-protected CP3 CONFIG5L Code Protection bit (Block 3 code memory area) 1 = Block 3 is not code-protected 0 = Block 3 is code-protected CP2 CONFIG5L Code Protection bit (Block 2 code memory area) 1 = Block 2 is not code-protected 0 = Block 2 is code-protected CP1 CONFIG5L Code Protection bit (Block 1 code memory area) 1 = Block 1 is not code-protected 0 = Block 1 is code-protected CP0 CONFIG5L Code Protection bit (Block 0 code memory area) 1 = Block 0 is not code-protected 0 = Block 0 is code-protected CPD CONFIG5H Code Protection bit (Data EEPROM) 1 = Data EEPROM is not code-protected 0 = Data EEPROM is code-protected СРВ CONFIG5H Code Protection bit (Boot Block memory area) 1 = Boot Block is not code-protected 0 = Boot Block is code-protected

#### TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS (CONTINUED)

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

| Bit Name | Configuration<br>Words | Description                                                                                                                                                            |  |  |  |  |  |
|----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| WRT5     | CONFIG6L               | Write Protection bit (Block 5 code memory area)<br>(PIC18F2685 and PIC18F4685 devices only)                                                                            |  |  |  |  |  |
|          |                        | <ul><li>1 = Block 5 is not write-protected</li><li>0 = Block 5 is write-protected</li></ul>                                                                            |  |  |  |  |  |
| WRT4     | CONFIG6L               | Write Protection bit (Block 4 code memory area)<br>(PIC18F2682/2685 and PIC18F4682/4685 devices only)                                                                  |  |  |  |  |  |
|          |                        | <ul><li>1 = Block 4 is not write-protected</li><li>0 = Block 4 is write-protected</li></ul>                                                                            |  |  |  |  |  |
| WRT3     | CONFIG6L               | Write Protection bit (Block 3 code memory area)                                                                                                                        |  |  |  |  |  |
|          |                        | 1 = Block 3 is not write-protected                                                                                                                                     |  |  |  |  |  |
|          |                        | 0 = Block 3 is write-protected                                                                                                                                         |  |  |  |  |  |
| WRT2     | CONFIG6L               | Write Protection bit (Block 2 code memory area)                                                                                                                        |  |  |  |  |  |
|          |                        | <ul><li>1 = Block 2 is not write-protected</li><li>0 = Block 2 is write-protected</li></ul>                                                                            |  |  |  |  |  |
| WRT1     | CONFIG6L               | Write Protection bit (Block 1 code memory area)                                                                                                                        |  |  |  |  |  |
|          |                        | <ul><li>1 = Block 1 is not write-protected</li><li>0 = Block 1 is write-protected</li></ul>                                                                            |  |  |  |  |  |
| WRT0     | CONFIG6L               | Write Protection bit (Block 0 code memory area)                                                                                                                        |  |  |  |  |  |
|          |                        | 1 = Block 0 is not write-protected                                                                                                                                     |  |  |  |  |  |
|          |                        | 0 = Block 0 is write-protected                                                                                                                                         |  |  |  |  |  |
| WRTD     | CONFIG6H               | Write Protection bit (Data EEPROM)                                                                                                                                     |  |  |  |  |  |
|          |                        | <ul> <li>1 = Data EEPROM is not write-protected</li> <li>0 = Data EEPROM is write-protected</li> </ul>                                                                 |  |  |  |  |  |
| WRTB     | CONFIG6H               | Write Protection bit (Boot Block memory area)                                                                                                                          |  |  |  |  |  |
|          |                        | 1 = Boot Block is not write-protected                                                                                                                                  |  |  |  |  |  |
|          |                        | 0 = Boot Block is write-protected                                                                                                                                      |  |  |  |  |  |
| WRTC     | CONFIG6H               | Write Protection bit (Configuration registers)                                                                                                                         |  |  |  |  |  |
|          |                        | 1 = Configuration registers are not write-protected                                                                                                                    |  |  |  |  |  |
|          |                        | 0 = Configuration registers are write-protected                                                                                                                        |  |  |  |  |  |
| EBTR5    | CONFIG7L               | Table Read Protection bit (Block 5 code memory area)<br>(PIC18F2685 and PIC18F4685 devices only)                                                                       |  |  |  |  |  |
|          |                        | <ul> <li>1 = Block 5 is not protected from Table Reads executed in other blocks</li> <li>0 = Block 5 is protected from Table Reads executed in other blocks</li> </ul> |  |  |  |  |  |
| EBTR4    | CONFIG7L               | Table Read Protection bit (Block 4 code memory area)<br>(PIC18F2682/2685 and PIC18F4682/4685 devices only)                                                             |  |  |  |  |  |
|          |                        | <ul> <li>1 = Block 4 is not protected from Table Reads executed in other blocks</li> <li>0 = Block 4 is protected from Table Reads executed in other blocks</li> </ul> |  |  |  |  |  |
| EBTR3    | CONFIG7L               | Table Read Protection bit (Block 3 code memory area)                                                                                                                   |  |  |  |  |  |
|          |                        | <ul> <li>1 = Block 3 is not protected from Table Reads executed in other blocks</li> <li>0 = Block 3 is protected from Table Reads executed in other blocks</li> </ul> |  |  |  |  |  |
| EBTR2    | CONFIG7L               | Table Read Protection bit (Block 2 code memory area)                                                                                                                   |  |  |  |  |  |
|          |                        | 1 = Block 2 is not protected from Table Reads executed in other blocks                                                                                                 |  |  |  |  |  |
|          |                        | 0 = Block 2 is protected from Table Reads executed in other blocks                                                                                                     |  |  |  |  |  |
| EBTR1    | CONFIG7L               | Table Read Protection bit (Block 1 code memory area)                                                                                                                   |  |  |  |  |  |
|          |                        | <ul> <li>1 = Block 1 is not protected from Table Reads executed in other blocks</li> <li>0 = Block 1 is protected from Table Reads executed in other blocks</li> </ul> |  |  |  |  |  |

| TABLE 5-3: | PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS ( | (CONTINUED) |
|------------|-------------------------------------------|-------------|
|            |                                           |             |

Note 1: The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

# PIC18F2XXX/4XXX FAMILY

| Bit Name  | Configuration<br>Words | Description                                                                                                                                                                  |
|-----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EBTR0     | CONFIG7L               | Table Read Protection bit (Block 0 code memory area)                                                                                                                         |
|           |                        | <ul> <li>1 = Block 0 is not protected from Table Reads executed in other blocks</li> <li>0 = Block 0 is protected from Table Reads executed in other blocks</li> </ul>       |
| EBTRB     | CONFIG7H               | Table Read Protection bit (Boot Block memory area)                                                                                                                           |
|           |                        | <ul> <li>1 = Boot Block is not protected from Table Reads executed in other blocks</li> <li>0 = Boot Block is protected from Table Reads executed in other blocks</li> </ul> |
| DEV<10:3> | DEVID2                 | Device ID bits                                                                                                                                                               |
|           |                        | These bits are used with the DEV<2:0> bits in the DEVID1 register to identify part number.                                                                                   |
| DEV<2:0>  | DEVID1                 | Device ID bits                                                                                                                                                               |
|           |                        | These bits are used with the DEV<10:3> bits in the DEVID2 register to identify part number.                                                                                  |
| REV<4:0>  | DEVID1                 | Revision ID bits                                                                                                                                                             |
|           |                        | These bits are used to indicate the revision of the device. The REV4 bit is sometimes used to fully specify the device type.                                                 |

# TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS (CONTINUED)

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

# 5.3 Single-Supply ICSP Programming

The LVP bit in Configuration register, CONFIG4L, enables Single-Supply (Low-Voltage) ICSP Programming. The LVP bit defaults to a '1' (enabled) from the factory.

If Single-Supply Programming mode is not used, the LVP bit can be programmed to a '0' and RB5/PGM becomes a digital I/O pin. However, the LVP bit may only be programmed by entering the High-Voltage ICSP mode, where MCLR/VPP/RE3 is raised to VIHH. Once the LVP bit is programmed to a '0', only the High-Voltage ICSP mode is available and only the High-Voltage ICSP mode can be used to program the device.

Note 1: The High-Voltage ICSP mode is always available, regardless of the state of the LVP bit, by applying VIHH to the MCLR/VPP/RE3 pin.

2: While in Low-Voltage ICSP mode, the RB5 pin can no longer be used as a general purpose I/O.

# 5.4 Embedding Configuration Word Information in the HEX File

To allow portability of code, a PIC18F2XXX/4XXX Family programmer is required to read the Configuration Word locations from the hex file. If Configuration Word information is not present in the hex file, then a simple warning message should be issued. Similarly, while saving a hex file, all Configuration Word information must be included. An option to not include the Configuration Word information may be provided. When embedding Configuration Word information in the hex file, it should start at address, 300000h.

Microchip Technology Inc. feels strongly that this feature is important for the benefit of the end customer.

# 5.5 Embedding Data EEPROM Information In the HEX File

To allow portability of code, a PIC18F2XXX/4XXX Family programmer is required to read the data EEPROM information from the hex file. If data EEPROM information is not present, a simple warning message should be issued. Similarly, when saving a hex file, all data EEPROM information must be included. An option to not include the data EEPROM information may be provided. When embedding data EEPROM information in the hex file, it should start at address, F00000h.

Microchip Technology Inc. believes that this feature is important for the benefit of the end customer.

# 5.6 Checksum Computation

The checksum is calculated by summing the following:

- The contents of all code memory locations
- The Configuration Words, appropriately masked
- ID locations (if any block is code-protected)

The Least Significant 16 bits of this sum is the checksum. The contents of the data EEPROM are not used.

#### 5.6.1 PROGRAM MEMORY

When program memory contents are summed, each 16-bit word is added to the checksum. The contents of program memory, from 000000h to the end of the last program memory block, are used for this calculation. Overflows from bit 15 may be ignored.

#### 5.6.2 CONFIGURATION WORDS

For checksum calculations, unimplemented bits in Configuration Words should be ignored as such bits always read back as '1's. Each 8-bit Configuration Word is ANDed with a corresponding mask to prevent unused bits from affecting checksum calculations.

The mask contains a '0' in unimplemented bit positions, or a '1' where a choice can be made. When ANDed with the value read out of a Configuration Word, only implemented bits remain. A list of suitable masks is provided in Table 5-5.

# PIC18F2XXX/4XXX FAMILY

|             | Memory          |      | Ending Address |         |         |         |             |         |         | Size (Bytes)  |         |                     |                 |
|-------------|-----------------|------|----------------|---------|---------|---------|-------------|---------|---------|---------------|---------|---------------------|-----------------|
| Device      | Size<br>(Bytes) | Pins | Boot<br>Block  | Block 0 | Block 1 | Block 2 | Block 3     | Block 4 | Block 5 | Boot<br>Block | Block 0 | Remaining<br>Blocks | Device<br>Total |
| PIC18F4455  | 24K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | _           | _       | —       | 2048          | 6144    | 16384               | 24576           |
| PIC18F4458  | 24K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | _           | _       | —       | 2048          | 6144    | 16384               | 24576           |
|             | 4.017           | 40   | 0007FF         | 001FFF  | 003FFF  |         |             | _       |         | 2048          | 6144    | 8192                | 16384           |
| PIC18F4480  | 16K             | 40   | 000FFF         |         |         | _       | _           |         | _       | 4096          | 4096    |                     | 10304           |
| PIC18F4510  | 32K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | 007FFF      | _       | —       | 2048          | 6144    | 24576               | 32768           |
| PIC18F4515  | 48K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | _           | _       | —       | 2048          | 14336   | 32768               | 49152           |
| PIC18F4520  | 32K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | 007FFF      | _       | —       | 2048          | 14336   | 16384               | 32768           |
| PIC18F4523  | 32K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | 007FFF      | _       | —       | 2048          | 14336   | 16384               | 32768           |
| PIC18F4525  | 48K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | _           | _       | —       | 2048          | 14336   | 32768               | 49152           |
| PIC18F4550  | 32K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | 007FFF      | _       | —       | 2048          | 6144    | 24576               | 32768           |
| PIC18F4553  | 32K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | 007FFF      | —       | —       | 2048          | 6144    | 24576               | 32768           |
| PIC18F4580  | 32K             | 40   | 0007FF         | 001FFF  | 003FFF  | 005FFF  | 007FFF      | FF — —  |         | 2048          | 6144    | 24576               | 32768           |
| PIC 10F4000 | JZR             | 40   | 000FFF         | UUIFFF  | 003FFF  | 005666  | 007666      |         | _       | 4096          | 4096    |                     |                 |
|             | 48K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | _           | _       | _       | 2048          | 14336   | 32768               | 49152           |
| PIC18F4585  |                 |      | 000FFF         |         |         |         |             |         |         | 4096          | 12288   |                     |                 |
|             |                 |      | 001FFF         |         |         |         |             |         |         | 8192          | 8192    |                     |                 |
| PIC18F4610  | 64K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | 00FFFF      | —       | _       | 2048          | 14336   | 49152               | 65536           |
| PIC18F4620  | 64K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | 00FFFF      | —       | —       | 2048          | 14336   | 49152               | 65536           |
|             | 64K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | FF 00FFFF — | -       | _       | 2048          | 14336   | 49152               | 65536           |
| PIC18F4680  |                 |      | 000FFF         |         |         |         |             |         |         | 4096          | 12288   |                     |                 |
|             |                 |      | 001FFF         |         |         |         |             |         | 8192    | 8192          |         |                     |                 |
|             | 80K             | 40   | 0007FF         | 003FFF  | 007FFF  | 00BFFF  | 00FFFF      | 013FFF  | _       | 2048          | 14336   | 65536               | 81920           |
| PIC18F4682  |                 |      | 000FFF         |         |         |         |             |         |         | 4096          | 12288   |                     |                 |
|             |                 |      | 001FFF         |         |         |         |             |         |         | 8192          | 8192    |                     |                 |
|             | 96K             | 44   | 0007FF         |         |         | 00BFFF  | 00FFFF      | 013FFF  | 017FFF  | 2048          | 14336   | 81920               | 98304           |
| PIC18F4685  |                 |      | 000FFF         | 003FFF  | 007FFF  |         |             |         |         | 4096          | 12288   |                     |                 |
|             |                 |      | 001FFF         |         |         |         |             |         |         | 8192          | 8192    |                     |                 |

#### TABLE 5-4: DEVICE BLOCK LOCATIONS AND SIZES (CONTINUED)

**Legend:** — = unimplemented.

# 6.0 AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY TEST MODE

| Param<br>No. | Sym    | Characteristic                                                                                   | Min       | Max     | Units | Conditions                                      |
|--------------|--------|--------------------------------------------------------------------------------------------------|-----------|---------|-------|-------------------------------------------------|
| D110         | Vihh   | High-Voltage Programming Voltage on<br>MCLR/VPP/RE3                                              | VDD + 4.0 | 12.5    | V     | (Note 2)                                        |
| D110A        | VIHL   | Low-Voltage Programming Voltage on<br>MCLR/VPP/RE3                                               | 2.00      | 5.50    | V     | (Note 2)                                        |
| D111         | Vdd    | Supply Voltage During Programming                                                                | 2.00      | 5.50    | V     | Externally timed,<br>Row Erases and all writes  |
|              |        |                                                                                                  | 3.0       | 5.50    | V     | Self-timed,<br>Bulk Erases only <b>(Note 3)</b> |
| D112         | IPP    | Programming Current on MCLR/VPP/RE3                                                              | _         | 300     | μA    | (Note 2)                                        |
| D113         | IDDP   | Supply Current During Programming                                                                | _         | 10      | mA    |                                                 |
| D031         | VIL    | Input Low Voltage                                                                                | Vss       | 0.2 Vdd | V     |                                                 |
| D041         | Viн    | Input High Voltage                                                                               | 0.8 Vdd   | Vdd     | V     |                                                 |
| D080         | Vol    | Output Low Voltage                                                                               | _         | 0.6     | V     | IOL = 8.5 mA @ 4.5V                             |
| D090         | Vон    | Output High Voltage                                                                              | Vdd - 0.7 | _       | V     | IOH = -3.0 mA @ 4.5V                            |
| D012         | Сю     | Capacitive Loading on I/O pin (PGD)                                                              |           | 50      | pF    | To meet AC specifications                       |
| P1           | Tr     | MCLR/VPP/RE3 Rise Time to Enter<br>Program/Verify mode                                           | -         | 1.0     | μS    | (Notes 1, 2)                                    |
| P2           | TPGC   | Serial Clock (PGC) Period                                                                        | 100       | _       | ns    | VDD = 5.0V                                      |
|              |        |                                                                                                  | 1         |         | μS    | VDD = 2.0V                                      |
| P2A          | TPGCL  | Serial Clock (PGC) Low Time                                                                      | 40        | _       | ns    | VDD = 5.0V                                      |
|              |        |                                                                                                  | 400       | _       | ns    | VDD = 2.0V                                      |
| P2B          | TPGCH  | Serial Clock (PGC) High Time                                                                     | 40        | _       | ns    | VDD = 5.0V                                      |
|              |        |                                                                                                  | 400       | _       | ns    | VDD = 2.0V                                      |
| P3           | TSET1  | Input Data Setup Time to Serial Clock $\downarrow$                                               | 15        | —       | ns    |                                                 |
| P4           | THLD1  | Input Data Hold Time from PGC $\downarrow$                                                       | 15        |         | ns    |                                                 |
| P5           | TDLY1  | Delay Between 4-Bit Command and Command<br>Operand                                               | 40        | —       | ns    |                                                 |
| P5A          | TDLY1A | Delay Between 4-Bit Command Operand and Next 4-Bit Command                                       | 40        | _       | ns    |                                                 |
| P6           | TDLY2  | Delay Between Last PGC $\downarrow$ of Command Byte to First PGC $\uparrow$ of Read of Data Word | 20        | _       | ns    |                                                 |
| P9           | TDLY5  | PGC High Time (minimum programming time)                                                         | 1         | —       | ms    | Externally timed                                |
| P10          | TDLY6  | PGC Low Time After Programming<br>(high-voltage discharge time)                                  | 100       | —       | μS    |                                                 |
| P11          | TDLY7  | Delay to Allow Self-Timed Data Write or<br>Bulk Erase to Occur                                   | 5         | _       | ms    |                                                 |

**Note 1:** Do not allow excess time when transitioning MCLR between VIL and VIHH. This can cause spurious program executions to occur. The maximum transition time is:

1 TCY + TPWRT (if enabled) + 1024 TOSC (for LP, HS, HS/PLL and XT modes only) +

2 ms (for HS/PLL mode only) + 1.5  $\mu$ s (for EC mode only)

where TCY is the instruction cycle time, TPWRT is the Power-up Timer period and TOSC is the oscillator period. For specific values, refer to the Electrical Characteristics section of the device data sheet for the particular device.

2: When ICPRT = 1, this specification also applies to ICVPP.

3: At 0°C-50°C.



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15