



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Data ila                   |                                                                          |
|----------------------------|--------------------------------------------------------------------------|
| Details                    |                                                                          |
| Product Status             | Active                                                                   |
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                              |
| Number of I/O              | 36                                                                       |
| Program Memory Size        | 16KB (8K x 16)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 768 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                              |
| Data Converters            | A/D 13x10b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4410-i-p |

TABLE 2-1: PIN DESCRIPTIONS (DURING PROGRAMMING): PIC18F2XXX/4XXX FAMILY

|                    | During Programming |          |                                                                  |  |
|--------------------|--------------------|----------|------------------------------------------------------------------|--|
| Pin Name           | Pin Name           | Pin Type | Pin Description                                                  |  |
| MCLR/VPP/RE3       | VPP                | Р        | Programming Enable                                               |  |
| VDD(2)             | VDD                | Р        | Power Supply                                                     |  |
| VSS <sup>(2)</sup> | Vss                | Р        | Ground                                                           |  |
| RB5                | PGM                | I        | Low-Voltage ICSP™ Input when LVP Configuration bit equals '1'(1) |  |
| RB6                | PGC                | Ţ        | Serial Clock                                                     |  |
| RB7                | PGD                | I/O      | Serial Data                                                      |  |

**Legend:** I = Input, O = Output, P = Power **Note 1:** See Figure 5-1 for more information.

2: All power supply (VDD) and ground (VSS) pins must be connected.

The following devices are included in 28-pin SPDIP, PDIP and SOIC parts:

• PIC18F2221

• PIC18F2480

• PIC18F2580

• PIC18F2321

• PIC18F2510

• PIC18F2585

• PIC18F2410

• PIC18F2515

• PIC18F2610

PIC18F2420

• PIC18F2520

• PIC18F2620

PIC18F2423

• PIC18F2523

• PIC18F2680

• PIC18F2450

• PIC18F2525

• PIC18F2682

PIC18F2455PIC18F2458

PIC18F2550PIC18F2553

PIC18F2685

The following devices are included in 28-pin SSOP parts:

PIC18F2221
 PIC18F2321

#### FIGURE 2-1: 28-Pin SPDIP, PDIP, SOIC, SSOP



The following devices are included in 44-pin QFN parts:

- PIC18F4221
- PIC18F4321
- PIC18F4410
- PIC18F4420
- PIC18F4423
- PIC18F4450
- PIC18F4455
- PIC18F4458
- PIC18F4480
- PIC18F4510
- PIC18F4520
- PIC18F4515

- PIC18F4523
- PIC18F4525
- PIC18F4550
- PIC18F4553
- PIC18F4580
- PIC18F4585
- PIC18F4610
- PIC18F4620
- PIC18F4680
- PIC18F4682
- PIC18F4685

#### FIGURE 2-5: 44-PIN QFN



#### 2.3 **Memory Maps**

For PIC18FX6X0 devices, the code memory space extends from 0000h to 0FFFFh (64 Kbytes) in four 16-Kbyte blocks. For PIC18FX5X5 devices, the code memory space extends from 0000h to 0BFFFFh (48 Kbytes) in three 16-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2585/2680/4585/4680 devices can be configured as 1, 2 or 4K words (see Figure 2-6). This is done through the BBSIZ<1:0> bits in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

TABLE 2-6: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2480 | 000000h 003EEEh (16K)    |
| PIC18F4480 | 000000h-003FFFh (16K)    |
| PIC18F2580 | 000000h 007EEEh (22K)    |
| PIC18F4580 | 000000h-007FFFh (32K)    |

FIGURE 2-10: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2480/2580/4480/4580 DEVICES



For PIC18F2221/4221 devices, the code memory space extends from 0000h to 00FFFh (4 Kbytes) in one 4-Kbyte block. For PIC18F2321/4321 devices, the code memory space extends from 0000h to 01FFFh (8 Kbytes) in two 4-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a variable "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2221/2321/4221/4321 devices can be configured as 256, 512 or 1024 words (see Figure 2-11). This is done through the BBSIZ<1:0> bits in the Configuration register, CONFIG4L (see Figure 2-11). It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

TABLE 2-7: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |  |
|------------|--------------------------|--|
| PIC18F2221 | 000000h-000FFFh (4K)     |  |
| PIC18F4221 | 00000011-000FFF11 (4K)   |  |
| PIC18F2321 | 000000h 001EEEh (9K)     |  |
| PIC18F4321 | 000000h-001FFFh (8K)     |  |

FIGURE 2-11: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2221/2321/4221/4321 DEVICES



In addition to the code memory space, there are three blocks that are accessible to the user through Table Reads and Table Writes. Their locations in the memory map are shown in Figure 2-12.

Users may store identification information (ID) in eight ID registers. These ID registers are mapped in addresses, 200000h through 200007h. The ID locations read out normally, even after code protection is applied.

Locations, 300000h through 30000Dh, are reserved for the Configuration bits. These bits select various device options and are described in **Section 5.0 "Configuration Word"**. These Configuration bits read out normally, even after code protection.

Locations, 3FFFFEh and 3FFFFFh, are reserved for the Device ID bits. These bits may be used by the programmer to identify what device type is being programmed and are described in **Section 5.0 "Configuration Word"**. These Device ID bits read out normally, even after code protection.

#### 2.3.1 MEMORY ADDRESS POINTER

Memory in the address space, 0000000h to 3FFFFFh, is addressed via the Table Pointer register, which is comprised of three pointer registers:

- TBLPTRU at RAM address 0FF8h
- TBLPTRH at RAM address 0FF7h
- · TBLPTRL at RAM address 0FF6h

| TBLPTRU     | TBLPTRH    | TBLPTRL   |
|-------------|------------|-----------|
| Addr[21:16] | Addr[15:8] | Addr[7:0] |

The 4-bit command, '0000' (core instruction), is used to load the Table Pointer prior to using many read or write operations.

### 2.8 Dedicated ICSP/ICD Port (44-Pin TQFP Only)

The PIC18F4455/4458/4550/4553 44-pin TQFP devices are designed to support an alternate programming input: the dedicated ICSP/ICD port. The primary purpose of this port is to provide an alternate In-Circuit Debugging (ICD) option and free the pins (RB6, RB7 and  $\overline{MCLR}$ ) that would normally be used for debugging the application. In conjunction with ICD capability, however, the dedicated ICSP/ICD port also provides an alternate port for ICSP.

Setting the ICPRT Configuration bit enables the dedicated ICSP/ICD port. The dedicated ICSP/ICD port functions the same as the default ICSP/ICD port; however, alternate pins are used instead of the default pins. Table 2-10 identifies the functionally equivalent pins for ICSP purposes:

The dedicated ICSP/ICD port is an alternate port. Thus, ICSP is still available through the default port even though the ICPRT Configuration bit is set. When the VIH is seen on the MCLR/VPP/RE3 pin prior to applying VIH to the ICRST/ICVPP pin, then the state of the ICRST/ICVPP pin is ignored. Likewise, when the VIH is seen on ICRST/ICVPP prior to applying VIH to MCLR/VPP/RE3, then the state of the MCLR/VPP/RE3 pin is ignored.

**Note:** The ICPRT Configuration bit can only be programmed through the default ICSP port. Chip Erase functions through the dedicated ICSP/ICD port do not affect this bit.

When the ICPRT Configuration bit is set (dedicated ICSP/ICD port enabled), the NC/ICPORTS pin must be tied to either VDD or VSS.

The ICPRT Configuration bit must be maintained clear for all 28-pin and 40-pin devices; otherwise, unexpected operation may occur.

TABLE 2-10: ICSP™ EQUIVALENT PINS

| Pin Name     |          |          | During P       | rogramming         |
|--------------|----------|----------|----------------|--------------------|
| Pili Name    | Pin Name | Pin Type | Dedicated Pins | Pin Description    |
| MCLR/Vpp/RE3 | VPP      | Р        | NC/ICRST/ICVPP | Programming Enable |
| RB6          | PGC      | I        | NC/ICCK/ICPGC  | Serial Clock       |
| RB7          | PGD      | I/O      | NC/ICDT/ICPGD  | Serial Data        |

**Legend:** I = Input, O = Output, P = Power

TABLE 3-3: ERASE CODE MEMORY CODE SEQUENCE

| Step 1: Direct access to code memory and enable writes.           0000         8E A6         BSF EECON1, EEPGD           0000         9C A6         BCF EECON1, CFGS           0000         84 A6         BSF EECON1, WREN           Step 2: Point to first row in code memory.           0000         6A F8         CLRF TBLPTRU           0000         6A F7         CLRF TBLPTRH           0000         6A F6         CLRF TBLPTRL           Step 3: Enable erase and erase single row.           0000         88 A6         BSF EECON1, FREE           0000         82 A6         BSF EECON1, WR           0000         00 00         NOP - hold PGC high for time P9 and low for time P10. | 4-Bit<br>Command   | Data Payload             | Core Instruction |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|------------------|
| 0000         9C A6         BCF         EECON1, CFGS           0000         84 A6         BSF         EECON1, WREN           Step 2: Point to first row in code memory.           0000         6A F8         CLRF         TBLPTRU           0000         6A F7         CLRF         TBLPTRH           0000         6A F6         CLRF         TBLPTRL           Step 3: Enable erase and erase single row.           0000         88 A6         BSF         EECON1, FREE           0000         82 A6         BSF         EECON1, WR                                                                                                                                                             | Step 1: Direct ac  | cess to code memory an   | d enable writes. |
| 0000 6A F8 CLRF TBLPTRU 0000 6A F7 CLRF TBLPTRH 0000 6A F6 CLRF TBLPTRL  Step 3: Enable erase and erase single row.  0000 88 A6 BSF EECON1, FREE 0000 82 A6 BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0000               | 9C A6                    | BCF EECON1, CFGS |
| 0000         6A F7         CLRF TBLPTRH           0000         6A F6         CLRF TBLPTRL           Step 3: Enable erase and erase single row.           0000         88 A6         BSF EECON1, FREE           0000         82 A6         BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                        | Step 2: Point to f | irst row in code memory. |                  |
| 0000 88 A6 BSF EECON1, FREE<br>0000 82 A6 BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0000               | 6A F7                    | CLRF TBLPTRH     |
| 0000 82 A6 BSF EECON1, WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Step 3: Enable e   | rase and erase single ro | w.               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0000               | 82 A6                    | BSF EECON1, WR   |

#### FIGURE 3-3: SINGLE ROW ERASE CODE MEMORY FLOW



FIGURE 3-4: PROGRAM CODE MEMORY FLOW



FIGURE 3-5: TABLE WRITE AND START PROGRAMMING INSTRUCTION TIMING (1111)



#### 3.3 Data EEPROM Programming

| Note: Data EEPROM programming is not available or | n the following devices: |
|---------------------------------------------------|--------------------------|
| PIC18F2410                                        | PIC18F4410               |
| PIC18F2450                                        | PIC18F4450               |
| PIC18F2510                                        | PIC18F4510               |
| PIC18F2515                                        | PIC18F4515               |
| PIC18F2610                                        | PIC18F4610               |

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair: EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is written by loading EEADRH:EEADR with the desired memory location, EEDATA, with the data to be written and initiating a memory write by appropriately configuring the EECON1 register. A byte write automatically erases the location and writes the new data (erase-before-write).

When using the EECON1 register to perform a data EEPROM write, both the EEPGD and CFGS bits must be cleared (EECON1<7:6> = 00). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort and this must be done prior to initiating a write sequence. The write sequence is initiated by setting the WR bit (EECON1<1> = 1).

The write begins on the falling edge of the 4th PGC after the WR bit is set. It ends when the WR bit is cleared by hardware.

After the programming sequence terminates, PGC must still be held low for the time specified by Parameter P10 to allow high-voltage discharge of the memory array.

FIGURE 3-6: PROGRAM DATA FLOW



TABLE 3-7: PROGRAMMING DATA MEMORY

| 4-Bit<br>Command                             | Data Payload                                      | Core Instruction                                                   |
|----------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------|
| Step 1: Direct acc                           | ess to data EEPROM.                               |                                                                    |
| 0000                                         | 9E A6<br>9C A6                                    | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                              |
| Step 2: Set the da                           | ata EEPROM Address Pointe                         | er.                                                                |
| 0000<br>0000<br>0000<br>0000                 | 0E <addr> 6E A9 0E <addrh> 6E AA</addrh></addr>   | MOVLW <addr> MOVWF EEADR MOVLW <addrh> MOVWF EEADRH</addrh></addr> |
| Step 3: Load the                             | data to be written.                               |                                                                    |
| 0000<br>0000                                 | OE <data><br/>6E A8</data>                        | MOVLW <data> MOVWF EEDATA</data>                                   |
| Step 4: Enable me                            | emory writes.                                     |                                                                    |
| 0000                                         | 84 A6                                             | BSF EECON1, WREN                                                   |
| Step 5: Initiate wri                         | ite.                                              |                                                                    |
| 0000                                         | 82 A6                                             | BSF EECON1, WR                                                     |
| Step 6: Poll WR b                            | it, repeat until the bit is clear                 | 1                                                                  |
| 0000<br>0000<br>0000<br>0010                 | 50 A6<br>6E F5<br>00 00<br><msb><lsb></lsb></msb> | MOVF EECON1, W, 0 MOVWF TABLAT NOP Shift out data(1)               |
| Step 7: Hold PGC low for time P10.           |                                                   |                                                                    |
| Step 8: Disable w                            | rites.                                            |                                                                    |
| 0000                                         | 94 A6                                             | BCF EECON1, WREN                                                   |
| Repeat Steps 2 through 8 to write more data. |                                                   |                                                                    |

Note 1: See Figure 4-4 for details on shift out data timing.

### 3.4 ID Location Programming

The ID locations are programmed much like the code memory. The ID registers are mapped in addresses, 200000h through 200007h. These locations read out normally even after code protection.

Note: The user only needs to fill the first 8 bytes of the write buffer in order to write the ID locations.

Table 3-8 demonstrates the code sequence required to write the ID locations.

In order to modify the ID locations, refer to the methodology described in **Section 3.2.1 "Modifying Code Memory"**. As with code memory, the ID locations must be erased before being modified.

TABLE 3-8: WRITE ID SEQUENCE

| 4-Bit<br>Command                                     | Data Payload                                                                 | Core Instruction                                                                                                                                                                         |
|------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step 1: Direct acc                                   | ess to code memory and en                                                    | nable writes.                                                                                                                                                                            |
| 0000                                                 | 8E A6<br>9C A6                                                               | BSF EECON1, EEPGD<br>BCF EECON1, CFGS                                                                                                                                                    |
| Step 2: Load write                                   | buffer with 8 bytes and writ                                                 | te.                                                                                                                                                                                      |
| 0000<br>0000<br>0000<br>0000<br>0000<br>0000<br>1101 | 0E 20<br>6E F8<br>0E 00<br>6E F7<br>0E 00<br>6E F6<br><msb><lsb></lsb></msb> | MOVLW 20h MOVWF TBLPTRU MOVLW 00h MOVWF TBLPTRH MOVLW 00h MOVWF TBLPTRL Write 2 bytes and post-increment address by 2.                                                                   |
| 1101<br>1101<br>1111<br>0000                         | <msb><lsb> <msb><lsb> <msb><lsb> 00 00</lsb></msb></lsb></msb></lsb></msb>   | Write 2 bytes and post-increment address by 2. Write 2 bytes and post-increment address by 2. Write 2 bytes and start programming. NOP - hold PGC high for time P9 and low for time P10. |

#### 3.5 Boot Block Programming

The code sequence detailed in Table 3-5 should be used, except that the address used in "Step 2" will be in the range of 000000h to 0007FFh.

#### 3.6 Configuration Bits Programming

Unlike code memory, the Configuration bits are programmed a byte at a time. The Table Write, Begin Programming 4-bit command ('1111') is used, but only eight bits of the following 16-bit payload will be written. The LSB of the payload will be written to even addresses and the MSB will be written to odd addresses. The code sequence to program two consecutive configuration locations is shown in Table 3-9.

**Note:** The address must be explicitly written for each byte programmed. The addresses can not be incremented in this mode.

TABLE 3-9: SET ADDRESS POINTER TO CONFIGURATION LOCATION

| 4-Bit<br>Command  | Data Payload                      | Core Instruction                                          |
|-------------------|-----------------------------------|-----------------------------------------------------------|
| Step 1: Enable wr | ites and direct access to cor     | nfiguration memory.                                       |
| 0000              | 8E A6<br>8C A6                    | BSF EECON1, EEPGD BSF EECON1, CFGS                        |
|                   |                                   | e to be written. Write even/odd addresses. <sup>(1)</sup> |
| 0000              | 0E 30                             | MOVLW 30h                                                 |
| 0000              | 6E F8                             | MOVWF TBLPTRU                                             |
| 0000              | 0E 00                             | MOVLW 00h                                                 |
| 0000              | 6E F7                             | MOVWF TBLPRTH                                             |
| 0000              | 0E 00                             | MOVLW 00h                                                 |
| 0000              | 6E F6                             | MOVWF TBLPTRL                                             |
| 1111              | <msb ignored=""><lsb></lsb></msb> | Load 2 bytes and start programming.                       |
| 0000              | 00 00                             | NOP - hold PGC high for time P9 and low for time P10.     |
| 0000              | 0E 01                             | MOVLW 01h                                                 |
| 0000              | 6E F6                             | MOVWF TBLPTRL                                             |
| 1111              | <msb><lsb ignored=""></lsb></msb> | Load 2 bytes and start programming.                       |
| 0000              | 00 00                             | NOP - hold PGC high for time P9 and low for time P10.     |

Note 1: Enabling the write protection of Configuration bits (WRTC = 0 in CONFIG6H) will prevent further writing of the Configuration bits. Always write all the Configuration bits before enabling the write protection for Configuration bits.

### FIGURE 3-8: CONFIGURATION PROGRAMMING FLOW



#### 4.2 Verify Code Memory and ID Locations

The verify step involves reading back the code memory space and comparing it against the copy held in the programmer's buffer. Memory reads occur a single byte at a time, so two bytes must be read to compare against the word in the programmer's buffer. Refer to **Section 4.1** "**Read Code Memory, ID Locations and Configuration Bits**" for implementation details of reading code memory.

The Table Pointer must be manually set to 200000h (base address of the ID locations) once the code memory has been verified. The post-increment feature of the Table Read 4-bit command may not be used to increment the Table Pointer beyond the code memory space. In a 64-Kbyte device, for example, a post-increment read of address, FFFFh, will wrap the Table Pointer back to 000000h, rather than point to the unimplemented address, 010000h.

Start Set TBLPTR = 200000h Set TBLPTR = 0 Read Low Byte Read Low Byte with Post-Increment with Post-Increment Read High Byte Increment Read High Byte with Post-Increment Pointer with Post-Increment Does Does No Word = Expect Failure, Word = Expect Failure, Data? Report Data? Report Error Error Yes Yes ΑII No No **ID** locations code memory verified? verified? Yes Yes Done

FIGURE 4-2: VERIFY CODE MEMORY FLOW

#### 4.3 Verify Configuration Bits

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to **Section 4.1 "Read Code Memory, ID Locations and Configuration Bits"** for implementation details of reading configuration data.

### 4.4 Read Data EEPROM Memory

Data EEPROM is accessed, one byte at a time, via an Address Pointer (register pair: EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is read by loading EEADRH:EEADR with the desired memory location and initiating a memory read by appropriately configuring the EECON1 register. The data will be loaded into EEDATA, where it may be serially output on PGD via the 4-bit command, '0010' (Shift Out Data Holding register). A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-4).

The command sequence to read a single byte of data is shown in Table 4-2.

FIGURE 4-3: READ DATA EEPROM FLOW



TABLE 4-2: READ DATA EEPROM MEMORY

| 4-Bit<br>Command                                         | Data Payload                                      | Core Instruction                                                   |  |
|----------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------|--|
| Step 1: Direct ac                                        | cess to data EEPROM.                              |                                                                    |  |
| 0000                                                     | 9E A6<br>9C A6                                    | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                              |  |
| Step 2: Set the d                                        | ata EEPROM Address Pointe                         | er.                                                                |  |
| 0000<br>0000<br>0000<br>0000                             | 0E <addr> 6E A9 0E <addrh> 6E AA</addrh></addr>   | MOVLW <addr> MOVWF EEADR MOVLW <addrh> MOVWF EEADRH</addrh></addr> |  |
| Step 3: Initiate a                                       | Step 3: Initiate a memory read.                   |                                                                    |  |
| 0000                                                     | 80 A6                                             | BSF EECON1, RD                                                     |  |
| Step 4: Load data into the Serial Data Holding register. |                                                   |                                                                    |  |
| 0000<br>0000<br>0000<br>0010                             | 50 A8<br>6E F5<br>00 00<br><msb><lsb></lsb></msb> | MOVF EEDATA, W, 0 MOVWF TABLAT NOP Shift Out Data <sup>(1)</sup>   |  |

Note 1: The <LSB> is undefined. The <MSB> is the data.

#### FIGURE 4-4: SHIFT OUT DATA HOLDING REGISTER TIMING (0010)



#### 4.5 Verify Data EEPROM

A data EEPROM address may be read via a sequence of core instructions (4-bit command, '0000') and then output on PGD via the 4-bit command, '0010' (TABLAT register). The result may then be immediately compared to the appropriate data in the programmer's memory for verification. Refer to **Section 4.4 "Read Data EEPROM Memory"** for implementation details of reading data EEPROM.

#### 4.6 Blank Check

The term Blank Check means to verify that the device has no programmed memory cells. All memories must be verified: code memory, data EEPROM, ID locations and Configuration bits. The Device ID registers (3FFFFEh:3FFFFh) should be ignored.

A "blank" or "erased" memory cell will read as '1'. Therefore, Blank Checking a device merely means to verify that all bytes read as FFh, except the Configuration bits. Unused (reserved) Configuration bits will read '0' (programmed). Refer to Figure 4-5 for blank configuration expect data for the various PIC18F2XXX/4XXX Family devices.

Given that Blank Checking is merely code and data EEPROM verification with FFh expect data, refer to Section 4.4 "Read Data EEPROM Memory" and Section 4.2 "Verify Code Memory and ID Locations" for implementation details.

FIGURE 4-5: BLANK CHECK FLOW



TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS

| Bit Name    | Configuration Words | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IESO        | CONFIG1H            | Internal External Switchover bit  1 = Internal External Switchover mode is enabled  0 = Internal External Switchover mode is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FCMEN       | CONFIG1H            | Fail-Safe Clock Monitor Enable bit  1 = Fail-Safe Clock Monitor is enabled  0 = Fail-Safe Clock Monitor is disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| FOSC<3:0>   | CONFIG1H            | Oscillator Selection bits  11xx = External RC oscillator, CLKO function on RA6  101x = External RC oscillator, CLKO function on RA6  1001 = Internal RC oscillator, CLKO function on RA6, port function on RA7  1000 = Internal RC oscillator, port function on RA6, port function on RA7  0111 = External RC oscillator, port function on RA6  0110 = HS oscillator, PLL is enabled (Clock Frequency = 4 x FOSC1)  0101 = EC oscillator, port function on RA6  0100 = EC oscillator, CLKO function on RA6  0011 = External RC oscillator, CLKO function on RA6  0010 = HS oscillator  0001 = XT oscillator  0000 = LP oscillator                                                                                                                                                                                                              |
| FOSC<3:0>   | CONFIG1H            | Oscillator Selection bits (PIC18F2455/2550/4455/4550, PIC18F2458/2553/4458/4553 and PIC18F2450/4450 devices only)  111x = HS oscillator, PLL is enabled, HS is used by USB 110x = HS oscillator, HS is used by USB 1011 = Internal oscillator, HS is used by USB 1010 = Internal oscillator, XT is used by USB 1001 = Internal oscillator, CLKO function on RA6, EC is used by USB 1000 = Internal oscillator, port function on RA6, EC is used by USB 0111 = EC oscillator, PLL is enabled, CLKO function on RA6, EC is used by USB 0110 = EC oscillator, PLL is enabled, port function on RA6, EC is used by USB 0101 = EC oscillator, CLKO function on RA6, EC is used by USB 0100 = EC oscillator, port function on RA6, EC is used by USB 010x = XT oscillator, PLL is enabled, XT is used by USB 000x = XT oscillator, XT is used by USB |
| USBDIV      | CONFIG1L            | USB Clock Selection bit (PIC18F2455/2550/4455/4550, PIC18F2458/2553/4458/4553 and PIC18F2450/4450 devices only) Selects the clock source for full-speed USB operation:  1 = USB clock source comes from the 96 MHz PLL divided by 2  0 = USB clock source comes directly from the OSC1/OSC2 oscillator block; no divide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CPUDIV<1:0> | CONFIG1L            | CPU System Clock Selection bits (PIC18F2455/2550/4455/4550, PIC18F2458/2553/4458/4553 and PIC18F2450/4450 devices only)  11 = CPU system clock divided by 4  10 = CPU system clock divided by 3  01 = CPU system clock divided by 2  00 = No CPU system clock divide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

2: Not available in PIC18FXX8X and PIC18F2450/4450 devices.

TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS (CONTINUED)

| Bit Name  | Configuration Words | Description                                                                                                                                                                  |
|-----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EBTR0     | CONFIG7L            | Table Read Protection bit (Block 0 code memory area)                                                                                                                         |
|           |                     | <ul> <li>1 = Block 0 is not protected from Table Reads executed in other blocks</li> <li>0 = Block 0 is protected from Table Reads executed in other blocks</li> </ul>       |
| EBTRB     | CONFIG7H            | Table Read Protection bit (Boot Block memory area)                                                                                                                           |
|           |                     | <ul> <li>1 = Boot Block is not protected from Table Reads executed in other blocks</li> <li>0 = Boot Block is protected from Table Reads executed in other blocks</li> </ul> |
| DEV<10:3> | DEVID2              | Device ID bits                                                                                                                                                               |
|           |                     | These bits are used with the DEV<2:0> bits in the DEVID1 register to identify part number.                                                                                   |
| DEV<2:0>  | DEVID1              | Device ID bits                                                                                                                                                               |
|           |                     | These bits are used with the DEV<10:3> bits in the DEVID2 register to identify part number.                                                                                  |
| REV<4:0>  | DEVID1              | Revision ID bits                                                                                                                                                             |
|           |                     | These bits are used to indicate the revision of the device. The REV4 bit is sometimes used to fully specify the device type.                                                 |

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

<sup>2:</sup> Not available in PIC18FXX8X and PIC18F2450/4450 devices.

TABLE 5-4: DEVICE BLOCK LOCATIONS AND SIZES

|               | Memory          | Pins | Ending Address |         |           |         |         |         |         |               | Size (Bytes) |                     |                 |  |  |
|---------------|-----------------|------|----------------|---------|-----------|---------|---------|---------|---------|---------------|--------------|---------------------|-----------------|--|--|
|               | Size<br>(Bytes) |      | Boot<br>Block  | Block 0 | Block 1   | Block 2 | Block 3 | Block 4 | Block 5 | Boot<br>Block | Block 0      | Remaining<br>Blocks | Device<br>Total |  |  |
| PIC18F2221 4K | 414             | 28   | 0001FF         | 0007FF  | 000FFF    |         | _       | _       | _       | 512           | 1536         | 2048                | 4096            |  |  |
|               | 411             | 20   | 0003FF         | 0007FF  |           |         |         |         |         | 1024          | 1024         | 2040                |                 |  |  |
|               |                 |      | 0001FF         |         | 001FFF    |         | 1       | _       | _       | 512           | 3584         |                     | 8192            |  |  |
| PIC18F2321    | 8K              | 28   | 0003FF         | 000FFF  |           |         |         |         |         | 1024          | 3072         | 4096                |                 |  |  |
|               |                 |      | 0007FF         |         |           |         |         |         |         | 2048          | 2048         |                     |                 |  |  |
| PIC18F2410    | 16K             | 28   | 0007FF         | 001FFF  | 003FFF    | _       | -       | _       | _       | 2048          | 6144         | 8192                | 16384           |  |  |
| PIC18F2420    | 16K             | 28   | 0007FF         | 001FFF  | 003FFF    | _       |         |         | _       | 2048          | 6144         | 8192                | 16384           |  |  |
| PIC18F2423    | 16K             | 28   | 0007FF         | 001FFF  | 003FFF    | _       | -       | _       | _       | 2048          | 6144         | 8192                | 16384           |  |  |
| PIC18F2450    | 16K             | 28   | 0007FF         | 001FFF  | 003FFF    |         |         |         |         | 2048          | 6144         | 0400                | 16384           |  |  |
| PIC 10F2450   | ION             | 20   | 000FFF         | 001777  | 003FFF    | _       |         | _       |         | 4096          | 4096         | 8192                | 10304           |  |  |
| PIC18F2455    | 24K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | _       | _       | _       | 2048          | 6144         | 16384               | 24576           |  |  |
| PIC18F2458    | 24K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | _       | _       | _       | 2048          | 6144         | 16384               | 24576           |  |  |
| DIO4050400    | 4016            | -00  | 0007FF         | 004555  | 000555    |         |         |         |         | 2048          | 6144         | 8192                | 40004           |  |  |
| PIC18F2480    | 16K             | 28   | 000FFF         | 001FFF  | 003FFF    |         | _       |         | _       | 4096          | 6 4096       |                     | 16384           |  |  |
| PIC18F2510    | 32K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | 007FFF  | _       | _       | 2048          | 6144         | 24576               | 32768           |  |  |
| PIC18F2515    | 48K             | 28   | 0007FF         | 003FFF  | 007FFF    | 00BFFF  | _       | _       | _       | 2048          | 14336        | 32768               | 49152           |  |  |
| PIC18F2520    | 32K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | 007FFF  | _       | _       | 2048          | 14336        | 16384               | 32768           |  |  |
| PIC18F2523    | 32K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | 007FFF  | _       | _       | 2048          | 14336        | 16384               | 32768           |  |  |
| PIC18F2525    | 48K             | 28   | 0007FF         | 003FFF  | 007FFF    | 00BFFF  | _       | _       | _       | 2048          | 14336        | 32768               | 49152           |  |  |
| PIC18F2550    | 32K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | 007FFF  | _       | _       | 2048          | 6144         | 24576               | 32768           |  |  |
| PIC18F2553    | 32K             | 28   | 0007FF         | 001FFF  | 003FFF    | 005FFF  | 007FFF  | _       | _       | 2048          | 6144         | 24576               | 32768           |  |  |
| PIC18F2580    | 32K             | 28   | 0007FF         |         |           |         | 007FFF  | _       | _       | 2048          | 6144         | 24576               | 32768           |  |  |
|               |                 |      | 000FFF         | 001FFF  | 003FFF    | 005FFF  |         |         |         | 4096          | 4096         |                     |                 |  |  |
|               | 48K             | 28   | 0007FF         | 003FFF  | 007FFF    | 00BFFF  | _       | _       | _       | 2048          | 14336        | 32768               | 49152           |  |  |
| PIC18F2585    |                 |      | 000FFF         |         |           |         |         |         |         | 4096          | 12288        |                     |                 |  |  |
| 1 10 101 2000 |                 |      | 001FFF         |         |           |         |         |         |         | 8192          | 8192         |                     |                 |  |  |
| PIC18F2610    | 64K             | 28   | 0007FF         | 003FFF  | 007FFF    | 00BFFF  | 00FFFF  | _       | _       | 2048          | 14336        | 49152               | 65536           |  |  |
| PIC18F2620    | 64K             | 28   | 0007FF         | 003FFF  | 007FFF    | 00BFFF  | 00FFFF  | _       | _       | 2048          | 14336        | 49152               | 65536           |  |  |
|               |                 |      | 0007FF         |         |           |         |         |         |         | 2048          | 14336        |                     |                 |  |  |
| PIC18F2680    | 64K             | 28   | 000FFF         | 003FFF  | 007FFF    | 00BFFF  | 00FFFF  | _       | _       | 4096          | 12288        | 49152               | 65536           |  |  |
|               |                 |      | 001FFF         |         |           |         |         |         |         | 8192          | 8192         | .0.02               |                 |  |  |
|               | 80K             | 28   | 0007FF         | 003FFF  | 007FFF    | 00BFFF  | 00FFFF  | 013FFF  | _       | 2048          | 14336        | 65536               | 81920           |  |  |
| PIC18F2682    |                 |      | 000FFF         |         |           |         |         |         |         | 4096          | 12288        |                     |                 |  |  |
|               |                 |      | 001FFF         |         |           |         |         |         |         | 8192          | 8192         |                     |                 |  |  |
| PIC18F2685    |                 | K 28 | 0007FF         |         | 007FFF    | 00BFFF  | 00FFFF  | 013FFF  | 017FFF  | 2048          | 14336        | 81920               | 98304           |  |  |
|               | 96K             |      | 000FFF         | 003FFF  |           |         |         |         |         | 4096          | 12288        |                     |                 |  |  |
|               |                 |      | 001FFF         |         |           |         |         |         |         | 8192          | 8192         |                     |                 |  |  |
|               |                 |      | 0001FF         |         |           |         |         |         |         | 512           | 1536         |                     | -               |  |  |
| PIC18F4221    | 4K              | 40   | 0003FF         | 0007FF  | 000FFF    | _       | _       | _       | _       | 1024          | 1024         | 2048                | 4096            |  |  |
|               |                 |      | 0000FF         |         |           |         |         |         |         | 512           | 3584         |                     |                 |  |  |
| PIC18F4321    | 8K              | 40   | 0003FF         | 000FFF  | FF 001FFF |         | _       | _       |         | 1024          | 3072         | 4096                | 8192            |  |  |
|               |                 |      | 0000FF         | 000111  | 001111    |         |         |         |         | 2048          | 2048         | 4000                | 0102            |  |  |
| PIC18F4410    | 16K             | 40   | 0007FF         | 001FFF  | 003FFF    |         |         |         |         | 2048          | 6144         | 8192                | 16384           |  |  |
| PIC18F4410    | 16K             | 40   | 0007FF         | 001FFF  | 003FFF    |         |         |         |         | 2048          | 6144         | 8192                | 16384           |  |  |
| PIC18F4423    | 16K             | 40   | 0007FF         | 001FFF  | 003FFF    |         |         |         | _       | 2048          | 6144         |                     | 16384           |  |  |
| 1 10 101 4423 | 101             | 40   | 0007FF         | JUIL ET | 0001 FF   | _       |         | _       |         | 2048          | 6144         |                     | 10004           |  |  |
| PIC18F4450    | 16K             | 40   | 0007FF         | 001FFF  | 003FFF    | _       | _       | _       | _       | 4096          | 4096         | 8192                | 16384           |  |  |
| I egend:      | unimr           |      |                |         |           |         |         |         |         | 4090          | 4090         |                     |                 |  |  |

Legend:

— = unimplemented.

TABLE 5-5: CONFIGURATION WORD MASKS FOR COMPUTING CHECKSUMS (CONTINUED)

| Device     | Configuration Word (CONFIGxx) |                   |    |    |    |    |    |    |    |    |    |    |    |    |
|------------|-------------------------------|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|
|            | 1L                            | 1H                | 2L | 2H | 3L | 3H | 4L | 4H | 5L | 5H | 6L | 6H | 7L | 7H |
|            |                               | Address (30000xh) |    |    |    |    |    |    |    |    |    |    |    |    |
|            | 0h                            | 1h                | 2h | 3h | 4h | 5h | 6h | 7h | 8h | 9h | Ah | Bh | Ch | Dh |
| PIC18F4620 | 00                            | CF                | 1F | 1F | 00 | 87 | C5 | 00 | 0F | C0 | 0F | E0 | 0F | 40 |
| PIC18F4680 | 00                            | CF                | 1F | 1F | 00 | 86 | C5 | 00 | 0F | C0 | 0F | E0 | 0F | 40 |
| PIC18F4682 | 00                            | CF                | 1F | 1F | 00 | 86 | C5 | 00 | 3F | C0 | 3F | E0 | 3F | 40 |
| PIC18F4685 | 00                            | CF                | 1F | 1F | 00 | 86 | C5 | 00 | 3F | C0 | 3F | E0 | 3F | 40 |

Legend: Shaded cells are unimplemented.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2010-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-856-7

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.