



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                   |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 36                                                                         |
| Program Memory Size        | 48KB (24K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 3.8K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                |
| Data Converters            | A/D 13x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4515t-i-pt |

The following devices are included in 44-pin QFN parts:

- PIC18F4221
- PIC18F4321
- PIC18F4410
- PIC18F4420
- PIC18F4423
- PIC18F4450
- PIC18F4455
- PIC18F4458
- PIC18F4480
- PIC18F4510
- PIC18F4520
- PIC18F4515

- PIC18F4523
- PIC18F4525
- PIC18F4550
- PIC18F4553
- PIC18F4580
- PIC18F4585
- PIC18F4610
- PIC18F4620
- PIC18F4680
- PIC18F4682
- PIC18F4685

#### FIGURE 2-5: 44-PIN QFN



#### 2.3 **Memory Maps**

For PIC18FX6X0 devices, the code memory space extends from 0000h to 0FFFFh (64 Kbytes) in four 16-Kbyte blocks. For PIC18FX5X5 devices, the code memory space extends from 0000h to 0BFFFFh (48 Kbytes) in three 16-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2585/2680/4585/4680 devices can be configured as 1, 2 or 4K words (see Figure 2-6). This is done through the BBSIZ<1:0> bits in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

For PIC18F2685/4685 devices, the code memory space extends from 0000h to 017FFFh (96 Kbytes) in five 16-Kbyte blocks. For PIC18F2682/4682 devices, the code memory space extends from 0000h to 0013FFFh (80 Kbytes) in four 16-Kbyte blocks. Addresses, 0000h through 0FFFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2685/4685 and PIC18F2682/4682 devices can be configured as 1, 2 or 4K words (see Figure 2-7). This is done through the BBSIZ<2:1> bits in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

TABLE 2-3: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |  |
|------------|--------------------------|--|
| PIC18F2682 | 000000h 012EEEh (90K)    |  |
| PIC18F4682 | 000000h-013FFFh (80K)    |  |
| PIC18F2685 | 000000h 017EEEh (06K)    |  |
| PIC18F4685 | 000000h-017FFFh (96K)    |  |

FIGURE 2-7: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2685/4685 AND PIC18F2682/4682 DEVICES

| 000000h |                              |  |                                |                                 | MEMORY S       | IZE/DEVICE                     |                |                    | Addres           |
|---------|------------------------------|--|--------------------------------|---------------------------------|----------------|--------------------------------|----------------|--------------------|------------------|
| )1FFFFh | Code Memory                  |  | 96 Kbytes<br>(PIC18F2685/4685) |                                 |                | 80 Kbytes<br>(PIC18F2682/4682) |                |                    |                  |
|         |                              |  |                                |                                 | BBSIZ1:        | BBSIZ2                         |                |                    |                  |
|         |                              |  | 11/10                          | 01                              | 00             | 11/10                          | 01             | 00                 |                  |
|         |                              |  |                                | Boot                            | Boot<br>Block* |                                | Boot           | Boot<br>Block*     | 000000<br>0007FF |
|         | Unimplemented<br>Read as '0' |  | Boot<br>Block*                 |                                 | Boot<br>Block* | Block*                         |                | 000800h<br>000FFFh |                  |
|         |                              |  |                                |                                 | Block 0        |                                |                | Disal: 0           | 001000l          |
|         |                              |  | Block 0                        | Block 0                         | BIOCK U        | Block 0                        | Block 0        | Block 0            | 002000           |
| 200000h |                              |  |                                |                                 |                |                                |                |                    | 003FFF           |
|         |                              |  |                                | Block 1                         |                |                                | Block 1        |                    | 001000           |
|         |                              |  |                                | Block 2                         |                |                                | Block 2        |                    | 007FFF<br>008000 |
|         | Configuration                |  |                                |                                 |                |                                |                | 00BFFF<br>00C000   |                  |
|         | and ID<br>Space              |  |                                | Block 3                         |                |                                | Block 3        |                    | 00FFFF           |
|         | Space                        |  |                                | Dlook 4                         |                |                                | Dlook 4        |                    | 010000           |
|         |                              |  | Block 4                        |                                 |                | Block 4                        |                | 013FFF<br>014000   |                  |
|         |                              |  |                                | Block 5                         |                | ı                              | Jnimplemente   | d                  |                  |
| 3FFFFFh |                              |  |                                | Inimplemented<br>Reads all '0's | d              |                                | Reads all '0's |                    | 017FFF           |
|         | zes of memory ar             |  |                                |                                 |                |                                |                |                    | 」01FFFF          |

For PIC18FX5X0/X5X3 devices, the code memory space extends from 000000h to 007FFFh (32 Kbytes) in four 8-Kbyte blocks. For PIC18FX4X5/X4X8 devices, the code memory space extends from 000000h to 005FFFh (24 Kbytes) in three 8-Kbyte blocks. Addresses, 000000h through 0007FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

TABLE 2-6: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |  |
|------------|--------------------------|--|
| PIC18F2480 | 000000h-003FFFh (16K)    |  |
| PIC18F4480 |                          |  |
| PIC18F2580 | 000000h 007EEEh (32K)    |  |
| PIC18F4580 | 000000h-007FFFh (32K)    |  |

FIGURE 2-10: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2480/2580/4480/4580 DEVICES



For PIC18F2221/4221 devices, the code memory space extends from 0000h to 00FFFh (4 Kbytes) in one 4-Kbyte block. For PIC18F2321/4321 devices, the code memory space extends from 0000h to 01FFFh (8 Kbytes) in two 4-Kbyte blocks. Addresses, 0000h through 07FFh, however, define a variable "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2221/2321/4221/4321 devices can be configured as 256, 512 or 1024 words (see Figure 2-11). This is done through the BBSIZ<1:0> bits in the Configuration register, CONFIG4L (see Figure 2-11). It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

TABLE 2-7: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |  |
|------------|--------------------------|--|
| PIC18F2221 | 000000h-000FFFh (4K)     |  |
| PIC18F4221 |                          |  |
| PIC18F2321 | 000000h 001EEEh (9K)     |  |
| PIC18F4321 | 000000h-001FFFh (8K)     |  |

FIGURE 2-11: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18F2221/2321/4221/4321 DEVICES



#### 2.4 High-Level Overview of the Programming Process

Figure 2-13 shows the high-level overview of the programming process. First, a Bulk Erase is performed. Next, the code memory, ID locations and data EEPROM are programmed (selected devices only, see **Section 3.3 "Data EEPROM Programming"**). These memories are then verified to ensure that programming was successful. If no errors are detected, the Configuration bits are then programmed and verified.

FIGURE 2-13: HIGH-LEVEL PROGRAMMING FLOW



#### 3.0 DEVICE PROGRAMMING

Programming includes the ability to erase or write the various memory regions within the device.

In all cases, except high-voltage ICSP Bulk Erase, the EECON1 register must be configured in order to operate on a particular memory region.

When using the EECON1 register to act on code memory, the EEPGD bit must be set (EECON1<7> = 1) and the CFGS bit must be cleared (EECON1<6> = 0). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort (e.g., erases) and this must be done prior to initiating a write sequence. The FREE bit must be set (EECON1<4> = 1) in order to erase the program space being pointed to by the Table Pointer. The erase or write sequence is initiated by setting the WR bit (EECON1<1> = 1). It is strongly recommended that the WREN bit only be set immediately prior to a program erase.

#### 3.1 ICSP Erase

#### 3.1.1 HIGH-VOLTAGE ICSP BULK ERASE

Erasing code or data EEPROM is accomplished by configuring two Bulk Erase Control registers located at 3C0004h and 3C0005h. Code memory may be erased, portions at a time, or the user may erase the entire device in one action. Bulk Erase operations will also clear any code-protect settings associated with the memory block being erased. Erase options are detailed in Table 3-1. If data EEPROM is code-protected (CPD = 0), the user must request an erase of data EEPROM (e.g., 0084h as shown in Table 3-1).

TABLE 3-1: BULK ERASE OPTIONS

| Description                      | Data<br>(3C0005h:3C0004h) |
|----------------------------------|---------------------------|
| Chip Erase                       | 3F8Fh                     |
| Erase Data EEPROM <sup>(1)</sup> | 0084h                     |
| Erase Boot Block                 | 0081h                     |
| Erase Configuration Bits         | 0082h                     |
| Erase Code EEPROM Block 0        | 0180h                     |
| Erase Code EEPROM Block 1        | 0280h                     |
| Erase Code EEPROM Block 2        | 0480h                     |
| Erase Code EEPROM Block 3        | 0880h                     |
| Erase Code EEPROM Block 4        | 1080h                     |
| Erase Code EEPROM Block 5        | 2080h                     |

Note 1: Selected devices only, see Section 3.3 "Data EEPROM Programming".

The actual Bulk Erase function is a self-timed operation. Once the erase has started (falling edge of the 4th PGC after the NOP command), serial execution will cease until the erase completes (Parameter P11). During this time, PGC may continue to toggle but PGD must be held low.

The code sequence to erase the entire device is shown in Table and the flowchart is shown in Figure 3-1.

Note: A Bulk Erase is the only way to reprogram code-protect bits from an ON state to an OFF state.

#### 3.2 Code Memory Programming

Programming code memory is accomplished by first loading data into the write buffer and then initiating a programming sequence. The write and erase buffer sizes, shown in Table 3-4, can be mapped to any location of the same size, beginning at 000000h. The actual memory write sequence takes the contents of this buffer and programs the proper amount of code memory that contains the Table Pointer.

The programming duration is externally timed and is controlled by PGC. After a Start Programming command is issued (4-bit command, '1111'), a NOP is issued, where the 4th PGC is held high for the duration of the programming time, P9.

After PGC is brought low, the programming sequence is terminated. PGC must be held low for the time specified by Parameter P10 to allow high-voltage discharge of the memory array.

The code sequence to program a PIC18F2XXX/4XXX Family device is shown in Table 3-5. The flowchart, shown in Figure 3-4, depicts the logic necessary to completely write a PIC18F2XXX/4XXX Family device. The timing diagram that details the Start Programming command and Parameters P9 and P10 is shown in Figure 3-5.

**Note:** The TBLPTR register must point to the same region when initiating the programming sequence as it did when the write buffers were loaded.

TABLE 3-4: WRITE AND ERASE BUFFER SIZES

| Devices (Arranged by Family)                   | Write Buffer Size (Bytes) | Erase Buffer Size (Bytes) |  |
|------------------------------------------------|---------------------------|---------------------------|--|
| PIC18F2221, PIC18F2321, PIC18F4221, PIC18F4321 | 8                         | 64                        |  |
| PIC18F2450, PIC18F4450                         | 16                        | 64                        |  |
| PIC18F2410, PIC18F2510, PIC18F4410, PIC18F4510 |                           |                           |  |
| PIC18F2420, PIC18F2520, PIC18F4420, PIC18F4520 |                           |                           |  |
| PIC18F2423, PIC18F2523, PIC18F4423, PIC18F4523 | 20                        | 64                        |  |
| PIC18F2480, PIC18F2580, PIC18F4480, PIC18F4580 | 32 64                     |                           |  |
| PIC18F2455, PIC18F2550, PIC18F4455, PIC18F4550 |                           |                           |  |
| PIC18F2458, PIC18F2553, PIC18F4458, PIC18F4553 |                           |                           |  |
| PIC18F2515, PIC18F2610, PIC18F4515, PIC18F4610 |                           |                           |  |
| PIC18F2525, PIC18F2620, PIC18F4525, PIC18F4620 | 24                        | C4                        |  |
| PIC18F2585, PIC18F2680, PIC18F4585, PIC18F4680 | - 64                      | 64                        |  |
| PIC18F2682, PIC18F2685, PIC18F4682, PIC18F4685 |                           |                           |  |

#### 3.3 Data EEPROM Programming

| Note: Data EEPROM programming is not available or | n the following devices: |
|---------------------------------------------------|--------------------------|
| PIC18F2410                                        | PIC18F4410               |
| PIC18F2450                                        | PIC18F4450               |
| PIC18F2510                                        | PIC18F4510               |
| PIC18F2515                                        | PIC18F4515               |
| PIC18F2610                                        | PIC18F4610               |

Data EEPROM is accessed one byte at a time via an Address Pointer (register pair: EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is written by loading EEADRH:EEADR with the desired memory location, EEDATA, with the data to be written and initiating a memory write by appropriately configuring the EECON1 register. A byte write automatically erases the location and writes the new data (erase-before-write).

When using the EECON1 register to perform a data EEPROM write, both the EEPGD and CFGS bits must be cleared (EECON1<7:6> = 00). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort and this must be done prior to initiating a write sequence. The write sequence is initiated by setting the WR bit (EECON1<1> = 1).

The write begins on the falling edge of the 4th PGC after the WR bit is set. It ends when the WR bit is cleared by hardware.

After the programming sequence terminates, PGC must still be held low for the time specified by Parameter P10 to allow high-voltage discharge of the memory array.

FIGURE 3-6: PROGRAM DATA FLOW



TABLE 3-7: PROGRAMMING DATA MEMORY

| 4-Bit<br>Command             | Data Payload                                      | Core Instruction                                                   |
|------------------------------|---------------------------------------------------|--------------------------------------------------------------------|
| Step 1: Direct acc           | ess to data EEPROM.                               |                                                                    |
| 0000                         | 9E A6<br>9C A6                                    | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                              |
| Step 2: Set the da           | ata EEPROM Address Pointe                         | er.                                                                |
| 0000<br>0000<br>0000<br>0000 | 0E <addr> 6E A9 0E <addrh> 6E AA</addrh></addr>   | MOVLW <addr> MOVWF EEADR MOVLW <addrh> MOVWF EEADRH</addrh></addr> |
| Step 3: Load the             | data to be written.                               |                                                                    |
| 0000<br>0000                 | OE <data><br/>6E A8</data>                        | MOVLW <data> MOVWF EEDATA</data>                                   |
| Step 4: Enable me            | emory writes.                                     |                                                                    |
| 0000                         | 84 A6                                             | BSF EECON1, WREN                                                   |
| Step 5: Initiate wri         | ite.                                              |                                                                    |
| 0000                         | 82 A6                                             | BSF EECON1, WR                                                     |
| Step 6: Poll WR b            | it, repeat until the bit is clear                 | 1                                                                  |
| 0000<br>0000<br>0000<br>0010 | 50 A6<br>6E F5<br>00 00<br><msb><lsb></lsb></msb> | MOVF EECON1, W, 0 MOVWF TABLAT NOP Shift out data(1)               |
| Step 7: Hold PGC             | low for time P10.                                 |                                                                    |
| Step 8: Disable w            | rites.                                            |                                                                    |
| 0000                         | 94 A6                                             | BCF EECON1, WREN                                                   |
| Repeat Steps 2 th            | rough 8 to write more data.                       |                                                                    |

Note 1: See Figure 4-4 for details on shift out data timing.

#### 4.2 **Verify Code Memory and ID Locations**

The verify step involves reading back the code memory space and comparing it against the copy held in the programmer's buffer. Memory reads occur a single byte at a time, so two bytes must be read to compare against the word in the programmer's buffer. Refer to Section 4.1 "Read Code Memory, ID Locations and Configuration Bits" for implementation details of reading code memory.

The Table Pointer must be manually set to 200000h (base address of the ID locations) once the code memory has been verified. The post-increment feature of the Table Read 4-bit command may not be used to increment the Table Pointer beyond the code memory space. In a 64-Kbyte device, for example, a post-increment read of address, FFFFh, will wrap the Table Pointer back to 000000h, rather than point to the unimplemented address, 010000h.

Start Set TBLPTR = 200000h Set TBLPTR = 0 Read Low Byte Read Low Byte with Post-Increment with Post-Increment Read High Byte Increment Read High Byte with Post-Increment Pointer with Post-Increment Does Does No Word = Expect Failure, Word = Expect Failure, Data? Report Data? Report Error Error Yes Yes ΑII No No **ID** locations code memory verified? verified? Yes Yes Done

FIGURE 4-2: VERIFY CODE MEMORY FLOW

#### 4.3 **Verify Configuration Bits**

A configuration address may be read and output on PGD via the 4-bit command, '1001'. Configuration data is read and written in a byte-wise fashion, so it is not necessary to merge two bytes into a word prior to a compare. The result may then be immediately compared to the appropriate configuration data in the programmer's memory for verification. Refer to Section 4.1 "Read Code Memory, ID Locations and Configuration Bits" for implementation details of reading configuration data.

#### 4.4 Read Data EEPROM Memory

Data EEPROM is accessed, one byte at a time, via an Address Pointer (register pair: EEADRH:EEADR) and a data latch (EEDATA). Data EEPROM is read by loading EEADRH:EEADR with the desired memory location and initiating a memory read by appropriately configuring the EECON1 register. The data will be loaded into EEDATA, where it may be serially output on PGD via the 4-bit command, '0010' (Shift Out Data Holding register). A delay of P6 must be introduced after the falling edge of the 8th PGC of the operand to allow PGD to transition from an input to an output. During this time, PGC must be held low (see Figure 4-4).

The command sequence to read a single byte of data is shown in Table 4-2.

FIGURE 4-3: READ DATA EEPROM FLOW



TABLE 4-2: READ DATA EEPROM MEMORY

| 4-Bit<br>Command                | Data Payload                                             | Core Instruction                                                   |  |  |
|---------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|--|--|
| Step 1: Direct ac               | cess to data EEPROM.                                     |                                                                    |  |  |
| 0000                            | 9E A6<br>9C A6                                           | BCF EECON1, EEPGD<br>BCF EECON1, CFGS                              |  |  |
| Step 2: Set the d               | Step 2: Set the data EEPROM Address Pointer.             |                                                                    |  |  |
| 0000<br>0000<br>0000<br>0000    | 0E <addr> 6E A9 0E <addrh> 6E AA</addrh></addr>          | MOVLW <addr> MOVWF EEADR MOVLW <addrh> MOVWF EEADRH</addrh></addr> |  |  |
| Step 3: Initiate a memory read. |                                                          |                                                                    |  |  |
| 0000                            | 80 A6                                                    | BSF EECON1, RD                                                     |  |  |
| Step 4: Load data               | Step 4: Load data into the Serial Data Holding register. |                                                                    |  |  |
| 0000<br>0000<br>0000<br>0010    | 50 A8<br>6E F5<br>00 00<br><msb><lsb></lsb></msb>        | MOVF EEDATA, W, 0 MOVWF TABLAT NOP Shift Out Data <sup>(1)</sup>   |  |  |

Note 1: The <LSB> is undefined. The <MSB> is the data.

#### FIGURE 4-4: SHIFT OUT DATA HOLDING REGISTER TIMING (0010)



#### 4.5 Verify Data EEPROM

A data EEPROM address may be read via a sequence of core instructions (4-bit command, '0000') and then output on PGD via the 4-bit command, '0010' (TABLAT register). The result may then be immediately compared to the appropriate data in the programmer's memory for verification. Refer to **Section 4.4 "Read Data EEPROM Memory"** for implementation details of reading data EEPROM.

#### 4.6 Blank Check

The term Blank Check means to verify that the device has no programmed memory cells. All memories must be verified: code memory, data EEPROM, ID locations and Configuration bits. The Device ID registers (3FFFFEh:3FFFFh) should be ignored.

A "blank" or "erased" memory cell will read as '1'. Therefore, Blank Checking a device merely means to verify that all bytes read as FFh, except the Configuration bits. Unused (reserved) Configuration bits will read '0' (programmed). Refer to Figure 4-5 for blank configuration expect data for the various PIC18F2XXX/4XXX Family devices.

Given that Blank Checking is merely code and data EEPROM verification with FFh expect data, refer to Section 4.4 "Read Data EEPROM Memory" and Section 4.2 "Verify Code Memory and ID Locations" for implementation details.

FIGURE 4-5: BLANK CHECK FLOW



#### 5.0 CONFIGURATION WORD

The PIC18F2XXX/4XXX Family devices have several Configuration Words. These bits can be set or cleared to select various device configurations. All other memory areas should be programmed and verified prior to setting the Configuration Words. These bits may be read out normally, even after read or code protection. See Table 5-1 for a list of Configuration bits and Device IDs, and Table 5-3 for the Configuration bit descriptions.

#### 5.1 ID Locations

A user may store identification information (ID) in eight ID locations, mapped in 200000h:200007h. It is recommended that the Most Significant nibble of each ID be Fh. In doing so, if the user code inadvertently tries to execute from the ID space, the ID data will execute as a NOP.

#### 5.2 Device ID Word

The Device ID Word for the PIC18F2XXX/4XXX Family devices is located at 3FFFFEh:3FFFFh. These bits may be used by the programmer to identify what device type is being programmed and read out normally, even after code or read protection.

In some cases, devices may share the same DEVID values. In such cases, the Most Significant bit of the device revision, REV4 (DEVID1<4>), will need to be examined to completely determine the device being accessed.

See Table 5-2 for a complete list of Device ID values.

FIGURE 5-1: READ DEVICE ID WORD FLOW



TABLE 5-2: DEVICE ID VALUES

| Device -   | Device ID Value |                          |  |
|------------|-----------------|--------------------------|--|
| Device     | DEVID2          | DEVID1                   |  |
| PIC18F2221 | 21h             | 011x xxxx                |  |
| PIC18F2321 | 21h             | 001x xxxx                |  |
| PIC18F2410 | 11h             | 011x xxxx                |  |
| PIC18F2420 | 11h             | 010x xxxx <sup>(1)</sup> |  |
| PIC18F2423 | 11h             | 010x xxxx <sup>(2)</sup> |  |
| PIC18F2450 | 24h             | 001x xxxx                |  |
| PIC18F2455 | 12h             | 011x xxxx                |  |
| PIC18F2458 | 2Ah             | 011x xxxx                |  |
| PIC18F2480 | 1Ah             | 111x xxxx                |  |
| PIC18F2510 | 11h             | 001x xxxx                |  |
| PIC18F2515 | 0Ch             | 111x xxxx                |  |
| PIC18F2520 | 11h             | 000x xxxx(1)             |  |
| PIC18F2523 | 11h             | 000x xxxx <sup>(2)</sup> |  |
| PIC18F2525 | 0Ch             | 110x xxxx                |  |
| PIC18F2550 | 12h             | 010x xxxx                |  |
| PIC18F2553 | 2Ah             | 010x xxxx                |  |
| PIC18F2580 | 1Ah             | 110x xxxx                |  |
| PIC18F2585 | 0Eh             | 111x xxxx                |  |
| PIC18F2610 | 0Ch             | 101x xxxx                |  |
| PIC18F2620 | 0Ch             | 100x xxxx                |  |
| PIC18F2680 | 0Eh             | 110x xxxx                |  |
| PIC18F2682 | 27h             | 000x xxxx                |  |
| PIC18F2685 | 27h             | 001x xxxx                |  |
| PIC18F4221 | 21h             | 010x xxxx                |  |
| PIC18F4321 | 21h             | 000x xxxx                |  |
| PIC18F4410 | 10h             | 111x xxxx                |  |
| PIC18F4420 | 10h             | 110x xxxx(1)             |  |
| PIC18F4423 | 10h             | 110x xxxx <sup>(2)</sup> |  |
| PIC18F4450 | 24h             | 000x xxxx                |  |
| PIC18F4455 | 12h             | 001x xxxx                |  |
| PIC18F4458 | 2Ah             | 001x xxxx                |  |
| PIC18F4480 | 1Ah             | 101x xxxx                |  |
| PIC18F4510 | 10h             | 101x xxxx                |  |
| PIC18F4515 | 0Ch             | 011x xxxx                |  |
| PIC18F4520 | 10h             | 100x xxxx <sup>(1)</sup> |  |
| PIC18F4523 | 10h             | 100x xxxx <sup>(2)</sup> |  |
| PIC18F4525 | 0Ch             | 010x xxxx                |  |
| PIC18F4550 | 12h             | 000x xxxx                |  |
| PIC18F4553 | 2Ah             | 000x xxxx                |  |
| PIC18F4580 | 1Ah             | 100x xxxx                |  |

**Legend:** The 'x's in DEVID1 contain the device revision code.

**Note 1:** DEVID1 bit 4 is used to determine the device type (REV4 = 0).

**2:** DEVID1 bit 4 is used to determine the device type (REV4 = 1).

TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS (CONTINUED)

| bit (Block 5 code memory area) ad PIC18F4685 devices only) ot write-protected rite-protected bit (Block 4 code memory area) as and PIC18F4682/4685 devices only) ot write-protected rite-protected bit (Block 3 code memory area) ot write-protected |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit (Block 4 code memory area) 85 and PIC18F4682/4685 devices only) ot write-protected rite-protected bit (Block 3 code memory area) ot write-protected                                                                                              |
| bit (Block 3 code memory area) ot write-protected                                                                                                                                                                                                    |
| rite-protected bit (Block 3 code memory area) ot write-protected                                                                                                                                                                                     |
| ot write-protected                                                                                                                                                                                                                                   |
| •                                                                                                                                                                                                                                                    |
| wite mustastad                                                                                                                                                                                                                                       |
| rite-protected                                                                                                                                                                                                                                       |
| bit (Block 2 code memory area)                                                                                                                                                                                                                       |
| ot write-protected<br>rrite-protected                                                                                                                                                                                                                |
| bit (Block 1 code memory area)                                                                                                                                                                                                                       |
| ot write-protected<br>rite-protected                                                                                                                                                                                                                 |
| bit (Block 0 code memory area)                                                                                                                                                                                                                       |
| ot write-protected                                                                                                                                                                                                                                   |
| rite-protected                                                                                                                                                                                                                                       |
| bit (Data EEPROM)                                                                                                                                                                                                                                    |
| OM is not write-protected OM is write-protected                                                                                                                                                                                                      |
| bit (Boot Block memory area)                                                                                                                                                                                                                         |
| is not write-protected                                                                                                                                                                                                                               |
| s write-protected                                                                                                                                                                                                                                    |
| bit (Configuration registers)                                                                                                                                                                                                                        |
| on registers are not write-protected                                                                                                                                                                                                                 |
| on registers are write-protected                                                                                                                                                                                                                     |
| ection bit (Block 5 code memory area)  d PIC18F4685 devices only)                                                                                                                                                                                    |
| ot protected from Table Reads executed in other blocks                                                                                                                                                                                               |
| rotected from Table Reads executed in other blocks                                                                                                                                                                                                   |
| ection bit (Block 4 code memory area)<br>85 and PIC18F4682/4685 devices only)                                                                                                                                                                        |
| ot protected from Table Reads executed in other blocks                                                                                                                                                                                               |
| rotected from Table Reads executed in other blocks                                                                                                                                                                                                   |
| ection bit (Block 3 code memory area)                                                                                                                                                                                                                |
| ot protected from Table Reads executed in other blocks                                                                                                                                                                                               |
| rotected from Table Reads executed in other blocks                                                                                                                                                                                                   |
| ection bit (Block 2 code memory area) ot protected from Table Reads executed in other blocks                                                                                                                                                         |
| rotected from Table Reads executed in other blocks                                                                                                                                                                                                   |
| ection bit (Block 1 code memory area)                                                                                                                                                                                                                |
| ot protected from Table Reads executed in other blocks rotected from Table Reads executed in other blocks                                                                                                                                            |
| C' C                                                                                                                                                                                                             |

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

<sup>2:</sup> Not available in PIC18FXX8X and PIC18F2450/4450 devices.

TABLE 5-5: CONFIGURATION WORD MASKS FOR COMPUTING CHECKSUMS

| TABLE 5-5:               | CONFIGURATION WORD MASKS FOR COMPUTING CHECKSUMS |            |          |          |      |          |          |         |          |          |          |          |          |          |
|--------------------------|--------------------------------------------------|------------|----------|----------|------|----------|----------|---------|----------|----------|----------|----------|----------|----------|
|                          | Configuration Word (CONFIGxx)                    |            |          |          |      |          |          |         |          |          |          |          |          |          |
| Davisa                   | 1L                                               | 1H         | 2L       | 2H       | 3L   | 3H       | 4L       | 4H      | 5L       | 5H       | 6L       | 6H       | 7L       | 7H       |
| Device                   |                                                  |            |          |          |      | A        | ddress   | (30000x | h)       |          |          |          |          |          |
|                          | 0h                                               | 1h         | 2h       | 3h       | 4h   | 5h       | 6h       | 7h      | 8h       | 9h       | Ah       | Bh       | Ch       | Dh       |
| PIC18F2221               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | F5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F2321               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | F5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F2410               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F2420               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F2423               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F2450               | 3F                                               | CF         | 3F       | 1F       | 00   | 86       | ED       | 00      | 03       | 40       | 03       | 60       | 03       | 40       |
| PIC18F2455               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 07       | C0       | 07       | E0       | 07       | 40       |
| PIC18F2458               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 07       | C0       | 07       | E0       | 07       | 40       |
| PIC18F2480               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | D5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F2510               | 00                                               | 1F         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2515               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2520               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2523               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2525               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2550               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2553               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2580               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | D5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2585               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2610               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2620               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2680               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
| PIC18F2682               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | C5       | 00      | 3F       | C0       | 3F       | E0       | 3F       | 40       |
| PIC18F2685               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | C5       | 00      | 3F       | C0       | 3F       | E0       | 3F       | 40       |
| PIC18F4221               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | F5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F4321               | 00                                               | CF         | 1F<br>1F | 1F       | 00   | 87       | F5       | 00      | 03       | C0       | 03       | E0       | 03       | 40       |
| PIC18F4410<br>PIC18F4420 | 00                                               | CF<br>CF   | 1F       | 1F       | 00   | 87       | C5<br>C5 | 00      | 03       | C0       | 03       | E0<br>E0 | 03       | 40       |
| -                        | 00                                               | CF         | 1F       | 1F<br>1F | 00   | 87<br>87 | C5       | 00      | 03       |          | 03       | E0       | 03       | 40<br>40 |
| PIC18F4423<br>PIC18F4450 | 00<br>3F                                         | CF         | 3F       | 1F       | 00   | 86       | ED       | 00      | 03       | C0       | 03       | _        | 03       | 40       |
| PIC18F4455               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       |         | 03       | 40<br>C0 | 03       | 60<br>E0 | 03       | 40       |
| PIC18F4458               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 07       | CO       | 07       | E0       | 07       | 40       |
| PIC18F4480               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | D5       | 00      | 03       | CO       | 03       | E0       | 03       | 40       |
| PIC18F4510               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 05<br>0F | CO       | 05<br>0F | E0       | 05<br>0F | 40       |
| PIC18F4515               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4520               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4523               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4525               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4550               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4553               | 3F                                               | CF         | 3F       | 1F       | 00   | 87       | E5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4580               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | D5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4585               | 00                                               | CF         | 1F       | 1F       | 00   | 86       | C5       | 00      | 0F       | CO       | 0F       | E0       | 0F       | 40       |
| PIC18F4610               | 00                                               | CF         | 1F       | 1F       | 00   | 87       | C5       | 00      | 0F       | C0       | 0F       | E0       | 0F       | 40       |
|                          |                                                  | olle ere i |          |          | - 50 |          | - 55     | 00      | OI.      | 50       |          |          | _ J      | 70       |

**Legend:** Shaded cells are unimplemented.

TABLE 5-5: CONFIGURATION WORD MASKS FOR COMPUTING CHECKSUMS (CONTINUED)

| Device     | Configuration Word (CONFIGxx) |                   |    |    |    |    |    |    |    |    |    |    |    |    |
|------------|-------------------------------|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|
|            | 1L                            | 1H                | 2L | 2H | 3L | 3H | 4L | 4H | 5L | 5H | 6L | 6H | 7L | 7H |
|            |                               | Address (30000xh) |    |    |    |    |    |    |    |    |    |    |    |    |
|            | 0h                            | 1h                | 2h | 3h | 4h | 5h | 6h | 7h | 8h | 9h | Ah | Bh | Ch | Dh |
| PIC18F4620 | 00                            | CF                | 1F | 1F | 00 | 87 | C5 | 00 | 0F | C0 | 0F | E0 | 0F | 40 |
| PIC18F4680 | 00                            | CF                | 1F | 1F | 00 | 86 | C5 | 00 | 0F | C0 | 0F | E0 | 0F | 40 |
| PIC18F4682 | 00                            | CF                | 1F | 1F | 00 | 86 | C5 | 00 | 3F | C0 | 3F | E0 | 3F | 40 |
| PIC18F4685 | 00                            | CF                | 1F | 1F | 00 | 86 | C5 | 00 | 3F | C0 | 3F | E0 | 3F | 40 |

**Legend:** Shaded cells are unimplemented.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2010-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-856-7

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277

Technical Support: http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago

Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon

Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing

Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Dongguan** Tel: 86-769-8702-9880

China - Hangzhou

Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

China - Shanghai

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-213-7828

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf

Tel: 49-2129-3766400 Germany - Karlsruhe

Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

**Poland - Warsaw** Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90

Fax: 34-91-708-08-91

Sweden - Stockholm

Tel: 46-8-5090-4654 **UK - Wokingham** 

Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15