Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 24MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-VQFN Exposed Pad | | Supplier Device Package | 32-QFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32zg210f32-qfn32 | # 2 System Summary #### 2.1 System Introduction The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M0+, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32ZG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32ZG210 devices. For a complete feature set and indepth information on the modules, the reader is referred to the *EFM32ZG Reference Manual*. A block diagram of the EFM32ZG210 is shown in Figure 2.1 (p. 3). Figure 2.1. Block Diagram #### 2.1.1 ARM Cortex-M0+ Core The ARM Cortex-M0+ includes a 32-bit RISC processor which can achieve as much as 0.9 Dhrystone MIPS/MHz. A Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EFM32 implementation of the Cortex-M0+ is described in detail in *ARM Cortex-M0+ Devices Generic User Guide*. #### 2.1.2 Debug Interface (DBG) This device includes hardware debug support through a 2-pin serial-wire debug interface. #### 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32ZG microcontroller. The flash memory is readable and writable from both the Cortex-M0+ and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. #### 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. #### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32ZG. #### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32ZG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. #### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32ZG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. #### 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. #### 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. #### 2.1.10 Inter-Integrated Circuit Interface (I2C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices. #### 2.1.12 Pre-Programmed UART Bootloader The bootloader presented in application note AN0003 is pre-programmed in the device at factory. Auto-baud and destructive write are supported. The autobaud feature, interface and commands are described further in the application note. # 2.1.13 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. #### 2.1.14 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. #### 2.1.15 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. #### 2.1.16 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3. #### 2.1.17 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. #### 2.1.18 Voltage Comparator (VCMP) The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. #### 2.1.19 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 4 external pins and 6 internal signals. #### 2.1.20 Current Digital to Analog Converter (IDAC) The current digital to analog converter can source or sink a configurable constant current, which can be output on, or sinked from pin or ADC. The current is configurable with several ranges of various step sizes. #### 3.4.5 EM4 Current Consumption Figure 3.13. EM4 current consumption. #### 3.5 Transition between Energy Modes The transition times are measured from the trigger to the first clock edge in the CPU. Table 3.4. Energy Modes Transitions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|---------------------------------|-----|-----|-----|-------------------------------| | t <sub>EM10</sub> | Transition time from EM1 to EM0 | | 0 | | HF-<br>CORE-<br>CLK<br>cycles | | t <sub>EM20</sub> | Transition time from EM2 to EM0 | | 2 | | μs | | t <sub>EM30</sub> | Transition time from EM3 to EM0 | | 2 | | μs | | t <sub>EM40</sub> | Transition time from EM4 to EM0 | | 163 | | μs | # 3.6 Power Management The EFM32ZG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|-----|-----|------| | | by the glitch sup-<br>pression filter | | | | | | | | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance C <sub>L</sub> =12.5-25pF. | 20+0.1C <sub>L</sub> | | 250 | ns | | | YOOF | t <sub>IOOF</sub> Output fall time | GPIO_Px_CTRL DRIVEMODE<br>= LOW and load capacitance<br>C <sub>L</sub> =350-600pF | 20+0.1C <sub>L</sub> | | 250 | ns | | V <sub>IOHYST</sub> | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> ) | V <sub>DD</sub> = 1.98 - 3.8 V | 0.1V <sub>DD</sub> | | | V | Figure 3.14. Typical Low-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.18. Typical Low-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH #### 3.9.4 HFRCO Table 3.11. HFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|-----------------------------------------------------|------------------------------|-------|------------------|-------|--------| | | | 21 MHz frequency band | 20.37 | 21.0 | 21.63 | MHz | | | Oscillation frequen- | 14 MHz frequency band | 13.58 | 14.0 | 14.42 | MHz | | f <sub>HFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V, | 11 MHz frequency band | 10.67 | 11.0 | 11.33 | MHz | | | T <sub>AMB</sub> =25°C | 7 MHz frequency band | 6.40 | 6.60 | 6.80 | MHz | | f <sub>HFRCO_settling</sub> | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | t <sub>HFRCO_settling</sub> | Settling time after start-up | f <sub>HFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | | | f <sub>HFRCO</sub> = 21 MHz | | 93 | 175 | μΑ | | | Current consump- | f <sub>HFRCO</sub> = 14 MHz | | 77 | 140 | μΑ | | I <sub>HFRCO</sub> | tion (Production test | f <sub>HFRCO</sub> = 11 MHz | | 72 | 125 | μΑ | | | condition = 14 MHz) | f <sub>HFRCO</sub> = 6.6 MHz | | 63 | 105 | μΑ | | | | f <sub>HFRCO</sub> = 1.2 MHz | | 22 | 40 | μΑ | | TUNESTEP <sub>H</sub> -<br>FRCO | Frequency step<br>for LSB change in<br>TUNING value | | | 0.3 <sup>1</sup> | | % | <sup>1</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions. Figure 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature Figure 3.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature #### 3.9.5 AUXHFRCO Table 3.12. AUXHFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------------|--------------------------------------------------------|---------------------------------|-------|------|-------|--------| | | | f <sub>AUXHFRCO</sub> = 21 MHz | 20.37 | 21.0 | 21.63 | MHz | | | Oscillation frequen- | f <sub>AUXHFRCO</sub> = 14 MHz | 13.58 | 14.0 | 14.42 | MHz | | f <sub>AUXHFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | f <sub>AUXHFRCO</sub> = 11 MHz | 10.67 | 11.0 | 11.33 | MHz | | | | f <sub>AUXHFRCO</sub> = 6.6 MHz | 6.40 | 6.60 | 6.80 | MHz | | | | f <sub>AUXHFRCO</sub> = 1.2 MHz | 1.15 | 1.20 | 1.25 | MHz | | t <sub>AUXHFRCO_settling</sub> Settl | Settling time after start-up | f <sub>AUXHFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | TUNESTEP <sub>AUX</sub><br>HFRCO | Frequency step<br>for LSB change in<br>TUNING value | | | 0.3 | | % | #### **3.9.6 ULFRCO** Table 3.13. ULFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|---------------------------------|-----------|------|-------|------|------| | f <sub>ULFRCO</sub> | Oscillation frequen-<br>cy | 25°C, 3V | 0.70 | | 1.75 | kHz | | TC <sub>ULFRCO</sub> | Temperature coefficient | | | 0.05 | | %/°C | | VC <sub>ULFRCO</sub> | Supply voltage co-<br>efficient | | | -18.2 | | %/V | # 3.10 Analog Digital Converter (ADC) Table 3.14. ADC | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|---------------------|--------------|-----|-----|-----------|------| | V <sub>ADCIN</sub> | Input voltage range | Single ended | 0 | | $V_{REF}$ | V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|-----------------------| | | | 12 bit | 13 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQ</sub> | Acquisition time | Programmable | 1 | | 256 | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQVDD3</sub> | Required acquisition time for VDD/3 reference | | 2 | | | μs | | | Startup time of ref-<br>erence generator<br>and ADC core in<br>NORMAL mode | | | 5 | | μѕ | | <sup>t</sup> ADCSTART | Startup time of ref-<br>erence generator<br>and ADC core in<br>KEEPADCWARM<br>mode | | | 1 | | μs | | | | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence | | 59 | | dB | | | | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 60 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 54 | | dB | | | | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 67 | | dB | | SNR <sub>ADC</sub> | Signal to Noise Ratio (SNR) | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 69 | | dB | | | | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 62 | | dB | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 67 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 63 | 66 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|--------------------------------------------------------|-------------------------------------------------------------------|---------------------|-------|-----|---------------------| | | | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 75 | | dBc | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 69 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 76 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 78 | | dBc | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 68 | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 79 | | dBc | | \/ | Officet voltage | After calibration, single ended | -4 | 0.3 | 4 | mV | | V <sub>ADCOFFSET</sub> | Offset voltage | After calibration, differential | | 0.3 | | mV | | | | | | -1.92 | | mV/°C | | TGRAD <sub>ADCTH</sub> | Thermometer out-<br>put gradient | | | -6.3 | | ADC<br>Codes/<br>°C | | DNL <sub>ADC</sub> | Differential non-lin-<br>earity (DNL) | V <sub>DD</sub> = 3.0 V, external 2.5V reference | -1 | ±0.7 | 4 | LSB | | INL <sub>ADC</sub> | Integral non-linear-<br>ity (INL), End point<br>method | V <sub>DD</sub> = 3.0 V, external 2.5V reference | | ±1.2 | ±3 | LSB | | MC <sub>ADC</sub> | No missing codes | | 11.999 <sup>1</sup> | 12 | | bits | On the average every ADC will have one missing code, most likely to appear around $2048 \pm n*512$ where n can be a value in the set $\{-3, -2, -1, 1, 2, 3\}$ . There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue. The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.26 (p. 36) and Figure 3.27 (p. 36), respectively. Figure 3.31. ADC Absolute Offset, Common Mode = Vdd /2 Figure 3.32. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V #### Table 3.17. IDAC Range 1 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|-------------------------------------------------|-----|-------|-----|-------| | | Active current with | EM0, default settings | | 13.0 | | μΑ | | IIDAC | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 3.17 | | μΑ | | I <sub>STEP</sub> | Step size | | | 0.097 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | | 0.79 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 0.7 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 38.4 | | nA/V | #### Table 3.18. IDAC Range 1 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|-------|-----|-------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 17.9 | | μΑ | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 3.18 | | μА | | I <sub>STEP</sub> | Step size | | | 0.098 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 0.20 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 0.7 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 40.9 | | nA/V | #### Table 3.19. IDAC Range 2 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|-------------------------------------------------|-----|-------|-----|-------| | 1 . | Active current with | EM0, default settings | | 16.2 | | μΑ | | I <sub>IDAC</sub> | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 8.40 | | μА | | I <sub>STEP</sub> | Step size | | | 0.493 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | | 1.26 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 2.8 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 96.6 | | nA/V | #### Table 3.20. IDAC Range 2 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|----------------------------------|-----------------------|-----|------|-----|------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 28.4 | | μA | # 3.12 Analog Comparator (ACMP) #### Table 3.24. ACMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------| | V <sub>ACMPIN</sub> | Input voltage range | | 0 | | $V_{DD}$ | V | | V <sub>ACMPCM</sub> | ACMP Common<br>Mode voltage range | | 0 | | V <sub>DD</sub> | V | | | | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register | | 0.1 | 0.4 | μA | | I <sub>ACMP</sub> | Active current | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 2.87 | 15 | μА | | | | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register | | 195 | 520 | μА | | I <sub>ACMPREF</sub> | Current consump-<br>tion of internal volt-<br>age reference | Internal voltage reference off. Using external voltage reference | | 0 | | μА | | | age reference | Internal voltage reference | | 5 | | μΑ | | V <sub>ACMPOFFSET</sub> | Offset voltage | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0 | 12 | mV | | V <sub>ACMPHYST</sub> | ACMP hysteresis | Programmable | | 17 | | mV | | | | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL | | 39 | | kOhm | | D | Capacitive Sense<br>Internal Resistance | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL | | 71 | | kOhm | | R <sub>CSRES</sub> | | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL | | 104 | | kOhm | | | | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL | | 136 | | kOhm | | t <sub>ACMPSTART</sub> | Startup time | | | | 10 | μs | The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 46) . $I_{ACMPREF}$ is zero if an external voltage reference is used. Total ACMP Active Current $$I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$$ (3.1) | | QFN32 Pin#<br>and Name | Pin Alternate Functionality / Description | | | | | | | | | |-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------|----------------------------------------|--|--|--|--|--| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | | | | | 3 | PA2 | | TIM0_CC2 #0/1 | | CMU_CLK0 #0 | | | | | | | 4 | IOVDD_0 | Digital IO power supply 0. | | | | | | | | | | 5 | PC0 | ACMP0_CH0 | TIM0_CC1 #4<br>PCNT0_S0IN #2 | US1_TX #0<br>I2C0_SDA #4 | PRS_CH2 #0 | | | | | | | 6 | PC1 | ACMP0_CH1 | TIM0_CC2 #4<br>PCNT0_S1IN #2 | US1_RX #0<br>I2C0_SCL #4 | PRS_CH3 #0 | | | | | | | 7 | PB7 | LFXTAL_P | TIM1_CC0 #3 | US1_CLK #0 | | | | | | | | 8 | PB8 | LFXTAL_N | TIM1_CC1 #3 | US1_CS #0 | | | | | | | | 9 | RESETn | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | | | | | | | | | 10 | PB11 | IDAC0_OUT | TIM1_CC2 #3 | | | | | | | | | 11 | AVDD_2 | Analog power supply 2. | | , | | | | | | | | 12 | PB13 | HFXTAL_P | | LEU0_TX #1 | | | | | | | | 13 | PB14 | HFXTAL_N | | LEU0_RX #1 | | | | | | | | 14 | IOVDD_3 | Digital IO power supply 3. | | | | | | | | | | 15 | AVDD_0 | Analog power supply 0. | | | | | | | | | | 16 | PD4 | ADC0_CH4 | | LEU0_TX #0 | | | | | | | | 17 | PD5 | ADC0_CH5 | | LEU0_RX #0 | | | | | | | | 18 | PD6 | ADC0_CH6 | TIM1_CC0 #4<br>PCNT0_S0IN #3 | US1_RX #2/3<br>I2C0_SDA #1 | ACMP0_O #2 | | | | | | | 19 | PD7 | ADC0_CH7 | TIM1_CC1 #4<br>PCNT0_S1IN #3 | US1_TX #2/3<br>I2C0_SCL #1 | CMU_CLK0 #2 | | | | | | | 20 | VDD_DREG | Power supply for on-chip voltage | ge regulator. | | | | | | | | | 21 | DECOUPLE | Decouple output for on-chip vo | Itage regulator. An external capa | acitance of size C <sub>DECOUPLE</sub> is req | uired at this pin. | | | | | | | 22 | PC13 | | TIM1_CC0 #0<br>TIM1_CC2 #4<br>PCNT0_S0IN #0 | | | | | | | | | 23 | PC14 | | TIM1_CC1 #0<br>PCNT0_S1IN #0 | US1_CS #3 | PRS_CH0 #2 | | | | | | | 24 | PC15 | | TIM1_CC2 #0 | US1_CLK #3 | PRS_CH1 #2 | | | | | | | 25 | PF0 | | TIM0_CC0 #5 | US1_CLK #2<br>LEU0_TX #3<br>I2C0_SDA #5 | DBG_SWCLK #0<br>BOOT_TX | | | | | | | 26 | PF1 | | TIM0_CC1 #5 | US1_CS #2<br>LEU0_RX #3<br>I2C0_SCL #5 | DBG_SWDIO #0<br>GPIO_EM4WU3<br>BOOT_RX | | | | | | | 27 | PF2 | | TIM0_CC2 #5 | LEU0_TX #4 | GPIO_EM4WU4 | | | | | | | 28 | IOVDD_5 | Digital IO power supply 5. | | | | | | | | | | 29 | PE10 | | TIM1_CC0 #1 | | PRS_CH2 #2 | | | | | | | 30 | PE11 | | TIM1_CC1 #1 | | PRS_CH3 #2 | | | | | | | 31 | PE12 | | TIM1_CC2 #1 | I2C0_SDA #6 | CMU_CLK1 #2 | | | | | | | 32 | PE13 | | | 12C0_SCL #6 | ACMP0_O #0<br>GPIO_EM4WU5 | | | | | | #### **4.2 Alternate Functionality Pinout** A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in Table 4.2 (p. 53). The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings. #### Note Some functionality, such as analog interfaces, do not have alternate settings or a LOCA-TION bitfield. In these cases, the pinout is shown in the column corresponding to LOCA-TION 0. Table 4.2. Alternate functionality overview | Alternate | LOCATION | | | | | | | | |---------------|----------|------|------|-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | ACMP0_CH0 | PC0 | | | | | | | Analog comparator ACMP0, channel 0. | | ACMP0_CH1 | PC1 | | | | | | | Analog comparator ACMP0, channel 1. | | ACMP0_O | PE13 | | PD6 | | | | | Analog comparator ACMP0, digital output. | | ADC0_CH4 | PD4 | | | | | | | Analog to digital converter ADC0, input channel number 4. | | ADC0_CH5 | PD5 | | | | | | | Analog to digital converter ADC0, input channel number 5. | | ADC0_CH6 | PD6 | | | | | | | Analog to digital converter ADC0, input channel number 6. | | ADC0_CH7 | PD7 | | | | | | | Analog to digital converter ADC0, input channel number 7. | | BOOT_RX | PF1 | | | | | | | Bootloader RX. | | BOOT_TX | PF0 | | | | | | | Bootloader TX. | | CMU_CLK0 | PA2 | | PD7 | | | | | Clock Management Unit, clock output number 0. | | CMU_CLK1 | PA1 | | PE12 | | | | | Clock Management Unit, clock output number 1. | | | | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | | | | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | | | | | | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | | | | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | GPIO_EM4WU0 | PA0 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | PF1 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | PF2 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU5 | PE13 | | | | | | | Pin can be used to wake the system up from EM4 | | HFXTAL_N | PB14 | | | | | | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | HFXTAL_P | PB13 | | | | | | | High Frequency Crystal positive pin. | | I2C0_SCL | PA1 | PD7 | | | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output. | | I2C0_SDA | PA0 | PD6 | | | PC0 | PF0 | PE12 | I2C0 Serial Data input / output. | | IDAC0_OUT | PB11 | | | | | | | IDAC0 output. | | LEU0_RX | PD5 | PB14 | | PF1 | PA0 | | | LEUART0 Receive input. | | LEU0_TX | PD4 | PB13 | | PF0 | PF2 | | | LEUART0 Transmit output. Also used as receive input in half duplex communication. | | LFXTAL_N | PB8 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. | | LFXTAL_P | PB7 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | PCNT0_S0IN | PC13 | | PC0 | PD6 | | | | Pulse Counter PCNT0 input number 0. | # **B** Contact Information Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Please visit the Silicon Labs Technical Support web page: http://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. ### **Table of Contents** | | Ordering Information | | |----|-----------------------------------------------|------------| | 2. | System Summary | 3 | | | 2.1. System Introduction | 3 | | | 2.2. Configuration Summary | | | | 2.3. Memory Map | | | 3 | Electrical Characteristics | | | ٥. | 3.1. Test Conditions | ເ | | | 3.2. Absolute Maximum Ratings | | | | 3.2. Absolute Maximum Ratings | 0 | | | 3.3. General Operating Conditions | 0 | | | 3.4. Current Consumption | 9 | | | 3.5. Transition between Energy Modes | | | | 3.6. Power Management | | | | 3.7. Flash | . 18 | | | 3.8. General Purpose Input Output | | | | 3.9. Oscillators | . 27 | | | 3.10. Analog Digital Converter (ADC) | . 31 | | | 3.11. Current Digital Analog Converter (IDAC) | . 41 | | | 3.12. Analog Comparator (ACMP) | | | | 3.13. Voltage Comparator (VCMP) | . 48 | | | 3.14. I2C | 48 | | | 3.15. Digital Peripherals | | | 1 | Pinout and Package | 51 | | т. | 4.1. Pinout | . 51 | | | 4.2. Alternate Functionality Pinout | . 51 | | | 4.2. Alternate Functionality Pillout | . 53 | | | 4.3. GPIO Pinout Overview | | | | 4.4. QFN32 Package | | | 5. | PCB Layout and Soldering | . 56 | | | 5.1. Recommended PCB Layout | . 56 | | | 5.2. Soldering Information | . 58 | | 6. | Chip Marking, Revision and Errata | . 59 | | | 6.1. Chip Marking | . 59 | | | 6.2. Revision | . 59 | | | 6.3. Errata | . 59 | | 7. | Revision History | | | | 7.1. Revision 1.10 | | | | 7.2. Revision 1.00 | | | | 7.3. Revision 0.61 | | | | 7.3. Revision 0.01 7.4. Revision 0.60 | . 60<br>61 | | | 7.4. Revision 0.00 | | | | | | | | 7.6. Revision 0.40 | | | | 7.7. Revision 0.30 | | | | 7.8. Revision 0.20 | | | | 7.9. Revision 0.10 | | | A. | Disclaimer and Trademarks | . 63 | | | A.1. Disclaimer | . 63 | | | A.2. Trademark Information | . 63 | | B. | Contact Information | . 64 | | | B.1 | . 64 | # List of Figures # SI20S.COM