Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | I²C, SPI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | A/D 5x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f72-e-so | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 2.0 MEMORY ORGANIZATION There are two memory blocks in the PIC16F72 device. These are the program memory and the data memory. Each block has separate buses so that concurrent access can occur. Program memory and data memory are explained in this section. Program memory can be read internally by the user code (see Section 7.0). The data memory can further be broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module. Additional information on device memory may be found in the $PIC^{TM}$ Mid-Range Reference Manual, (DS33023). # 2.1 Program Memory Organization PIC16F72 devices have a 13-bit program counter capable of addressing a 8K x 14 program memory space. The address range for this program memory is 0000h - 07FFh. Accessing a location above the physically implemented address will cause a wraparound. The RESET Vector is at 0000h and the Interrupt Vector is at 0004h. FIGURE 2-1: PROGRAM MEMORY MAP AND STACK # 2.2 Data Memory Organization The Data Memory is partitioned into multiple banks that contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits. | RP1:RP0 | Bank | |---------|------| | 00 | 0 | | 01 | 1 | | 10 | 2 | | 11 | 3 | Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain SFRs. Some "high use" SFRs from one bank may be mirrored in another bank, for code reduction and quicker access (e.g., the STATUS register is in Banks 0 - 3). # 2.2.1 GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly, or indirectly, through the File Select Register FSR (see Section 2.5). ### 2.2.2.2 OPTION Register The OPTION register is a readable and writable register that contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0, and the weak pull-ups on PORTB. **Note:** To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer. # REGISTER 2-2: OPTION REGISTER (ADDRESS 81h, 181h) | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | bit 7 RBPU: PORTB Pull-up Enable bit 1 = PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values bit 6 INTEDG: Interrupt Edge Select bit 1 = Interrupt on rising edge of RB0/INT pin 0 = Interrupt on falling edge of RB0/INT pin bit 5 TOCS: TMR0 Clock Source Select bit 1 = Transition on RA4/T0CKI pin 0 = Internal instruction cycle clock (CLKO) bit 4 T0SE: TMR0 Source Edge Select bit 1 = Increment on high-to-low transition on RA4/T0CKI pin 0 = Increment on low-to-high transition on RA4/T0CKI pin bit 3 **PSA:** Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 **PS2:PS0:** Prescaler Rate Select bits | Bit Value | TMR0 Rate | WDT Rate | |----------------------------------------|----------------------------------------------------|-----------------------------------------------------------| | 000<br>001<br>010<br>011<br>100<br>101 | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128 | 1:1<br>1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128 | | 111 | 1:256 | 1.120 | | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | # 5.9 Resetting Timer1 Register Pair (TMR1H, TMR1L) TMR1H and TMR1L registers are not reset to 00h on a POR, or any other RESET, except by the CCP1 special event triggers. T1CON register is reset to 00h on a Power-on Reset or a Brown-out Reset, which shuts off the timer and leaves a 1:1 prescale. In all other RESETS, the register is unaffected. # 5.10 Timer1 Prescaler The prescaler counter is cleared on writes to the TMR1H or TMR1L registers. TABLE 5-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Valu<br>POR, | | | e on<br>other<br>EETS | |-----------------------|--------|---------|-----------------------------------------------------------------------------|---------|---------|---------|--------|--------|--------|--------------|------|------|-----------------------| | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 | 000x | 0000 | 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | 8Ch | PIE1 | _ | ADIE | _ | _ | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | 0Eh | TMR1L | Holding | Holding register for the Least Significant Byte of the 16-bit TMR1 Register | | | | | | | xxxx | xxxx | uuuu | uuuu | | 0Fh | TMR1H | Holding | folding register for the Most Significant Byte of the 16-bit TMR1 Register | | | | | | er | xxxx | xxxx | uuuu | uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 | 0000 | uu | uuuu | Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module. ### 6.0 TIMER2 MODULE The Timer2 module timer has the following features: - 8-bit timer (TMR2 register) - 8-bit period register (PR2) - Readable and writable (both registers) - Software programmable prescaler (1:1, 1:4, 1:16) - Software programmable postscaler (1:1 to 1:16) - Interrupt on TMR2 match of PR2 - SSP module optional use of TMR2 output to generate clock shift Timer2 has a control register, shown in Register 6-1. Timer2 can be shut-off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption. Figure 6-1 is a simplified block diagram of the Timer2 module. Additional information on timer modules is available in the $PIC^{TM}$ Mid-Range MCU Reference Manual, (DS33023). ### 6.1 Timer2 Operation Timer2 can be used as the PWM time-base for PWM mode of the CCP module. The TMR2 register is readable and writable, and is cleared on any device RESET. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>). The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)). #### 6.2 Timer2 Prescaler and Postscaler The prescaler and postscaler counters are cleared when any of the following occurs: - · A write to the TMR2 register - · A write to the T2CON register - Any device RESET (Power-on Reset, MCLR, WDT Reset, or Brown-out Reset) TMR2 is not cleared when T2CON is written. ### 6.3 Timer2 Interrupt The Timer2 module has an 8-bit period register, PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon RESET. ### 6.4 Output of TMR2 The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module, which optionally uses it to generate a shift clock. # FIGURE 6-1: TIMER2 BLOCK DIAGRAM Note 1: TMR2 register output can be software selected by the SSP module as a baud clock. # REGISTER 6-1: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h) | U-0 | R/W-0 |-------|---------|---------|---------|---------|--------|---------|---------| | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | | bit 7 | | | | | | | bit 0 | bit 7 Unimplemented: Read as '0' bit 6-3 TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits 0000 = 1:1 Postscale 0001 = 1:2 Postscale 0010 = 1:3 Postscale • . 1111 = 1:16 Postscale bit 2 TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0 T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Valu<br>POR, | | all c | e on<br>other<br>SETS | |------------------------|-------------------------------|-------|-----------------------|---------|---------|---------|--------|---------|---------|--------------|------|-------|-----------------------| | 0Bh,8Bh,<br>10Bh, 18Bh | INTCON | GIE | PEIE | TMR0IE | INTE | RBIE | TMR0IF | INTF | RBIF | 0000 | 000x | 0000 | 000u | | 0Ch | PIR1 | _ | ADIF | _ | - | SSPIF | CCP1IF | TMR2IF | TMR1IF | -0 | 0000 | 0000 | 0000 | | 8Ch | PIE1 | _ | ADIE | _ | _ | SSPIE | CCP1IE | TMR2IE | TMR1IE | -0 | 0000 | 0000 | 0000 | | 11h | TMR2 | Timer | imer2 Module Register | | | | | | | 0000 | 0000 | 0000 | 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 | 0000 | -000 | 0000 | | 92h | 2h PR2 Timer2 Period Register | | | | | | | | 1111 | 1111 | 1111 | 1111 | | Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module. # 7.0 READING PROGRAM MEMORY The FLASH Program Memory is readable during normal operation over the entire VDD range. It is indirectly addressed through Special Function Registers (SFR). Up to 14-bit wide numbers can be stored in memory for use as calibration parameters, serial numbers, packed 7-bit ASCII, etc. Executing a program memory location containing data that forms an invalid instruction results in a NOP. There are five SFRs used to read the program and memory: - PMCON1 - PMDATL - PMDATH - PMADRL - PMADRH The program memory allows word reads. Program memory access allows for checksum calculation and reading calibration tables. When interfacing to the program memory block, the PMDATH:PMDATL registers form a two-byte word, which holds the 14-bit data for reads. The PMADRH:PMADRL registers form a two-byte word, which holds the 13-bit address of the FLASH location being accessed. This device has up to 2K words of program FLASH, with an address range from 0h to 07FFh. The unused upper bits PMDATH<7:6> and PMADRH<7:5> are not implemented and read as zeros. #### 7.1 PMADR The address registers can address up to a maximum of 8K words of program FLASH. When selecting a program address value, the MSByte of the address is written to the PMADRH register and the LSByte is written to the PMADRL register. The upper MSbits of PMADRH must always be clear. # 7.2 PMCON1 Register PMCON1 is the control register for memory accesses. The control bit RD initiates read operations. This bit cannot be cleared, only set, in software. It is cleared in hardware at the completion of the read operation. # REGISTER 7-1: PMCON1: PROGRAM MEMORY CONTROL REGISTER 1 (ADDRESS 18Ch) | R-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/S-0 | |----------|-----|-----|-----|-----|-----|-----|-------| | reserved | _ | _ | _ | _ | _ | _ | RD | | bit 7 | • | • | | | • | | bit 0 | bit 7 Reserved: Read as '1' bit 6-1 **Unimplemented:** Read as '0' bit 0 RD: Read Control bit 1 = Initiates a FLASH read, RD is cleared in hardware. The RD bit can only be set (not cleared) in software. 0 = Does not initiate a FLASH read Legend: W = Writable bit U = Unimplemented bit, read as '0' R = Readable bit S = Settable bit -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown # 8.1 Capture Mode In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RC2/CCP1. An event is defined as: - · Every falling edge - · Every rising edge - · Every 4th rising edge - · Every 16th rising edge An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new captured value. #### 8.1.1 CCP PIN CONFIGURATION In Capture mode, the RC2/CCP1 pin should be configured as an input by setting the TRISC<2> bit. **Note:** If the RC2/CCP1 is configured as an output, a write to the port can cause a capture condition. # FIGURE 8-1: CAPTURE MODE OPERATION BLOCK DIAGRAM #### 8.1.2 TIMER1 MODE SELECTION Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work. #### 8.1.3 SOFTWARE INTERRUPT When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF, following any such change in Operating mode. #### 8.1.4 CCP PRESCALER There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any RESET will clear the prescaler counter. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 8-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt. # EXAMPLE 8-1: CHANGING BETWEEN CAPTURE PRESCALERS ``` CLRF CCP1CON ; Turn CCP module off MOVLW NEW_CAPT_PS ; Load the W reg with ; the new prescaler ; mode value and CCP ON MOVWF CCP1CON ; Load CCP1CON with ; this value ``` # 10.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The analog-to-digital (A/D) converter module has five inputs for the PIC16F72. The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the RA3/AN3/VREF pin. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in SLEEP, the A/D conversion clock must be derived from the A/D's internal RC oscillator. The A/D module has three registers: A/D Result Register ADRES A/D Control Register 0 ADCON0 A/D Control Register 1 ADCON1 A device RESET forces all registers to their RESET state. This forces the A/D module to be turned off and any conversion is aborted. The ADCON0 register, shown in Register 10-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 10-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference) or a digital I/O. For more information on use of the A/D Converter, see *AN546 - Use of A/D Converter*, or refer to the PIC<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023). # REGISTER 10-1: ADCON0: A/D CONTROL REGISTER 0 (ADDRESS 1Fh) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | |-------|-------|-------|-------|-------|---------|-----|-------| | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | | bit 7 | | | | | | | bit 0 | on 7 bit 7-6 ADCS<1:0>: A/D Conversion Clock Select bits 00 = Fosc/2 01 = Fosc/8 10 = Fosc/32 11 = FRC (clock derived from the internal A/D module RC oscillator) bit 5-3 CHS<2:0>: Analog Channel Select bits 000 = Channel 0, (RA0/AN0) 001 = Channel 1, (RA1/AN1) 010 = Channel 2, (RA2/AN2) 011 = Channel 3, (RA3/AN3) 100 = Channel 4, (RA5/AN4) bit 2 GO/DONE: A/D Conversion Status bit If ADON = 1: 1 = A/D conversion in progress (setting this bit starts the A/D conversion) 0 = A/D conversion not in progress (this bit is automatically cleared by hardware when the A/D conversion is complete) bit 1 **Unimplemented:** Read as '0' bit 0 ADON: A/D On bit 1 = A/D converter module is operating 0 = A/D converter module is shut-off and consumes no operating current Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown TABLE 11-6: INITIALIZATION CONDITIONS FOR ALL REGISTERS | Register | Power-on Reset,<br>Brown-out Reset | MCLR Reset,<br>WDT Reset | Wake-up via WDT or<br>Interrupt | |----------|------------------------------------|--------------------------|---------------------------------| | W | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF | N/A | N/A | N/A | | TMR0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | STATUS | 0001 1xxx | 000q quuu <sup>(3)</sup> | uuuq quuu <sup>(3)</sup> | | FSR | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA | 0x 0000 | 0u 0000 | uu uuuu | | PORTB | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTC | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCLATH | 0 0000 | 0 0000 | u uuuu | | INTCON | 0000 000x | 0000 000u | uuuu uuuu(1) | | PIR1 | -0 0000 | -0 0000 | -u uuuu(1) | | TMR1L | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1H | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 00 0000 | uu uuuu | uu uuuu | | TMR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | T2CON | -000 0000 | -000 0000 | -uuu uuuu | | SSPBUF | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SSPCON | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR1L | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1H | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 00 0000 | 00 0000 | uu uuuu | | ADRES | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 0000 00-0 | 0000 00-0 | uuuu uu-u | | OPTION | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 11 1111 | 11 1111 | uu uuuu | | TRISB | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 1111 1111 | 1111 1111 | uuuu uuuu | | PIE1 | -0 0000 | -0 0000 | -u uuuu | | PCON | qq | uu | uu | | PR2 | 1111 1111 | 1111 1111 | 1111 1111 | | SSPADD | 0000 0000 | 0000 0000 | uuuu uuuu | | SSPSTAT | 00 0000 | 00 0000 | uu uuuu | | ADCON1 | 000 | 000 | uuu | | PMDATL | 0 0000 | 0 0000 | u uuuu | | PMADRL | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PMDATH | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PMADRH | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PMCON1 | 1 0 | 10 | 1u | | | 1 | | | Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition, r = reserved, maintain clear. Note 1: One or more bits in INTCON, PIR1 will be affected (to cause wake-up). <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). <sup>3:</sup> See Table 11-5 for RESET value for specific condition. #### 11.11.1 INT INTERRUPT External interrupt on the RB0/INT pin is edge triggered, either rising, if bit INTEDG (OPTION<6>) is set, or falling, if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the Interrupt Service Routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See Section 11.14 for details on SLEEP mode. #### 11.11.2 TMR0 INTERRUPT An overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set flag bit TMR0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit TMR0IE (INTCON<5>) (see Section 4.0). #### 11.11.3 PORTB INTCON CHANGE An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>) (see Section 3.2). # 11.12 Context Saving During Interrupts During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e., W, STATUS registers). This will have to be implemented in software, as shown in Example 11-1. For the PIC16F72 device, the register W\_TEMP must be defined in both banks 0 and 1 and must be defined at the same offset from the bank base address (i.e., if W\_TEMP is defined at 20h in bank 0, it must also be defined at A0h in bank 1). The register STATUS\_TEMP is only defined in bank 0. # EXAMPLE 11-1: SAVING STATUS, W AND PCLATH REGISTERS IN RAM ``` MOVWF W TEMP ;Copy W to TEMP register SWAPF STATUS, W ;Swap status to be saved into W CLRF STATUS ; bank 0, regardless of current bank, Clears IRP, RP1, RP0 MOVWF STATUS TEMP ; Save status to bank zero STATUS TEMP register : (ISR) ;Insert user code here SWAPF STATUS_TEMP, W ;Swap STATUS_TEMP register into W ; (sets bank to original state) MOVWF STATUS ; Move W into STATUS register SWAPF W TEMP, F ;Swap W TEMP SWAPE W TEMP, W ;Swap W TEMP into W ``` # 11.15 Program Verification/ Code Protection If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes. ### 11.16 ID Locations Four memory locations (2000h - 2003h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the four Least Significant bits of the ID location are used. # 11.17 In-Circuit Serial Programming PIC16F72 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data and three other lines for power, ground, and the programming voltage (see Figure 11-13 for an example). This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. For general information of serial programming, please refer to the In-Circuit Serial Programming™ (ICSP™) Guide (DS30277). For specific details on programming commands and operations for the PIC16F72 devices, please refer to the latest version of the PIC16F72 FLASH Program Memory Programming Specification (DS39588). FIGURE 11-13: TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION # **PIC16F72** | BTFSS | Bit Test f, Skip if Set | CLRF | Clear f | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------|--|--| | Syntax: | [ label ] BTFSS f,b | Syntax: | [label] CLRF f | | | | Operands: | $0 \le f \le 127$ | Operands: | $0 \le f \le 127$ | | | | | $0 \le b < 7$ | Operation: | $00h \rightarrow (f)$ | | | | Operation: | skip if $(f < b >) = 1$ | | $1 \rightarrow Z$ | | | | Status Affected: | None | Status Affected: | Z | | | | Description: | If bit 'b' in register 'f' = '0', the next instruction is executed. If bit 'b' = '1', then the next instruction is discarded and a NOP is executed instead, making this a 2 TCY instruction. | Description: | The contents of register 'f' are cleared and the Z bit is set. | | | | BTFSC | Bit Test, Skip if Clear | CLRW | Clear W | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------| | Syntax: | [ label ] BTFSC f,b | Syntax: | [label] CLRW | | Operands: | $0 \le f \le 127$ | Operands: | None | | | $0 \le b \le 7$ | Operation: | $00h \rightarrow (W)$ | | Operation: | skip if $(f < b >) = 0$ | · | $1 \rightarrow Z$ | | Status Affected: | None | Status Affected: | Z | | Description: | If bit 'b' in register 'f' = '1', the next instruction is executed. If bit 'b' in register 'f' = '0', the next instruction is discarded, and a NOP is executed instead, making this a 2 Tcy instruction. | Description: | W register is cleared. Zero bit (Z) is set. | | CALL | Call Subroutine | CLRWDT | Clear Watchdog Timer | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | Syntax: | [ label ] CLRWDT | | Operands: | $0 \le k \le 2047$ | Operands: | None | | Operation: | $ \begin{aligned} &(PC) + 1 \rightarrow TOS, \\ &k \rightarrow PC < 10:0>, \\ &(PCLATH < 4:3>) \rightarrow PC < 12:11> \end{aligned} $ | Operation: | 00h → WDT<br>0 → WDT prescaler,<br>1 → $\overline{10}$ | | Status Affected: | None | | $1 \rightarrow \overline{PD}$ | | Description: | Call Subroutine. First, return | Status Affected: | TO, PD | | · | address (PC+1) is pushed onto<br>the stack. The eleven-bit immedi-<br>ate address is loaded into PC bits<br><10:0>. The upper bits of the PC<br>are loaded from PCLATH. CALL is<br>a two-cycle instruction. | Description: | CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits TO and PD are set. | **FIGURE 14-1:** PIC16F72 (INDUSTRIAL, EXTENDED) VOLTAGE-FREQUENCY GRAPH # 14.2 DC Characteristics: PIC16F72 (Industrial, Extended) PIC16LF72 (Industrial) (Continued) | | | | Standard Operating Conditions (unless otherwise stated) | | | | | | | |-----------|--------------------|------------------------------------|---------------------------------------------------------------------------------------------|---------------|-----|-----|------------------------------------------------------------------------------------------------|--|--| | חכ כאי | DC CHARACTERISTICS | | Operating temperature -40°C ≤ TA ≤ +85°C for industrial<br>-40°C ≤ TA ≤ +125°C for extended | | | | | | | | | | | Operating voltage VDD range as described in DC Specification, Section 14.1. | | | | | | | | Param No. | Sym | Characteristic | Min Typ† Max Units Conditions | | | | | | | | | Vol | Output Low Voltage | | | | | | | | | D080 | | I/O ports | _ | _ | 0.6 | V | IOL = $8.5 \text{ mA}$ , VDD = $4.5 \text{V}$ , $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | | | | D083 | | OSC2/CLKO (RC osc config) | _ | _ | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V, $-40^{\circ}$ C to $+85^{\circ}$ C | | | | | Voн | Output High Voltage | | | | | | | | | D090 | | I/O ports (Note 3) | VDD - 0.7 | _ | _ | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | D092 | | OSC2/CLKO (RC osc config) | VDD - 0.7 | _ | _ | V | IOH = -1.3 mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | | | D150* | Vod | Open Drain High Voltage | _ | _ | 12 | V | RA4 pin | | | | | | Capacitive Loading Specs on | Output Pins | | | | | | | | D100 | Cosc2 | OSC2 pin | _ | _ | 15 | pF | In XT, HS and LP modes<br>when external clock is used<br>to drive OSC1 | | | | D101 | Cio | All I/O pins and OSC2 (in RC mode) | _ | _ | 50 | pF | | | | | D102 | Св | SCL, SDA in I <sup>2</sup> C mode | _ | _ | 400 | pF | | | | | | | Program FLASH Memory | | · · · · · · · | | | | | | | D130 | EР | Endurance | 100 | 1000 | _ | E/W | 25°C at 5V | | | | D131 | VPR | VDD for read | 2.0 | _ | 5.5 | V | | | | <sup>\*</sup> These parameters are characterized but not tested. - **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC16F72 be driven with external clock in RC mode. - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 14-4: EXTERNAL CLOCK TIMING TABLE 14-1: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Symbol | Characteristic | Min | Typ† | Max | Units | Conditions | |------------------|--------|-------------------------------------|--------|------|-----------|------------|----------------------------| | | Fosc | External CLKI Frequency | DC | _ | 1 | MHz | XT Osc mode | | | (No | (Note 1) | DC | _ | 20 | MHz | HS Osc mode | | | | | DC | _ | 32 | kHz | LP Osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT Osc mode | | | | | 4<br>5 | _ | 20<br>200 | MHz<br>kHz | HS Osc mode<br>LP Osc mode | | 1 | Tosc | External CLKI Period | 1000 | | _ | ns | XT Osc mode | | | | (Note 1) Oscillator Period (Note 1) | 50 | _ | _ | ns | HS Osc mode | | | | | 5 | _ | _ | ms | LP Osc mode | | | | | 250 | _ | _ | ns | RC Osc mode | | | | | 250 | _ | 10,000 | ns | XT Osc mode | | | | | 50 | _ | 250 | ns | HS Osc mode | | | | | 5 | | _ | ms | LP Osc mode | | 2 | TCY | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) | 500 | _ | _ | ns | XT oscillator | | | TosH | High or Low Time | 2.5 | _ | _ | ms | LP oscillator | | | | | 15 | _ | | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) | _ | _ | 25 | ns | XT oscillator | | | TosF | Rise or Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | | _ | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TcY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. TABLE 14-8: I<sup>2</sup>C BUS DATA REQUIREMENTS | Param<br>No. | Symbol | Characte | eristic | Min | Max | Units | Conditions | |--------------|----------------------------|---------------------|--------------|-------------|------|-------|---------------------------------------------| | 100* | THIGH | Clock High Time | 100 kHz mode | 4.0 | 1 | μs | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | l | μs | Device must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 TcY | | | | | 101* | TLOW | Clock Low Time | 100 kHz mode | 4.7 | | μs | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | l | μs | Device must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5 TcY | _ | | | | 102* | TR | SDA and SCL Rise | 100 kHz mode | _ | 1000 | ns | | | | | Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 - 400 pF | | 103* | 103* TF SDA and SCL F | SDA and SCL Fall | 100 kHz mode | _ | 300 | ns | | | | | Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | CB is specified to be from 10 - 400 pF | | 90* | 90* TSU:STA START Conditio | START Condition | 100 kHz mode | 4.7 | _ | μs | Only relevant for | | | | Setup Time | 400 kHz mode | 0.6 | - | μs | Repeated START condition | | 91* | THD:STA | START Condition | 100 kHz mode | 4.0 | _ | μs | After this period, the first | | | | Hold Time | 400 kHz mode | 0.6 | _ | μs | clock pulse is generated | | 106* | THD:DAT | Data Input Hold | 100 kHz mode | 0 | _ | ns | | | | | Time | 400 kHz mode | 0 | 0.9 | μs | | | 107* | TSU:DAT | Data Input Setup | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | Time | 400 kHz mode | 100 | _ | ns | | | 92* | Tsu:sto | STOP Condition | 100 kHz mode | 4.7 | _ | μs | | | | | Setup Time | 400 kHz mode | 0.6 | _ | μs | | | 109* | TAA | Output Valid from | 100 kHz mode | _ | 3500 | ns | (Note 1) | | | | Clock | 400 kHz mode | _ | | ns | | | 110* | TBUF | BUF Bus Free Time | 100 kHz mode | 4.7 | | μs | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission can start | | | Св | Bus Capacitive Load | ling | _ | 400 | pF | | These parameters are characterized but not tested. **Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions. 2: A Fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement Tsu:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+Tsu:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released. FIGURE 15-17: TYPICAL, MINIMUM AND MAXIMUM Vol vs. Iol (VDD = 5V, -40°C TO +125°C) # 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | 3 | |------------------------|------------------|---------------|------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | N 28 | | | | Pitch | е | 0.65 BSC | | | | Overall Height | А | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | 0.20 REF | | | | Overall Width | E | 6.00 BSC | | | | Exposed Pad Width | E2 | 3.65 | 3.70 | 4.20 | | Overall Length | D | 6.00 BSC | | | | Exposed Pad Length | D2 | 3.65 | 3.70 | 4.20 | | Contact Width | b | 0.23 | 0.30 | 0.35 | | Contact Length | L | 0.50 0.55 0.7 | | | | Contact-to-Exposed Pad | K | 0.20 | _ | _ | # Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-105B # **PIC16F72** | F | | INT Interrupt (RB0/INT). See Interrupt Sources | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | FLASH Program Memory | | INTCON Register | | | Associated Registers | 28 | GIE bit | | | Operation During Code Protect | | INTE bit | 14 | | Reading | | INTF bit | 14 | | FSR Register | | RBIF bit | 14 | | rak kegister | 9, 10 | TMR0IE bit | 14 | | 1 | | Internal Sampling Switch (Rss) Impedance | 56 | | • | 0.4 | Interrupt Sources | | | I/O Ports | | RB0/INT Pin, External | | | PORTA | | TMR0 Overflow | | | PORTB | | Interrupts | | | PORTC | 25 | RB7:RB4 Port Change | 23 | | I <sup>2</sup> C | | Synchronous Serial Port Interrupt | | | Associated Registers | | Interrupts, Context Saving During | | | Master Mode | 51 | Interrupts, Context Saving During | 09 | | Mode Selection | 48 | | 11 60 | | Multi-Master Mode | 51 | Global Interrupt Enable (GIE bit) | 14, 00 | | SCL and SDA pins | 48 | Interrupt-on-Change (RB7:RB4) | 00 | | Slave Mode | | Enable (RBIE bit) | | | ICEPIC In-Circuit Emulator | 82 | RB0/INT Enable (INTE bit) | | | ID Locations | 72 | TMR0 Overflow Enable (TMR0IE bit) | 14 | | In-Circuit Serial Programming (ICSP) | 72 | Interrupts, Flag bits | | | INDF Register | | Interrupt-on-Change (RB7:RB4) Flag | | | Indirect Addressing | | (RBIF bit) | 14 | | FSR Register | | Interrupt-on-Change (RB7:RB4) Flag | | | INDF Register | | (RBIF bit) | | | Instruction Format | | RB0/INT Flag (INTF bit) | 14 | | Instruction Set | | TMR0 Overflow Flag (TMR0IF bit) | 69 | | ADDLW | | 17 | | | ADDWF | | K | | | | | KEELOQ Evaluation and Programming Tools | 84 | | ANDLW | - | 3 | | | ANDWF | - | <b>L</b> | | | BCF | - | Loading of PC | 18 | | BSF | | | | | BTFSC | - | M | | | BTFSS | - | Master Clear (MCLR) | | | CALL | - | MCLR Reset, Normal Operation | 65 66 | | CLRF | 76 | MCLR Reset, SLEEP | | | CLRW | | | - | | 021111 | 76 | · · · · · · · · · · · · · · · · · · · | 63 | | CLRWDT | 76 | Operation and ESD Protection | 63 | | | 76 | Operation and ESD Protection Memory | | | CLRWDT | 76<br>77 | Operation and ESD Protection Memory Data Memory | 7 | | CLRWDT | 76<br>77<br>77 | Operation and ESD Protection Memory Data Memory Program Memory | 7<br>7 | | CLRWDT COMF DECF | 76<br>77<br>77<br>77 | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers | 7<br>7<br>81 | | CLRWDT COMF DECF DECFSZ | 76<br>77<br>77<br>77 | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger | 7<br>7<br>81 | | CLRWDT COMF DECF DECFSZ. GOTO | 7677777777 | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal | 7<br>7<br>81<br>83 | | CLRWDT | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE | 7<br>7<br>81<br>83 | | CLRWDT | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development | 7<br>81<br>83 | | CLRWDT | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development Environment Software | 7<br>81<br>83<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development | 7<br>81<br>83<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development Environment Software MPLINK Object Linker/MPLIB Object Librarian | 7<br>81<br>83<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW MOVWF | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development Environment Software | 7<br>81<br>83<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW MOVWF NOP | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development Environment Software MPLINK Object Linker/MPLIB Object Librarian | 7<br>81<br>83<br>82<br>81 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW MOVWF NOP RETFIE | | Operation and ESD Protection | 7<br>81<br>83<br>82<br>81<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW MOVWF NOP RETFIE RETLW | | Operation and ESD Protection | 7<br>81<br>83<br>82<br>81<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW MOVWF NOP RETFIE RETLW RETURN | | Operation and ESD Protection | 7<br>81<br>83<br>82<br>81<br>82<br>82 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVLW MOVWF NOP RETFIE RETLW RETURN RLF | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development Environment Software MPLINK Object Linker/MPLIB Object Librarian O On-Line Support OPCODE Field Descriptions OPTION_REG Register INTEDG bit | 7<br>81<br>83<br>82<br>81<br>82<br>131<br>73 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVWF NOP RETFIE RETLW RETURN RLF RRF | | Operation and ESD Protection Memory Data Memory Program Memory | 7 81 82 82 81 82 131 73 13 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVLW MOVWF NOP RETFIE RETLW RETURN RLF RRF | | Operation and ESD Protection Memory Data Memory Program Memory MPLAB C17 and MPLAB C18 C Compilers MPLAB ICD In-Circuit Debugger MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE MPLAB Integrated Development Environment Software MPLINK Object Linker/MPLIB Object Librarian O On-Line Support OPCODE Field Descriptions OPTION_REG Register INTEDG bit PS2:PS0 bits PSA bit | 7 81 82 82 81 82 131 73 13 13 13 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVLW MOVWF NOP RETFIE RETLW RETURN RLF RRF SLEEP SUBLW | | Operation and ESD Protection Memory Data Memory Program Memory | 7 81 82 82 131 73 13 13 13 13 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVLW MOVWF NOP RETFIE RETLW RETURN RLF RRF SLEEP SUBLW SUBWF | | Operation and ESD Protection Memory Data Memory Program Memory | 7 81 82 82 131 73 13 13 13 13 13 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVWF NOP RETFIE RETLW RETURN RLF RRF SLEEP SUBLW SUBWF Summary Table | | Operation and ESD Protection Memory Data Memory Program Memory | 7 81 82 82 131 73 13 13 13 13 13 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVLW MOVWF NOP RETFIE RETLW RETURN RLF RRF SLEEP SUBLW SUBWF | | Operation and ESD Protection Memory Data Memory Program Memory | 7 81 82 82 131 73 13 13 13 13 13 | | CLRWDT COMF DECF DECFSZ GOTO INCF INCFSZ IORLW IORWF MOVF MOVF MOVWF NOP RETFIE RETLW RETURN RLF RRF SLEEP SUBLW SUBWF Summary Table | | Operation and ESD Protection Memory Data Memory Program Memory | 7 81 82 82 81 82 131 13 13 13 13 13 | | Oscillator Configuration59, 61 | |-----------------------------------------| | Crystal Oscillator/Ceramic Resonators61 | | HS61, 65 | | LP61, 65 | | RC | | XT | | Oscillator, WDT | | P | | P44 | | Package Marking Information117 | | PCFG0 bit | | PCFG1 bit 54 | | PCFG2 bit | | | | PCL Register | | PCLATH Register | | PCON Register | | POR bit | | Demonstration Board83 | | | | PICDEM 17 Demonstration Board | | PICDEM 2 Low Cost PIC16CXX | | Demonstration Board83 | | PICDEM 3 Low Cost PIC16CXXX | | Demonstration Board84 | | PICSTART Plus Entry Level | | Development Programmer83 | | Pin Functions | | MCLR/VPP6 | | OSC1/CLKI6 | | OSC2/CLKO6 | | RA0/AN06 | | RA1/AN1 6 | | RA2/AN26 | | RA3/AN3/VREF | | RA4/T0CKI6 | | RA5/AN4/SS | | RB0/INT 6 | | RB1 | | RB2 | | RB3 | | RB4 | | | | RB5 | | RB6/PGC | | RB7/PGD | | RC0/T10S0/T1CKI | | RC1/T1OSI 6 | | RC2/CCP16 | | RC3/SCK/SCL6 | | RC4/SDI/SDA6 | | RC5/SDO6 | | RC66 | | RC76 | | VDD6 | | Vss6 | | Pinout Descriptions | | PIC16F726 | | POP | | POR. See Power-on Reset | | PORTA | | Associated Registers | | Functions 22 | | PORTA Register | ( | |---------------------------------------------|------| | PORTB | • | | Associated Registers | 24 | | Functions | | | Pull-up Enable (RBPU bit) | 13 | | RB0/INT Edge Select (INTEDG bit) | | | RB0/INT Pin, External | | | RB7:RB4 Interrupt-on-Change Flag (RBIF bit) | | | RB7:RB4 Interrupt-on-Change | | | RB7:RB4 Interrupt-on-Change Enable | | | (RBIE bit) | 69 | | RB7:RB4 Interrupt-on-Change Flag | | | (RBIF bit)14, | . 69 | | PORTB Register | | | PORTC | | | Associated Registers | . 26 | | Functions | | | PORTC Register | | | Postscaler, WDT | | | Assignment (PSA Bit) | . 13 | | Rate Select (PS2:PS0 bits) | | | Power-down Mode. See SLEEP | | | Power-on Reset (POR) 59, 62, 64, 65, | 66 | | Brown-out Reset (BOR) | | | Oscillator Start-up Timer (OST) 59, | | | POR Status (POR bit) | | | Power Control/Status Register (PCON) | | | Power-down (PD bit) | | | Power-up Timer (PWRT) 59, | | | Time-out (TO bit) | | | Time-out Sequence | | | PR2 Register | . 35 | | Prescaler, Timer0 | | | Assignment (PSA bit) | . 13 | | Rate Select (PS2:PS0 bits) | | | PRO MATE II Universal Device Programmer | . 83 | | Product Identification System | 133 | | Program Counter | | | RESET Conditions | 65 | | Program Memory | | | Paging | | | Program Memory Map and Stack | 7 | | Program Verification | . 72 | | PUSH | . 19 | | R | | | | | | R/ <u>W</u> | | | R/W bit | | | RBIF bit | | | Read/Write bit Information, R/W | | | Reader Response | | | Reading Program Memory | | | PMADR | | | PMCON1 Register | | | Receive Overflow Indicator bit, SSPOV | | | Register File Map | 8 |