



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | PIC                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 20MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, SPI                                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                   |
| Number of I/O              | 22                                                                      |
| Program Memory Size        | 3.5КВ (2К х 14)                                                         |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                |                                                                         |
| RAM Size                   | 128 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                               |
| Data Converters            | A/D 5x8b                                                                |
| Oscillator Type            | External                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                 |
| Supplier Device Package    | 28-SPDIP                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f72-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 MEMORY ORGANIZATION

There are two memory blocks in the PIC16F72 device. These are the program memory and the data memory. Each block has separate buses so that concurrent access can occur. Program memory and data memory are explained in this section. Program memory can be read internally by the user code (see Section 7.0).

The data memory can further be broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module.

Additional information on device memory may be found in the PIC<sup>™</sup> Mid-Range Reference Manual, (DS33023).

# 2.1 Program Memory Organization

PIC16F72 devices have a 13-bit program counter capable of addressing a 8K x 14 program memory space. The address range for this program memory is 0000h - 07FFh. Accessing a location above the physically implemented address will cause a wraparound.

The RESET Vector is at 0000h and the Interrupt Vector is at 0004h.

#### FIGURE 2-1: PROGRAM MEMORY MAP AND STACK



# 2.2 Data Memory Organization

The Data Memory is partitioned into multiple banks that contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits.

| RP1:RP0 | Bank |
|---------|------|
| 00      | 0    |
| 01      | 1    |
| 10      | 2    |
| 11      | 3    |

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM.

All implemented banks contain SFRs. Some "high use" SFRs from one bank may be mirrored in another bank, for code reduction and quicker access (e.g., the STATUS register is in Banks 0 - 3).

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file can be accessed either directly, or indirectly, through the File Select Register FSR (see Section 2.5).

#### 2.3 PCL and PCLATH

The program counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13-bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. All updates to the PCH register go through the PCLATH register.

Figure 2-3 shows the four situations for the loading of the PC.

- Example 1 shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH).
- Example 2 shows how the PC is loaded during a GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).
- · Example 3 shows how the PC is loaded during a CALL instruction (PCLATH<4:3>  $\rightarrow$  PCH), with the PC loaded (PUSH'd) onto the Top-of-Stack.
- Example 4 shows how the PC is loaded during one of the return instructions, where the PC is loaded (POP'd) from the Top-of-Stack.



#### FIGURE 2-3: LOADING OF PC IN DIFFERENT SITUATIONS

# 3.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PIC<sup>™</sup> Mid-Range MCU Reference Manual, (DS33023).

# 3.1 PORTA and the TRISA Register

PORTA is a 6-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

Reading the PORTA register, reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers.

Other PORTA pins are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register1).

| Note: | On a Power-on Reset, these pins are con-  |
|-------|-------------------------------------------|
|       | figured as analog inputs and read as '0'. |

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

| FXAMPLE 3-1                                             | INITIAL IZING PORTA |
|---------------------------------------------------------|---------------------|
| $\Box \land \Box \blacksquare \Box \Box \Box \Box \Box$ |                     |

| BANKSEL<br>CLRF | PORTA<br>PORTA | ; select bank for PORTA<br>; Initialize PORTA by<br>; clearing output<br>; data latches |
|-----------------|----------------|-----------------------------------------------------------------------------------------|
| BANKSEL         | ADCON1         | ; Select Bank for ADCON1                                                                |
| MOVLW           | 0x06           | ; Configure all pins                                                                    |
| MOVWF           | ADCON1         | ; as digital inputs                                                                     |
| MOVLW           | 0xCF           | ; Value used to                                                                         |
|                 |                | ; initialize data                                                                       |
|                 |                | ; direction                                                                             |
| MOVWF           | TRISA          | ; Set RA<3:0> as inputs                                                                 |
|                 |                | ; RA<5:4> as outputs                                                                    |
|                 |                | ; TRISA<7:6> are always                                                                 |
|                 |                | ; read as `0′.                                                                          |
|                 |                |                                                                                         |

#### FIGURE 3-1: BLOCK DIAGRAM OF RA3:RA0 AND RA5 PINS



FIGURE 3-2:

#### BLOCK DIAGRAM OF RA4/T0CKI PIN



# 7.0 READING PROGRAM MEMORY

The FLASH Program Memory is readable during normal operation over the entire VDD range. It is indirectly addressed through Special Function Registers (SFR). Up to 14-bit wide numbers can be stored in memory for use as calibration parameters, serial numbers, packed 7-bit ASCII, etc. Executing a program memory location containing data that forms an invalid instruction results in a NOP.

There are five SFRs used to read the program and memory:

- PMCON1
- PMDATL
- PMDATH
- PMADRL
- PMADRH

The program memory allows word reads. Program memory access allows for checksum calculation and reading calibration tables.

When interfacing to the program memory block, the PMDATH:PMDATL registers form a two-byte word, which holds the 14-bit data for reads. The PMADRH:PMADRL registers form a two-byte word, which holds the 13-bit address of the FLASH location being accessed. This device has up to 2K words of program FLASH, with an address range from 0h to 07FFh. The unused upper bits PMDATH<7:6> and PMADRH<7:5> are not implemented and read as zeros.

R = Readable bit

'1' = Bit is set

# 7.1 PMADR

The address registers can address up to a maximum of 8K words of program FLASH.

When selecting a program address value, the MSByte of the address is written to the PMADRH register and the LSByte is written to the PMADRL register. The upper MSbits of PMADRH must always be clear.

# 7.2 PMCON1 Register

PMCON1 is the control register for memory accesses.

The control bit RD initiates read operations. This bit cannot be cleared, only set, in software. It is cleared in hardware at the completion of the read operation.

#### REGISTER 7-1: PMCON1: PROGRAM MEMORY CONTROL REGISTER 1 (ADDRESS 18Ch)

|                           |                       |               |               |              | •            |                |             |
|---------------------------|-----------------------|---------------|---------------|--------------|--------------|----------------|-------------|
| R-1                       | U-0                   | U-0           | U-0           | U-0          | U-0          | U-0            | R/S-0       |
| reserved                  | _                     | —             | _             | —            | —            | —              | RD          |
| oit 7                     |                       |               |               |              |              |                | bit 0       |
|                           |                       |               |               |              |              |                |             |
| Reserved:                 | Read as '1'           |               |               |              |              |                |             |
| Unimplem                  | ented: Read           | d as '0'      |               |              |              |                |             |
| RD: Read                  | Control bit           |               |               |              |              |                |             |
| 1 = Initiates<br>in softv | s a FLASH ro<br>vare. | ead, RD is cl | eared in hard | ware. The R  | D bit can or | nly be set (no | ot cleared) |
| 0 = Does n                | ot initiate a         | FLASH read    |               |              |              |                |             |
|                           |                       |               |               |              |              |                |             |
| Legend:                   |                       |               |               |              |              |                |             |
| W = Writab                | ole bit               | U = 1         | Unimplement   | ed bit. read | as '0'       |                |             |

S = Settable bit

'0' = Bit is cleared

bit 7 bit 6-1 bit 0

-n = Value at POR

x = Bit is unknown

# 8.3 PWM Mode

In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTC data latch, the TRISC<2> bit must be cleared to make the CCP1 pin an output.

| Note: | Clearing the CCP1CON register will force  |
|-------|-------------------------------------------|
|       | the CCP1 PWM output latch to the default  |
|       | low level. This is not the PORTC I/O data |
|       | latch.                                    |

Figure 8-3 shows a simplified block diagram of the CCP module in PWM mode.

For a step by step procedure on how to set up the CCP module for PWM operation, see Section 8.3.3.

#### FIGURE 8-3: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 8-4) has a time-base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).

#### FIGURE 8-4: PWM OUTPUT



#### 8.3.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the formula in Equation 8-1.

### EQUATION 8-1: PWM PERIOD

 $PWM period = [(PR2) + 1] \bullet 4 \bullet TOSC \bullet$ (TMR2 prescale value)

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is latched from CCPR1L into CCPR1H

Note: The Timer2 postscaler (see Section 6.0) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

#### 8.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available: the CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. Equation 8-2 is used to calculate the PWM duty cycle in time.

#### EQUATION 8-2: PWM DUTY CYCLE

PWM duty cycle = (CCPR1L:CCP1CON<5:4>) • TOSC • (TMR2 prescale value)

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read only register.

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared.

# 10.0 ANALOG-TO-DIGITAL **CONVERTER (A/D) MODULE**

The analog-to-digital (A/D) converter module has five inputs for the PIC16F72.

The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the RA3/AN3/VREF pin.

The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in SLEEP, the A/D conversion clock must be derived from the A/D's internal RC oscillator.

The A/D module has three registers:

- A/D Result Register ADRES
- A/D Control Register 0 ADCON0
- ADCON1 A/D Control Register 1

A device RESET forces all registers to their RESET state. This forces the A/D module to be turned off and any conversion is aborted.

The ADCON0 register, shown in Register 10-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 10-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference) or a digital I/O.

For more information on use of the A/D Converter, see AN546 - Use of A/D Converter, or refer to the PIC<sup>™</sup> Mid-Range MCU Family Reference Manual (DS33023).

#### REGISTER 10-1: ADCON0: A/D CONTROL REGISTER 0 (ADDRESS 1Fh)

|         | R/W-0                                       | R/W-0                                                                  | R/W-0         | R/W-0           | R/W-0        | R/W-0         | U-0             | R/W-0     |  |  |  |  |
|---------|---------------------------------------------|------------------------------------------------------------------------|---------------|-----------------|--------------|---------------|-----------------|-----------|--|--|--|--|
|         | ADCS1                                       | ADCS0                                                                  | CHS2          | CHS1            | CHS0         | GO/DONE       | —               | ADON      |  |  |  |  |
|         | bit 7                                       |                                                                        |               |                 |              |               |                 | bit 0     |  |  |  |  |
|         |                                             |                                                                        |               |                 |              |               |                 |           |  |  |  |  |
| bit 7-6 | ADCS<1:0>: A/D Conversion Clock Select bits |                                                                        |               |                 |              |               |                 |           |  |  |  |  |
|         | 00 = Fosc                                   | 2                                                                      |               |                 |              |               |                 |           |  |  |  |  |
|         | 01 = FOSC                                   | x/8                                                                    |               |                 |              |               |                 |           |  |  |  |  |
|         | 10 = FOSC<br>11 = FRC                       | /JOC derive                                                            | d from the ir | ternal Δ/D m    | odule RC c   | scillator)    |                 |           |  |  |  |  |
| hit 5-3 | CHS-2.0                                     |                                                                        | annel Selec   | t bite          |              | Soliator)     |                 |           |  |  |  |  |
|         | 000 - Ch                                    | annel 0 (RA)                                                           |               | . 61.5          |              |               |                 |           |  |  |  |  |
|         | 000 <b>– Ch</b> a                           | annel 1, (RA                                                           | 1/AN1)        |                 |              |               |                 |           |  |  |  |  |
|         | 010 <b>= Ch</b> a                           | annel 2, (RA:                                                          | 2/AN2)        |                 |              |               |                 |           |  |  |  |  |
|         | 011 = Cha                                   | annel 3, (RA                                                           | 3/AN3)        |                 |              |               |                 |           |  |  |  |  |
|         | 100 <b>= Ch</b> a                           | annel 4, (RA                                                           | 5/AN4)        |                 |              |               |                 |           |  |  |  |  |
| bit 2   | GO/DONE                                     | : A/D Conve                                                            | ersion Status | bit             |              |               |                 |           |  |  |  |  |
|         | If ADON =                                   | <u>: 1:</u>                                                            | (             |                 |              | (D            | N N             |           |  |  |  |  |
|         | 1 = A/D c                                   | onversion in                                                           | progress (se  | etting this bit | starts the A | /D conversion | )<br>:dware whe | n the A/D |  |  |  |  |
|         | conve                                       | rsion is com                                                           | plete)        |                 | lomatically  |               |                 |           |  |  |  |  |
| bit 1   | Unimplen                                    | nented: Rea                                                            | d as '0'      |                 |              |               |                 |           |  |  |  |  |
| bit 0   | ADON: A/                                    | D On bit                                                               |               |                 |              |               |                 |           |  |  |  |  |
|         | 1 = A/D co                                  | onverter mod                                                           | lule is opera | ting            |              |               |                 |           |  |  |  |  |
|         | 0 = A/D co                                  | 0 = A/D converter module is shut-off and consumes no operating current |               |                 |              |               |                 |           |  |  |  |  |
|         |                                             |                                                                        |               |                 |              |               |                 |           |  |  |  |  |
|         | Legend:                                     |                                                                        |               |                 |              |               |                 |           |  |  |  |  |
|         | R = Reada                                   | able bit                                                               | W = V         | /ritable bit    | U = Unir     | nplemented bi | t, read as '(   | )'        |  |  |  |  |
|         | - n = Value                                 | e at POR                                                               | '1' = B       | it is set       | '0' = Bit i  | is cleared    | x = Bit is ur   | nknown    |  |  |  |  |









# **10.1** A/D Acquisition Requirements

For the A/D converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 10-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current).

The maximum recommended impedance for analog sources is 10 k $\Omega$ . After the analog input channel is selected (changed), this acquisition must be done before the conversion can be started.

To calculate the minimum acquisition time, TACQ, see the PIC<sup>TM</sup> Mid-Range MCU Reference Manual, (DS33023). In general, however, given a max of 10 k $\Omega$  and at a temperature of 100°C, TACQ will be no more than 16  $\mu$ s.

#### 10.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.0 TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are:

- 2 Tosc
- 8 Tosc
- 32 Tosc
- Internal RC oscillator (2 6 μs)

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time as small as possible, but no less than 1.6  $\mu$ s and not greater than 6.4  $\mu$ s.

Table 10-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

# **10.3 Configuring Analog Port Pins**

The ADCON1, and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS<2:0> bits and the TRIS bits.

- Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.
  - 2: Analog levels on any pin that is defined as a digital input (including the AN4:AN0 pins), may cause the input buffer to consume current out of the device specification.

#### 10.4 A/D Conversions

**Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D.

Clearing the GO/DONE bit during a conversion will abort the current conversion. The ADRES register will NOT be updated with the partially completed A/D conversion sample. That is, the ADRES register will continue to contain the value of the last completed conversion (or the last value written to the ADRES register). After the A/D conversion is aborted, a 2 TAD wait is required before the next acquisition is started. After this 2 TAD wait, an acquisition is automatically started on the selected channel. The GO/DONE bit can then be set to start the conversion.

| AD Cloci             | Maximum Device Frequency |          |
|----------------------|--------------------------|----------|
| Operation            | ADCS<1:0>                | Max.     |
| 2 Tosc               | 00                       | 1.25 MHz |
| 8 Tosc               | 01                       | 5 MHz    |
| 32 Tosc              | 10                       | 20 MHz   |
| RC <sup>(1, 2)</sup> | 11                       | (Note 1) |

#### TABLE 10-1: TAD VS. MAXIMUM DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (C))

Note 1: The RC source has a typical TAD time of 4 µs, but can vary between 2-6 µs.

2: When the device frequencies are greater than 1 MHz, the RC A/D conversion clock source is only recommended for SLEEP operation.

# 10.5 A/D Operation During SLEEP

The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed, the GO/DONE bit will be cleared, and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the ADON bit will remain set.

When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set.

Turning off the A/D places the A/D module in its lowest current consumption state.

Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To perform an A/D conversion in SLEEP, ensure the SLEEP instruction immediately follows the instruction that sets the GO/DONE bit.

# 10.6 Effects of a RESET

A device RESET forces all registers to their RESET state. The A/D module is disabled and any conversion in progress is aborted. All A/D input pins are configured as analog inputs.

The ADRES register will contain unknown data after a Power-on Reset.

# 10.7 Use of the CCP Trigger

An A/D conversion can be started by the "special event trigger" of the CCP1 module. This requires that the CCP1M3:CCP1M0 bits (CCP1CON<3:0>) be programmed as 1011 and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving the ADRES to the desired location). The appropriate analog input channel must be selected and the minimum acquisition done\_before the "special event trigger" sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter.

| Address              | Name   | Bit 7   | Bit 6               | Bit 5   | Bit 4     | Bit 3     | Bit 2   | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>RESETS |
|----------------------|--------|---------|---------------------|---------|-----------|-----------|---------|--------|--------|----------------------|---------------------------------|
| 0Bh,8Bh<br>10Bh,18Bh | INTCON | GIE     | PEIE                | TMR0IE  | INTE      | RBIE      | TMR0IF  | INTF   | RBIF   | 0000 000x            | 0000 000u                       |
| 0Ch                  | PIR1   | _       | ADIF                | _       |           | SSPIF     | CCP1IF  | TMR2IF | TMR1IF | -0 0000              | -0 0000                         |
| 8Ch                  | PIE1   | —       | ADIE                | _       | —         | SSPIE     | CCP1IE  | TMR2IE | TMR1IE | -0 0000              | -0 0000                         |
| 1Eh                  | ADRES  | A/D Res | V/D Result Register |         |           |           |         |        |        | xxxx xxxx            | uuuu uuuu                       |
| 1Fh                  | ADCON0 | ADCS1   | ADCS0               | CHS2    | CHS1      | CHS0      | GO/DONE | _      | ADON   | 0000 00-0            | 0000 00-0                       |
| 9Fh                  | ADCON1 | _       | _                   | _       | _         | —         | PCFG2   | PCFG1  | PCFG0  | 000                  | 000                             |
| 05h                  | PORTA  | —       | _                   | RA5     | RA4       | RA3       | RA2     | RA1    | RA0    | 0x 0000              | 0u 0000                         |
| 85h                  | TRISA  | _       | _                   | PORTA D | Data Dire | ection Re | gister  |        |        | 11 1111              | 11 1111                         |

#### TABLE 10-2: REGISTERS/BITS ASSOCIATED WITH A/D

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.

# 11.2 Oscillator Configurations

#### 11.2.1 OSCILLATOR TYPES

The PIC16F72 can be operated in four different Oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

# 11.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKI and OSC2/CLKO pins to establish oscillation (Figure 11-1). The PIC16F72 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in HS mode, the device can accept an external clock source to drive the OSC1/CLKI pin (Figure 11-2). See Figure 14-1 or Figure 14-2 (depending on the part number and VDD range) for valid external clock frequencies.

#### FIGURE 11-1: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION)





#### TABLE 11-1: CERAMIC RESONATORS (FOR DESIGN GUIDANCE ONLY)

| Typical Capacitor Values Used: |          |       |       |  |  |  |  |
|--------------------------------|----------|-------|-------|--|--|--|--|
| Mode                           | Freq     | OSC1  | OSC2  |  |  |  |  |
| XT                             | 455 kHz  | 56 pF | 56 pF |  |  |  |  |
|                                | 2.0 MHz  | 47 pF | 47 pF |  |  |  |  |
|                                | 4.0 MHz  | 33 pF | 33 pF |  |  |  |  |
| HS                             | 8.0 MHz  | 27 pF | 27 pF |  |  |  |  |
|                                | 16.0 MHz | 22 pF | 22 pF |  |  |  |  |

#### Capacitor values are for design guidance only.

These capacitors were tested with the resonators listed below for basic start-up and operation. These values were not optimized.

Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application.

See the notes at the bottom of page 62 for additional information.

### 11.14 Power-down Mode (SLEEP)

Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the PD bit (STATUS<3>) is cleared, the TO (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD or VSS, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D and disable external clocks. Pull all I/O pins that are hi-impedance inputs, high or low externally, to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSs for lowest current consumption. The contribution from on-chip pull-ups on PORTB should also be considered.

The MCLR pin must be at a logic high level (VIHMC).

#### 11.14.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External RESET input on MCLR pin.
- 2. Watchdog Timer wake-up (if WDT was enabled).
- 3. Interrupt from INT pin, RB port change or a peripheral interrupt.

External MCLR Reset will cause a device RESET. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of the device RESET. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred and caused wake-up.

The following peripheral interrupts can wake the device from SLEEP:

- 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. CCP Capture mode interrupt.
- 3. Special event trigger (Timer1 in Asynchronous mode using an external clock).
- 4. SSP (START/STOP) bit detect interrupt.
- SSP transmit or receive in Slave mode (SPI/I<sup>2</sup>C).
- 6. A/D conversion (when A/D clock source is RC).

Other peripherals cannot generate interrupts since during SLEEP, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up occurs regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

#### 11.14.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared.
- If the interrupt occurs **during or after** the execution of a SLEEP instruction, the device will immediately wake-up from SLEEP. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

| IORLW            | Inclusive OR Literal with W                                                                                              | M  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|----|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                                 | Sy |
| Operands:        | $0 \le k \le 255$                                                                                                        | O  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                             | 0  |
| Status Affected: | Z                                                                                                                        | St |
| Description:     | The contents of the W register are<br>OR'd with the eight-bit literal 'k'.<br>The result is placed in the W<br>register. | D  |

| MOVLW            | Move Literal to W                                                                                 |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                          |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                 |  |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                               |  |  |  |  |  |
| Status Affected: | None                                                                                              |  |  |  |  |  |
| Description:     | The eight-bit literal 'k' is loaded<br>into W register. The don't cares<br>will assemble as '0's. |  |  |  |  |  |

| IORWF            | Inclusive OR W with f                                                                                                                                                     |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] IORWF f,d                                                                                                                                                         |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \left[0,1\right] \end{array}$                                                                                                |  |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                                  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                         |  |  |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' = '0', the result is<br>placed in the W register. If 'd' = '1',<br>the result is placed back in<br>register 'f'. |  |  |  |  |  |

| MOVWF            | Move W to f                                |  |  |  |  |
|------------------|--------------------------------------------|--|--|--|--|
| Syntax:          | [ label ] MOVWF f                          |  |  |  |  |
| Operands:        | $0 \le f \le 127$                          |  |  |  |  |
| Operation:       | $(W) \rightarrow (f)$                      |  |  |  |  |
| Status Affected: | None                                       |  |  |  |  |
| Description:     | Move data from W register to register 'f'. |  |  |  |  |

| MOVF             | Move f                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                                              |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in \left[0,1\right] \end{array}$                                                                                                                                                                                                                             |  |  |  |  |
| Operation:       | (f) $\rightarrow$ (destination)                                                                                                                                                                                                                                                                        |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Description:     | The contents of register 'f' are<br>moved to a destination dependant<br>upon the status of 'd'. If 'd' = '0',<br>the destination is W register. If<br>'d' = '1', the destination is file reg-<br>ister 'f' itself. 'd' = '1' is useful to<br>test a file register, since status<br>flag Z is affected. |  |  |  |  |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [ label ] NOP |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |

# 13.8 MPLAB ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is based on the FLASH PIC MCUs and can be used to develop for this and other PIC microcontrollers. The MPLAB ICD utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along with Microchip's In-Circuit Serial Programming<sup>TM</sup> protocol, offers cost-effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time.

# 13.9 PRO MATE II Universal Device Programmer

The PRO MATE II universal device programmer is a full-featured programmer, capable of operating in stand-alone mode, as well as PC-hosted mode. The PRO MATE II device programmer is CE compliant.

The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In stand-alone mode, the PRO MATE II device programmer can read, verify, or program PIC devices. It can also set code protection in this mode.

# 13.10 PICSTART Plus Entry Level Development Programmer

The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient.

The PICSTART Plus development programmer supports all PIC devices with up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant.

# 13.11 PICDEM 1 Low Cost PIC Demonstration Board

The PICDEM 1 demonstration board is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44, All necessary hardware and software is included to run basic demo programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The user can also connect the PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs connected to PORTB.

# 13.12 PICDEM 2 Low Cost PIC16CXX Demonstration Board

The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a serial EEPROM to demonstrate usage of the  $I^2C^{TM}$  bus and separate headers for connection to an LCD module and a keypad.

# 14.1 DC Characteristics: PIC16F72 (Industrial, Extended) PIC16LF72 (Industrial) (Continued)

| PIC16L<br>(Indus | <b>F72</b><br>strial)                                                                                                                                                                   |                                     | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |      |     |       |                                                                 |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-----------------------------------------------------------------|--|
| PIC16F<br>(Indus | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |                                     |                                                                                                                                        |      |     |       |                                                                 |  |
| Param<br>No.     | Sym                                                                                                                                                                                     | Characteristic                      | Min                                                                                                                                    | Тур† | Max | Units | Conditions                                                      |  |
|                  | Idd                                                                                                                                                                                     | Supply Current (Notes 2, 5          | 5)                                                                                                                                     |      |     |       |                                                                 |  |
| D010             |                                                                                                                                                                                         | PIC16LF72                           | —                                                                                                                                      | 0.4  | 2.0 | mA    | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 3.0V (Note 4)   |  |
| D010A            |                                                                                                                                                                                         |                                     | —                                                                                                                                      | 25   | 48  | μA    | LP osc configuration<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled |  |
| D010             |                                                                                                                                                                                         | PIC16F72                            | -                                                                                                                                      | 0.9  | 4   | mA    | XT, RC osc configuration<br>Fosc = 4 MHz, VDD = 5.5V (Note 4)   |  |
| D013             |                                                                                                                                                                                         |                                     | —                                                                                                                                      | 5.2  | 15  | mA    | HS osc configuration<br>Fosc = 20 MHz, VDD = 5.5V               |  |
| D015*            | $\Delta$ Ibor                                                                                                                                                                           | Brown-out Reset Current<br>(Note 6) |                                                                                                                                        | 25   | 200 | μA    | BOR enabled, VDD = 5.0V                                         |  |
|                  | IPD                                                                                                                                                                                     | Power-down Current (Note            | es 3, 5)                                                                                                                               |      |     |       |                                                                 |  |
| D020             |                                                                                                                                                                                         | PIC16LF72                           | _                                                                                                                                      | 2.0  | 30  | μA    | VDD = $3.0V$ , WDT enabled, $-40^{\circ}C$ to $+85^{\circ}C$    |  |
| D021             |                                                                                                                                                                                         |                                     |                                                                                                                                        | 0.1  | 5   | μA    | VDD = $3.0V$ , WDT disabled, $-40^{\circ}C$ to $+85^{\circ}C$   |  |
| D020<br>D021     |                                                                                                                                                                                         | PIC16F72                            | 2 - 5.0 42 $\mu$ A VDD = 4.0V, WDT enabled, -40°C to +85°<br>0.1 19 $\mu$ A VDD = 4.0V, WDT disabled, -40°C to +85°                    |      |     |       |                                                                 |  |
| D023*            | $\Delta$ Ibor                                                                                                                                                                           | Brown-out Reset Current<br>(Note 6) |                                                                                                                                        | 25   | 200 | μA    | BOR enabled, VDD = 5.0V                                         |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements in active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD  $\overline{MCLR}$  = VDD; WDT enabled/disabled as specified.

- **3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD and Vss.
- **4:** For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in kΩ.
- **5:** Timer1 oscillator (when enabled) adds approximately 20 μA to the specification. This value is from characterization and is for design guidance only. This is not tested.
- 6: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 7: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached.





| TABLE 14-4: | TIMER0 AND TIMER1 | <b>EXTERNAL CLOCK</b> | REQUIREMENTS |
|-------------|-------------------|-----------------------|--------------|
|             |                   |                       |              |

| Param<br>No. | Symbol    | Characteristic                             |                                                          |                       | Min                                       | Тур† | Max    | Units | Conditions                         |
|--------------|-----------|--------------------------------------------|----------------------------------------------------------|-----------------------|-------------------------------------------|------|--------|-------|------------------------------------|
| 40*          | Tt0H      | T0CKI High Pulse Width                     |                                                          | No Prescaler          | 0.5 TCY + 20                              | —    | —      | ns    | Must also meet                     |
|              |           |                                            |                                                          | With Prescaler        | 10                                        | —    |        | ns    | parameter 42                       |
| 41*          | Tt0L      | T0CKI Low Pulse                            | Width                                                    | No Prescaler          | 0.5 TCY + 20                              | —    |        | ns    | Must also meet                     |
|              |           |                                            |                                                          | With Prescaler        | 10                                        | —    |        | ns    | parameter 42                       |
| 42*          | Tt0P      | T0CKI Period                               |                                                          | No Prescaler          | Tcy + 40                                  | —    | —      | ns    |                                    |
|              |           |                                            |                                                          | With Prescaler        | Greater of:<br>20 or <u>Tcy + 40</u><br>N | _    | _      | ns    | N = prescale value<br>(2, 4,, 256) |
| 45*          | Tt1H      | T1CKI High Time                            | Synchronous, Pr                                          | escaler = 1           | 0.5 TCY + 20                              | —    |        | ns    | Must also meet                     |
|              |           |                                            | Synchronous,                                             | Standard(F)           | 15                                        | —    | —      | ns    | parameter 47                       |
|              |           |                                            | Prescaler = 2,4,8                                        | Extended(LF)          | 25                                        | —    | _      | ns    |                                    |
|              |           |                                            | Asynchronous                                             | Standard(F)           | 30                                        | —    | _      | ns    |                                    |
|              |           |                                            |                                                          | Extended(LF)          | 50                                        | —    |        | ns    |                                    |
| 46*          | Tt1L      | T1CKI Low Time                             | Synchronous, Pr                                          | escaler = 1           | 0.5 TCY + 20                              | —    | —      | ns    | Must also meet                     |
|              |           |                                            | Synchronous,                                             | Standard(F)           | 15                                        | —    | —      | ns    | parameter 47                       |
|              |           |                                            | Prescaler = 2,4,8                                        | Extended(LF)          | 25                                        | —    |        | ns    |                                    |
|              |           |                                            | Asynchronous                                             | Standard(F)           | 30                                        | —    |        | ns    |                                    |
|              |           |                                            |                                                          | Extended(LF)          | 50                                        | —    | —      | ns    |                                    |
| 47*          | Tt1P      | T1CKI Input<br>Period                      | Synchronous                                              | Standard( <b>F</b> )  | Greater of:<br>30 or <u>Tcʏ + 40</u><br>N | _    | —      | ns    | N = prescale value<br>(1, 2, 4, 8) |
|              |           |                                            |                                                          | Extended( <b>LF</b> ) | Greater of:<br>50 or <u>Tcʏ + 40</u><br>N |      |        |       | N = prescale value<br>(1, 2, 4, 8) |
|              |           |                                            | Asynchronous                                             | Standard(F)           | 60                                        | —    | _      | ns    |                                    |
|              |           |                                            |                                                          | Extended(LF)          | 100                                       | —    | _      | ns    |                                    |
|              | Ft1       | Timer1 Oscillator I<br>(oscillator enabled | or Input Frequency Range<br>bled by setting bit T1OSCEN) |                       | DC                                        | _    | 200    | kHz   |                                    |
| 48           | TCKEZtmr1 | Delay from Extern                          | al Clock Edge to T                                       | imer Increment        | 2 Tosc                                    | —    | 7 Tosc | _     |                                    |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





| TABLE 14-5: | CAPTURE/COMPARE/PWM REQUIREMENTS ( | CCP1) |
|-------------|------------------------------------|-------|
|             |                                    | /     |

| Param<br>No. | Symbol                                              |                       | Characteristic |              | Min                    | Тур† | Max | Units | Conditions                        |
|--------------|-----------------------------------------------------|-----------------------|----------------|--------------|------------------------|------|-----|-------|-----------------------------------|
| 50*          | TccL                                                | CCP1 input low        | No Prescaler   |              | 0.5 TCY + 20           | —    | —   | ns    |                                   |
|              |                                                     | time                  | With Dresseler | Standard(F)  | 10                     | —    | _   | ns    |                                   |
|              |                                                     |                       | with Prescaler | Extended(LF) | 20                     |      |     | ns    |                                   |
| 51*          | ТссН                                                | CCP1 input high       | No Prescaler   |              | 0.5 TCY + 20           | —    | _   | ns    |                                   |
|              |                                                     | time                  |                | Standard(F)  | 10                     |      |     | ns    |                                   |
|              |                                                     |                       | with Prescaler | Extended(LF) | 20                     |      |     | ns    |                                   |
| 52*          | TccP                                                | CCP1 input period     |                |              | <u>3 Tcy + 40</u><br>N | —    | _   | ns    | N = prescale<br>value (1,4 or 16) |
| 53*          | TccR                                                | CCP1 output rise      | time           | Standard(F)  | —                      | 10   | 25  | ns    |                                   |
|              |                                                     |                       |                | Extended(LF) | —                      | 25   | 50  | ns    |                                   |
| 54*          | TccF                                                | CCP1 output fall time |                | Standard(F)  | —                      | 10   | 25  | ns    |                                   |
|              |                                                     |                       |                | Extended(LF) | —                      | 25   | 45  | ns    |                                   |
| *            | * These parameters are characterized but not tested |                       |                |              |                        |      |     |       |                                   |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



FIGURE 15-15: TYPICAL, MINIMUM AND MAXIMUM VOH vs. IOH (VDD = 5V, -40°C TO +125°C)





# 16.0 PACKAGE MARKING INFORMATION

#### 28-Lead PDIP (Skinny DIP)



Example

| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                            |

# APPENDIX A: REVISION HISTORY

#### Revision A (April 2002)

This is a new data sheet. However, this device is similar to the PIC16C72 device found in the PIC16C7X Data Sheet (DS30390), the PIC16C72A Data Sheet (DS35008) or the PIC16F872 device (DS30221).

#### Revision B (May 2002)

Final data sheet. Includes device characterization data. Minor typographic revisions throughout.

# APPENDIX B: CONVERSION CONSIDERATIONS

Considerations for converting from previous versions of devices to the ones listed in this data sheet are listed in Table B-1.

| TABLE B-1: CC  | INVERSION CONSIDERATI                          | UNS                                             |                                      |
|----------------|------------------------------------------------|-------------------------------------------------|--------------------------------------|
| Characteristic | PIC16C72/72A                                   | PIC16F872                                       | PIC16F72                             |
| Pins           | 28                                             | 28                                              | 28                                   |
| Timers         | 3                                              | 3                                               | 3                                    |
| Interrupts     | 8                                              | 10                                              | 8                                    |
| Communication  | Basic SSP/SSP<br>(SPI, I <sup>2</sup> C Slave) | MSSP<br>(SPI, I <sup>2</sup> C Master/Slave)    | SSP<br>(SPI, I <sup>2</sup> C Slave) |
| Frequency      | 20 MHz                                         | 20 MHz                                          | 20 MHz                               |
| A/D            | 8-bit, 5 Channels                              | 10-bit, 5 Channels                              | 8-bit, 5 Channels                    |
| ССР            | 1                                              | 1                                               | 1                                    |
| Program Memory | 2K EPROM                                       | 2K FLASH<br>(1,000 E/W cycles)                  | 2K FLASH<br>(1000 E/W cycles)        |
| RAM            | 128 bytes                                      | 128 bytes                                       | 128 bytes                            |
| EEPROM Data    | None                                           | 64 bytes                                        | None                                 |
| Other          | _                                              | In-Circuit Debugger,<br>Low Voltage Programming | _                                    |
|                | ·                                              | ·                                               | •                                    |

#### CONVERSION CONSIDERATIONS

# **Revision C (January 2007)**

This revision includes updates to the packaging diagrams.

# THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com