Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | F <sup>2</sup> MC-16FX | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CANbus, I <sup>2</sup> C, LINbus, SCI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 81 | | Program Memory Size | 96KB (96K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 10K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 24x8/10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/mb96f643rbpmc-gse1 | # 2. Block Diagram | Pin no. | I/O circuit type* | Pin name | |---------|-------------------|------------------------------------| | 39 | К | P08_7 / AN23 / PPG7_B | | 40 | К | P09_0 / AN24 / PPG8_R | | 41 | К | P09_1 / AN25 / PPG9_R | | 42 | К | P09_2 / AN26 / PPG10_R | | 43 | К | P09_3 / AN27 / PPG11_R | | 44 | Н | P17_1 / PPG12_R | | 45 | Н | P17_2 / PPG13_R | | 46 | I | P10_0 / SIN2 / TIN3 / AN28 / INT11 | | 47 | Н | P10_1 / SOT2 / TOT3 | | 48 | М | P10_2 / SCK2 / PPG6 | | 49 | Н | P10_3 / PPG7 | | 50 | Supply | Vcc | | 51 | Supply | Vss | | 52 | 0 | DEBUG I/F | | 53 | Н | P17_0 | | 54 | С | MD | | 55 | A | X0 | | 56 | A | X1 | | 57 | Supply | Vss | | 58 | В | P04_0 / X0A | | 59 | В | P04_1 / X1A | | 60 | С | RSTX | | 61 | Н | P11_0 | | 62 | Н | P11_1 / PPG0_R | | 63 | Н | P11_2 / PPG1_R | | 64 | Н | P11_3 / PPG2_R | | 65 | Н | P11_4 / PPG3_R | | 66 | Н | P11_5 / PPG4_R | | 67 | Н | P11_6 / FRCK0_R / ZIN1 | | 68 | Н | P11_7 / IN0_R / AIN1 | | 69 | Н | P12_0 / IN1_R / BIN1 | | 70 | Н | P12_3 / OUT2_R | | 71 | Н | P12_7 / INT1_R | | 72 | Н | P00_0 / INT3_R / FRCK2 | | 73 | Н | P00_1 / INT4_R | | 74 | Н | P00_2 / INT5_R | | 75 | Supply | Vcc | | 76 | Supply | Vss | | 77 | Н | P00_3 / INT6_R / PPG8_B | | Туре | Circuit | Remarks | |------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | I | P-ch P-ch Pout | CMOS level output (I <sub>OL</sub> = 4mA, I <sub>OH</sub> = -4mA) CMOS hysteresis input with input shutdown function Programmable pull-up resistor | | | N-ch Nout | Analog input | | | Standby control Hysteresis input for input shutdown | | | | Analog input | | | К | Pull-up control | <ul> <li>CMOS level output (I<sub>OL</sub> = 4mA, I<sub>OH</sub> = -4mA)</li> <li>Automotive input with input shutdown function</li> </ul> | | | P-ch P-ch Pout | Programmable pull-up resistor Analog input | | | N-ch Nout | | | | Standby control for input shutdown | | | | Analog input | | | М | Pull-up control | CMOS level output (I <sub>OL</sub> = 4mA, I <sub>OH</sub> = -4mA) CMOS hysteresis input with input shutdown function Programmable pull-up resistor | | | P-ch P-ch Pout | | | | N-ch Nout | | | | Standby control for input shutdown | | # 7. Memory Map | - map | | | | |-------|----------------------|--------------|--| | | | | | | | FF:FFFF <sub>H</sub> | | | | | | USER ROM*1 | | | | DE:0000 <sub>H</sub> | | | | | DD:FFFF <sub>H</sub> | | | | | | | | | | | Reserved | | | | | | | | | 10:0000 <sub>H</sub> | | | | | 0F:C000 <sub>H</sub> | Boot-ROM | | | | | Peripheral | | | | 0E:9000 <sub>H</sub> | | | | | | | | | | | | | | | | Reserved | | | | | | | | | 04.0000 | | | | | 01:0000 <sub>H</sub> | ROM/RAM | | | | 00:8000 <sub>H</sub> | MIRROR | | | | | Internal RAM | | | | RAMSTART0*2 | bank0 | | | | KAWOTAKTO | | | | | | | | | | | Reserved | | | | 00:0C00 <sub>H</sub> | | | | | | Peripheral | | | | 00:0380 <sub>Н</sub> | | | | | 00:0180 <sub>H</sub> | GPR*3 | | | | 00:0100 <sub>H</sub> | DMA | | | | 00:00F0 <sub>H</sub> | Reserved | | | | 00:0000 <sub>H</sub> | Peripheral | | | | | | | <sup>\*1:</sup> For details about USER ROM area, see "User Rom Memory Map For Flash Devices" on the following pages. GPR: General-Purpose Register The DMA area is only available if the device contains the corresponding resource. The available RAM and ROM area depends on the device. <sup>\*2:</sup> For RAMSTART Addresses, see the table on the next page. <sup>\*3:</sup> Unused GPR banks can be used as RAM area. # 8. RAMSTART Addresses | Devices | Bank 0<br>RAM size | RAMSTART0 | | | |----------|--------------------|----------------------|--|--| | MB96F643 | 10KB | 00:5A00 <sub>н</sub> | | | | MB96F645 | 16KB | 00:4200 <sub>H</sub> | | | | MB96F646 | 24KB | 00:2200 <sub>H</sub> | | | | MB96F647 | 28KB | 00:1200 <sub>H</sub> | | | # 9. User Rom Memory Map For Flash Devices | | | MB96F643 | MB96F645 | MB96F646 | MB96F647 | | |----------------------------------------------|----------------------------------------------|-----------------------------|------------------------------|------------------------------|------------------------------|-------------------| | CPU mode address | Flash memory mode address | Flash size<br>64.5KB + 32KB | Flash size<br>128.5KB + 32KB | Flash size<br>256.5KB + 32KB | Flash size<br>384.5KB + 32KB | | | FF:FFFF <sub>H</sub><br>FF:0000 <sub>H</sub> | 3F:FFFF <sub>H</sub><br>3F:0000 <sub>H</sub> | SA39 - 64KB | SA39 - 64KB | SA39 - 64KB | SA39 - 64KB | | | FE:FFFF <sub>H</sub><br>FE:0000 <sub>H</sub> | 3E:FFFF <sub>H</sub><br>3E:0000 <sub>H</sub> | | SA38 - 64KB | SA38 - 64KB | SA38 - 64KB | | | FD:FFFF <sub>H</sub><br>FD:0000 <sub>H</sub> | 3D:FFFF <sub>H</sub><br>3D:0000 <sub>H</sub> | | | SA37 - 64KB | SA37 - 64KB | David A of Floor | | FC:FFFF <sub>H</sub><br>FC:0000 <sub>H</sub> | 3C:FFFF <sub>H</sub><br>3C:0000 <sub>H</sub> | | | SA36 - 64KB | SA36 - 64KB | Bank A of Flash A | | FB:FFFF <sub>H</sub><br>FB:0000 <sub>H</sub> | 3B:FFFF <sub>H</sub><br>3B:0000 <sub>H</sub> | | | | SA35 - 64KB | | | FA:FFFF <sub>H</sub><br>FA:0000 <sub>H</sub> | 3A:FFFF <sub>H</sub><br>3A:0000 <sub>H</sub> | | | | SA34 - 64KB | | | DF:A000 <sub>H</sub> | | Reserved | Reserved | Reserved | Reserved | | | DF:9FFF <sub>H</sub><br>DF:8000 <sub>H</sub> | 1F:9FFF <sub>H</sub><br>1F:8000 <sub>H</sub> | SA4 - 8KB | SA4 - 8KB | SA4 - 8KB | SA4 - 8KB | | | DF:7FFF <sub>H</sub><br>DF:6000 <sub>H</sub> | 1F:7FFF <sub>H</sub><br>1F:6000 <sub>H</sub> | SA3 - 8KB | SA3 - 8KB | SA3 - 8KB | SA3 - 8KB | Bank B of Flash A | | DF:5FFF <sub>H</sub><br>DF:4000 <sub>H</sub> | 1F:5FFF <sub>H</sub><br>1F:4000 <sub>H</sub> | SA2 - 8KB | SA2 - 8KB | SA2 - 8KB | SA2 - 8KB | | | DF:3FFF <sub>H</sub><br>DF:2000 <sub>H</sub> | 1F:3FFF <sub>H</sub><br>1F:2000 <sub>H</sub> | SA1 - 8KB | SA1 - 8KB | SA1 - 8KB | SA1 - 8KB | | | DF:1FFF <sub>H</sub><br>DF:0000 <sub>H</sub> | 1F:1FFF <sub>H</sub><br>1F:0000 <sub>H</sub> | SAS - 512B* | SAS - 512B* | SAS - 512B* | SAS - 512B* | Bank A of Flash A | | DE:FFFF <sub>H</sub><br>DE:0000 <sub>H</sub> | | Reserved | Reserved | Reserved | Reserved | | <sup>\*:</sup> Physical address area of SAS-512B is from DF: 0000<sub>H</sub> to DF:01FF<sub>H</sub>. Others (from DF:0200<sub>H</sub> to DF:1FFF<sub>H</sub>) is mirror area of SAS-512B. Sector SAS contains the ROM configuration block RCBA at CPU address DF: 0000<sub>H</sub> -DF: 01FF<sub>H</sub>. SAS cannot be used for E<sup>2</sup>PROM emulation. #### ■Precautions Related to Usage of Devices Cypress semiconductor devices are intended for use in standard applications (computers, office automation and other office equipment, industrial, communications, and measurement equipment, personal or household devices, etc.). CAUTION: Customers considering the use of our products in special applications where failure or abnormal operation may directly affect human lives or cause physical injury or property damage, or where extremely high levels of reliability are demanded (such as aerospace systems, atomic energy controls, sea floor repeaters, vehicle operating controls, medical devices for life support, etc.) are requested to consult with sales representatives before such use. The company will not be responsible for damages arising from such use without prior approval. ### 12.2 Precautions for Package Mounting Package mounting may be either lead insertion type or surface mount type. In either case, for heat resistance during soldering, you should only mount under Cypress's recommended conditions. For detailed information about mount conditions, contact your sales representative. ### ■Lead Insertion Type Mounting of lead insertion type packages onto printed circuit boards may be done by two methods: direct soldering on the board, or mounting by using a socket. Direct mounting onto boards normally involves processes for inserting leads into through-holes on the board and using the flow soldering (wave soldering) method of applying liquid solder. In this case, the soldering process usually causes leads to be subjected to thermal stress in excess of the absolute ratings for storage temperature. Mounting processes should conform to Cypress recommended mounting conditions. If socket mounting is used, differences in surface treatment of the socket contacts and IC lead surfaces can lead to contact deterioration after long periods. For this reason it is recommended that the surface treatment of socket contacts and IC leads be verified before mounting. #### ■ Surface Mount Type Surface mount packaging has longer and thinner leads than lead-insertion packaging, and therefore leads are more easily deformed or bent. The use of packages with higher pin counts and narrower pin pitch results in increased susceptibility to open connections caused by deformed pins, or shorting due to solder bridges. You must use appropriate mounting techniques. Cypress recommends the solder reflow method, and has established a ranking of mounting conditions for each product. Users are advised to mount packages in accordance with Cypress ranking of recommended conditions. # ■Lead-Free Packaging CAUTION: When ball grid array (BGA) packages with Sn-Ag-Cu balls are mounted using Sn-Pb eutectic soldering, junction strength may be reduced under some conditions of use. ## ■ Storage of Semiconductor Devices Because plastic chip packages are formed from plastic resins, exposure to natural environmental conditions will cause absorption of moisture. During mounting, the application of heat to a package that has absorbed moisture can cause surfaces to peel, reducing moisture resistance and causing packages to crack. To prevent, do the following: - 1. Avoid exposure to rapid temperature changes, which cause moisture to condense inside the product. Store products in locations where temperature changes are slight. - Use dry boxes for product storage. Products should be stored below 70% relative humidity, and at temperatures between 5°C and 30°C. - When you open Dry Package that recommends humidity 40% to 70% relative humidity. - 3. When necessary, Cypress packages semiconductor devices in highly moisture-resistant aluminum laminate bags, with a silica gel desiccant. Devices should be sealed in their aluminum laminate bags for storage. - 4. Avoid storing packages where they are exposed to corrosive gases or high levels of dust. ## ■Baking Packages that have absorbed moisture may be de-moisturized by baking (heat drying). Follow the Cypress recommended conditions for baking. Condition: 125°C/24 h - Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the Power reset. - The DEBUG I/F pin has only a protective diode against VSS. Hence it is only permitted to input a negative clamping current (4mA). For protection against positive input voltages, use an external clamping diode which limits the input voltage to maximum 6.0V. - · Sample recommended circuits: \*5: The maximum permitted power dissipation depends on the ambient temperature, the air flow velocity and the thermal conductance of the package on the PCB. The actual power dissipation depends on the customer application and can be calculated as follows: $P_D = P_{IO} + P_{INT}$ $P_{IO} = \Sigma (V_{OL} \times I_{OL} + V_{OH} \times I_{OH})$ (I/O load power dissipation, sum is performed on all I/O ports) $P_{INT} = V_{CC} \times (I_{CC} + I_A)$ (internal power dissipation) $I_{CC}$ is the total core current consumption into $V_{CC}$ as described in the "DC characteristics" and depends on the selected operation mode and clock frequency and the usage of functions like Flash programming. I<sub>A</sub> is the analog current consumption into AV<sub>CC</sub>. - \*6: Worst case value for a package mounted on single layer PCB at specified TA without air flow. - \*7: Write/erase to a large sector in flash memory is warranted with $T_A \le + 105$ °C. #### **WARNING** Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. | Davamatav | Complete | Din name | Conditions | | Value | | Unit | Domonico | |--------------------------------|------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|-------|-----------------|------|----------| | Parameter | Symbol | Pin name | Conditions | Min | Тур | Max | Unit | Remarks | | "H" level | V <sub>OH4</sub> | 4mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OH} = -4mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OH} = -1.5mA$ | V <sub>CC</sub> - 0.5 | - | V <sub>CC</sub> | V | | | output<br>voltage | V <sub>OH3</sub> | 3mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OH} = -3mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OH} = -1.5mA$ | V <sub>CC</sub> - 0.5 | - | V <sub>CC</sub> | V | | | "L" level | V <sub>OL4</sub> | 4mA type | $4.5V \le V_{CC} \le 5.5V$ $I_{OL} = +4mA$ $2.7V \le V_{CC} < 4.5V$ $I_{OL} = +1.7mA$ | - | - | 0.4 | V | | | output<br>voltage | V <sub>OL3</sub> | 3mA type | $2.7V \le V_{CC} < 5.5V$<br>$I_{OL} = +3mA$ | - | - | 0.4 | V | | | | V <sub>OLD</sub> | DEBUG<br>I/F | $V_{CC} = 2.7V$<br>$I_{OL} = +25mA$ | 0 | - | 0.25 | V | | | Input leak<br>current | I <sub>IL</sub> | Pnn_m | $V_{SS} < V_I < V_{CC}$<br>$AV_{SS}$ , $AVRL < V_I < AV_{CC}$ ,<br>AVRH | - 1 | - | + 1 | μА | | | Pull-up<br>resistance<br>value | R <sub>PU</sub> | Pnn_m | V <sub>CC</sub> = 5.0V ±10% | 25 | 50 | 100 | kΩ | | | Input<br>capacitance | C <sub>IN</sub> | Other<br>than C,<br>Vcc,<br>Vss,<br>AVcc,<br>AVss,<br>AVRH,<br>AVRL | - | - | 5 | 15 | pF | | # 14.4 AC Characteristics # 14.4.1 Main Clock Input Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, VD=1.8V\pm0.15V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Downwater | Compleal | Din name | | Value | | l lmit | Domonko | |-------------------------|--------------------------------------|-----------|-----|-------|-----|--------|------------------------------------------------------------------------------| | Parameter | Symbol | Pin name | Min | Тур | Max | Unit | Remarks | | | | | 4 | - | 8 | MHz | When using a crystal oscillator, PLL off | | Input frequency | f <sub>C</sub> | X0,<br>X1 | - | - | 8 | MHz | When using an opposite phase external clock, PLL off | | | | XI | 4 | - | 8 | MHz | When using a crystal oscillator or opposite phase external clock, PLL on | | Input fraguency | f <sub>FCI</sub> | X0 | - | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL off | | Input frequency | | | 4 | - | 8 | MHz | When using a single phase external clock in "Fast Clock Input mode", PLL on | | Input clock cycle | t <sub>CYLH</sub> | - | 125 | - | - | ns | | | Input clock pulse width | P <sub>WH</sub> ,<br>P <sub>WL</sub> | - | 55 | - | - | ns | | ## 14.4.3 Built-in RC Oscillation Characteristics (V<sub>CC</sub> = AV<sub>CC</sub> = 2.7V to 5.5V, V<sub>SS</sub> = AV<sub>SS</sub> = 0V, $T_A$ = -40°C to + 125°C) | Parameter | Symbol | | Value | | | Remarks | |------------------------|---------------------|-----|-------|-----|------|------------------------------------------------------------------| | raiailletei | Syllibol | Min | Тур | Max | Unit | Kelliaiks | | Clock frequency | fac | 50 | 100 | 200 | kHz | When using slow frequency of RC oscillator | | Clock frequency | f <sub>RC</sub> | 1 | 2 | 4 | MHz | When using fast frequency of RC oscillator | | RC clock stabilization | + | 80 | 160 | 320 | μS | When using slow frequency of RC oscillator (16 RC clock cycles) | | time | t <sub>RCSTAB</sub> | 64 | 128 | 256 | μ\$ | When using fast frequency of RC oscillator (256 RC clock cycles) | # 14.4.4 Internal Clock Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Parameter | Symbol | Va | Unit | | | |-------------------------------------------------------------------------------------|-----------------------------------------|-----|------|-----|--| | Farameter | Symbol | Min | Max | | | | Internal System clock frequency (CLKS1 and CLKS2) | f <sub>CLKS1</sub> , f <sub>CLKS2</sub> | - | 54 | MHz | | | Internal CPU clock frequency (CLKB),<br>Internal peripheral clock frequency (CLKP1) | f <sub>CLKB</sub> , f <sub>CLKP1</sub> | - | 32 | MHz | | | Internal peripheral clock frequency (CLKP2) | $f_{CLKP2}$ | - | 32 | MHz | | ## 14.4.8 USART Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C}, C_L = 50pF)$ | Parameter | Symbol | Pin | Conditions | | / ≤ V <sub>CC</sub><br>5.5V | 2.7V ≤ V <sub>CC</sub> < 4.5V | | Unit | |--------------------------------------------------|--------------------|---------------|---------------------------|----------------------------------------|-----------------------------|-------------------------------------------|-----------------------------|------| | | _ | name | | Min | Max | Min | Max | | | Serial clock cycle time | t <sub>SCYC</sub> | SCKn | | 4t <sub>CLK</sub> | - | 4t <sub>CLKP1</sub> | - | ns | | $SCK \downarrow \to SOT$ delay time | t <sub>SLOVI</sub> | SCKn,<br>SOTn | | - 20 | + 20 | - 30 | + 30 | ns | | SOT → SCK ↑ delay time | t <sub>OVSHI</sub> | SCKn,<br>SOTn | Internal shift clock mode | N×t <sub>C</sub> LKP1 - 20 | - | N×t <sub>CLKP1</sub><br>- 30 <sup>*</sup> | - | ns | | SIN → SCK ↑ setup time | t <sub>IVSHI</sub> | SCKn,<br>SINn | | t <sub>CLKP</sub> 1 + 45 | - | t <sub>CLKP1</sub><br>+ 55 | - | ns | | $SCK \uparrow \rightarrow SIN \text{ hold time}$ | t <sub>SHIXI</sub> | SCKn,<br>SINn | | 0 | - | 0 | - | ns | | Serial clock "L" pulse width | t <sub>SLSH</sub> | SCKn | | t <sub>CLKP</sub> 1 + 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | Serial clock "H" pulse width | t <sub>SHSL</sub> | SCKn | | t <sub>CLKP</sub> 1 + 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | SCK ↓ →SOT delay time | t <sub>SLOVE</sub> | SCKn,<br>SOTn | External shift | - | 2t <sub>CLKP1</sub><br>+ 45 | - | 2t <sub>CLKP1</sub><br>+ 55 | ns | | SIN → SCK ↑ setup time | t <sub>IVSHE</sub> | SCKn,<br>SINn | clock mode | t <sub>CLKP</sub> <sub>1</sub> /2 + 10 | - | t <sub>CLKP1</sub> /2<br>+ 10 | - | ns | | $SCK \uparrow \rightarrow SIN$ hold time | t <sub>SHIXE</sub> | SCKn,<br>SINn | | t <sub>CLKP</sub> 1 + 10 | - | t <sub>CLKP1</sub><br>+ 10 | - | ns | | SCK fall time | t <sub>F</sub> | SCKn | | - | 20 | - | 20 | ns | | SCK rise time | t <sub>R</sub> | SCKn | | - | 20 | - | 20 | ns | #### Notes: - · AC characteristic in CLK synchronized mode. - $\bullet$ $C_{\text{\scriptsize L}}$ is the load capacity value of pins when testing. - Depending on the used machine clock frequency, the maximum possible baud rate can be limited by some parameters. These parameters are shown in "MB96600 series HARDWARE MANUAL". - $t_{\text{CLKP1}}$ indicates the peripheral clock 1 (CLKP1), Unit: ns - These characteristics only guarantee the same relocate port number. For example, the combination of SCKn and SOTn\_R is not guaranteed. - \*: Parameter N depends on t<sub>SCYC</sub> and can be calculated as follows: - If $t_{SCYC} = 2 \times k \times t_{CLKP1}$ , then N = k, where k is an integer > 2 - If $t_{SCYC} = (2 \times k + 1) \times t_{CLKP1}$ , then N = k + 1, where k is an integer > 1 # 14.4.9 External Input Timing (V<sub>CC</sub> = AV<sub>CC</sub> = 2.7V to 5.5V, V<sub>SS</sub> = AV<sub>SS</sub> = 0V, $T_A$ = -40°C to + 125°C) | Parameter | Symbol | Din nomo | Pin name Value | | | Remarks | | |--------------------|--------------------|--------------|--------------------------|-----|------|-----------------------------|--| | rarameter | Symbol | Fin name | Min | Max | Unit | Remarks | | | | | Pnn_m | | | | General Purpose I/O | | | | | ADTG | | | | A/D Converter trigger input | | | | | TINn | | | | Reload Timer | | | | | TTGn | 2t <sub>CLKP1</sub> +200 | | | PPG trigger input | | | | | FRCKn, | (t <sub>CLKP1</sub> +200 | _ | ns | Free-Running Timer input | | | Input pulse width | t <sub>INH</sub> , | FRCKn_R | 1/f <sub>CLKP1</sub> )* | | 113 | clock | | | input pulse wiatii | t <sub>INL</sub> | INn, INn_R | 1/ICLKPI) | | | Input Capture | | | | | AlNn, | | | | Quadrature | | | | | BINn, | | | | Position/Revolution | | | | | ZINn | | | | Counter | | | | | INTn, INTn_R | 200 | | no | External Interrupt | | | | | NMI | 200 | - | ns | Non-Maskable Interrupt | | <sup>\*:</sup> t<sub>CLKP1</sub> indicates the peripheral clock1 (CLKP1) cycle time except stop when in stop mode. # 14.4.10 f<sup>2</sup>C Timing $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}\text{C to } + 125^{\circ}\text{C})$ | Parameter | Symbol | Symbol Conditions | | Typical mode | | High-speed<br>mode* <sup>4</sup> | | |------------------------------------------------------------------------------------|--------------------|--------------------------------------|-----|---------------------------------|-----|----------------------------------|------| | | J | | Min | Max | Min | Max | Unit | | SCL clock frequency | f <sub>SCL</sub> | | 0 | 100 | 0 | 400 | kHz | | (Repeated) START condition hold time SDA $\downarrow \rightarrow$ SCL $\downarrow$ | t <sub>HDSTA</sub> | | 4.0 | - | 0.6 | - | μS | | SCL clock "L" width | t <sub>LOW</sub> | | 4.7 | - | 1.3 | - | μS | | SCL clock "H" width | t <sub>HIGH</sub> | | 4.0 | - | 0.6 | - | μS | | (Repeated) START condition setup time SCL↑→SDA↓ | t <sub>SUSTA</sub> | $C_L = 50pF,$ $R = (Vp/I_{OL})^{*1}$ | 4.7 | - | 0.6 | - | μS | | Data hold time $SCL \downarrow \rightarrow SDA \downarrow \uparrow$ | t <sub>HDDAT</sub> | $R = (Vp/I_{OL})^{*1}$ | 0 | 3.45* <sup>2</sup> | 0 | 0.9*3 | μЅ | | Data setup time $SDA \downarrow \uparrow \rightarrow SCL \uparrow$ | t <sub>SUDAT</sub> | | 250 | - | 100 | - | ns | | STOP condition setup time $SCL \uparrow \rightarrow SDA \uparrow$ | t <sub>susто</sub> | | 4.0 | - | 0.6 | - | μS | | Bus free time between "STOP condition" and "START condition" | t <sub>BUS</sub> | | 4.7 | - | 1.3 | - | μS | | Pulse width of spikes which will be suppressed by input noise filter | t <sub>SP</sub> | - | 0 | (1-1.5) × t <sub>CLKP1</sub> *5 | 0 | (1-1.5) × t <sub>CLKP1</sub> *5 | ns | - \*1: R and $C_L$ represent the pull-up resistance and load capacitance of the SCL and SDA lines, respectively. Vp indicates the power supply voltage of the pull-up resistance and $I_{OL}$ indicates $V_{OL}$ guaranteed current. - \*2: The maximum t<sub>HDDAT</sub> only has to be met if the device does not extend the "L" width (t<sub>LOW</sub>) of the SCL signal. - \*3: A high-speed mode I<sup>2</sup>C bus device can be used on a standard mode I<sup>2</sup>C bus system as long as the device satisfies the requirement of "t<sub>SUDAT</sub> ≥ 250ns". - \*4: For use at over 100 kHz, set the peripheral clock1 (CLKP1) to at least 6MHz. - \*5: t<sub>CLKP1</sub> indicates the peripheral clock1 (CLKP1) cycle time. ### 14.5.2 Accuracy and Setting of the A/D Converter Sampling Time If the external impedance is too high or the sampling time too short, the analog voltage charged to the internal sample and hold capacitor is insufficient, adversely affecting the A/D conversion precision. To satisfy the A/D conversion precision, a sufficient sampling time must be selected. The required sampling time (Tsamp) depends on the external driving impedance $R_{ext}$ , the board capacitance of the A/D converter input pin $C_{ext}$ and the AV<sub>CC</sub> voltage level. The following replacement model can be used for the calculation: Rext: External driving impedance Cext: Capacitance of PCB at A/D converter input C<sub>VIN</sub>: Analog input capacity (I/O, analog switch and ADC are contained) R<sub>VIN</sub>: Analog input impedance (I/O, analog switch and ADC are contained) The following approximation formula for the replacement model above can be used: $Tsamp = 7.62 \times (R_{ext} \times C_{ext} + (R_{ext} + R_{VIN}) \times C_{VIN})$ - Do not select a sampling time below the absolute minimum permitted value. (0.5μs for 4.5V ≤ AV<sub>CC</sub> ≤ 5.5V, 1.2μs for 2.7V ≤ AV<sub>CC</sub> < 4.5V)</li> - If the sampling time cannot be sufficient, connect a capacitor of about 0.1µF to the analog input pin. - A big external driving impedance also adversely affects the A/D conversion precision due to the pin input leakage current IIL (static current before the sampling switch) or the analog input leakage current IAIN (total leakage current of pin input and comparator during sampling). The effect of the pin input leakage current IIL cannot be compensated by an external capacitor. - The accuracy gets worse as |AVRH AVRL| becomes smaller. # 14.6 Low Voltage Detection Function Characteristics | 1 | (Vcc = | AVcc = | 2 7V to | 5.5V | Vee = | $AV_{SS} =$ | ΟV | $T_{\Lambda} = -$ | . 40°C | to + | 125° | C) | |-----|-----------------|----------------------|---------|---------|--------|-------------|-----|-------------------|--------|------|------|--------| | - 4 | \ <b>V</b> CC — | , , , , <sub>C</sub> | 2.7 V L | , o.o , | v 33 — | / LV 33 - | υv, | · A — | | , ,, | 120 | $\sim$ | | Parameter | Cumbal | Conditions | | Unit | | | |------------------------------------|----------------------|-------------------------------|---------|------|---------|------| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | $V_{DL0}$ | CILCR:LVL = 0000 <sub>B</sub> | 2.70 | 2.90 | 3.10 | V | | | $V_{DL1}$ | CILCR:LVL = 0001 <sub>B</sub> | 2.79 | 3.00 | 3.21 | V | | | $V_{DL2}$ | CILCR:LVL = 0010 <sub>B</sub> | 2.98 | 3.20 | 3.42 | V | | Detected voltage*1 | $V_{DL3}$ | CILCR:LVL = 0011 <sub>B</sub> | 3.26 | 3.50 | 3.74 | V | | - | $V_{DL4}$ | CILCR:LVL = 0100 <sub>B</sub> | 3.45 | 3.70 | 3.95 | V | | | V <sub>DL5</sub> | CILCR:LVL = 0111 <sub>B</sub> | 3.73 | 4.00 | 4.27 | V | | | $V_{DL6}$ | CILCR:LVL = 1001 <sub>B</sub> | 3.91 | 4.20 | 4.49 | V | | Power supply voltage change rate 2 | dV/dt | - | - 0.004 | - | + 0.004 | V/μs | | The standard winds | | CILCR:LVHYS=0 | - | - | 50 | mV | | Hysteresis width | V <sub>HYS</sub> | CILCR:LVHYS=1 | 80 | 100 | 120 | mV | | Stabilization time | T <sub>LVDSTAB</sub> | - | - | - | 75 | μЅ | | Detection delay time | t <sub>d</sub> | - | - | - | 30 | μS | <sup>\*1:</sup> If the power supply voltage fluctuates within the time less than the detection delay time (t<sub>d</sub>), there is a possibility that the low voltage detection will occur or stop after the power supply voltage passes the detection range. <sup>\*2:</sup> In order to perform the low voltage detection at the detection voltage (V<sub>DLX</sub>), be sure to suppress fluctuation of the power supply voltage within the limits of the change ration of power supply voltage. ## 14.7 Flash Memory Write/Erase Characteristics $(V_{CC} = AV_{CC} = 2.7V \text{ to } 5.5V, V_{SS} = AV_{SS} = 0V, T_A = -40^{\circ}C \text{ to } + 125^{\circ}C)$ | Parameter | | Conditions | Value | | | Unit | Remarks | | |---------------------|-----------------|--------------------------|-------|-------|-------|-------|----------------------------------------------|--| | ı aran | iletei | Conditions | Min | Тур | Max | Offic | Remarks | | | | Large Sector | T <sub>A</sub> ≤ + 105°C | - | 1.6 | 7.5 | s | | | | Sector erase time | Small Sector | - | - | 0.4 | 2.1 | s | Includes write time prior to internal erase. | | | | Security Sector | - | - | 0.31 | 1.65 | s | | | | Word (16-bit) write | Large Sector | T <sub>A</sub> ≤ + 105°C | - | 25 | 400 | μS | Not including system-level overhead | | | time | Small Sector | - | - | 25 | 400 | μS | time. | | | Chip erase time | | T <sub>A</sub> ≤ + 105°C | - | 11.51 | 55.05 | s | Includes write time prior to internal erase. | | #### Note: While the Flash memory is written or erased, shutdown of the external power ( $V_{CC}$ ) is prohibited. In the application system where the external power ( $V_{CC}$ ) might be shut down while writing or erasing, be sure to turn the power off by using a low voltage detection function. To put it concrete, change the external power in the range of change ration of power supply voltage (-0.004V/ $\mu$ s to +0.004V/ $\mu$ s) after the external power falls below the detection voltage ( $V_{DLX}$ )<sup>\*1</sup>. Write/Erase cycles and data hold time | Write/Erase cycles<br>(cycle) | Data hold time<br>(year) | |-------------------------------|--------------------------| | 1,000 | 20 *2 | | 10,000 | 10 *2 | | 100,000 | 5 *2 | <sup>\*1:</sup> See "14.6 Low Voltage Detection Function Characteristics". Document Number: 002-04713 Rev.\*A <sup>\*2:</sup> This value comes from the technology qualification (using Arrhenius equation to translate high temperature measurements into normalized value at + 85°C). # 16. Ordering Information # MCU with CAN controller | Part number | Flash memory | Package* | | | |--------------------|--------------|----------------------|--|--| | MB96F643RBPMC-GSE1 | Flash A | 100-pin plastic LQFP | | | | MB96F643RBPMC-GSE2 | (96.5KB) | (FPT-100P-M20) | | | | MB96F645RBPMC-GSE1 | Flash A | 100-pin plastic LQFP | | | | MB96F645RBPMC-GSE2 | (160.5KB) | (FPT-100P-M20) | | | | MB96F646RBPMC-GSE1 | Flash A | 100-pin plastic LQFP | | | | MB96F646RBPMC-GSE2 | (288.5KB) | (FPT-100P-M20) | | | | MB96F647RBPMC-GSE1 | Flash A | 100-pin plastic LQFP | | | | MB96F647RBPMC-GSE2 | (416.5KB) | (FPT-100P-M20) | | | <sup>\*:</sup> For details about package, see "Package Dimension". # MCU without CAN controller | Part number | Flash memory | Package* | |--------------------|--------------|----------------------| | MB96F643ABPMC-GSE1 | Flash A | 100-pin plastic LQFP | | MB96F643ABPMC-GSE2 | (96.5KB) | (FPT-100P-M20) | | MB96F645ABPMC-GSE1 | Flash A | 100-pin plastic LQFP | | MB96F645ABPMC-GSE2 | (160.5KB) | (FPT-100P-M20) | <sup>\*:</sup> For details about package, see "Package Dimension".