

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| 2000                       |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Product Status             | Active                                                                      |
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | - ·                                                                         |
| Peripherals                | POR, WDT                                                                    |
| Number of I/O              | 5                                                                           |
| Program Memory Size        | 1.75KB (1K x 14)                                                            |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                |                                                                             |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                   |
| Data Converters            | A/D 4x8b                                                                    |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 8-SOIC (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 8-SOIJ                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12c671t-04i-sm |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Address              | Name            | Bit 7              | Bit 6              | Bit 5        | Bit 4         | Bit 3          | Bit 2           | Bit 1        | Bit 0       | Value on<br>Power-on<br>Reset | Value on<br>all other<br>Resets <sup>(3)</sup> |
|----------------------|-----------------|--------------------|--------------------|--------------|---------------|----------------|-----------------|--------------|-------------|-------------------------------|------------------------------------------------|
| Bank 1               |                 |                    |                    |              |               |                | •               | •            |             |                               |                                                |
| 80h <sup>(1)</sup>   | INDF            | Addressing         | this location      | uses conter  | nts of FSR to | address dat    | a memory (n     | ot a physica | l register) | 0000 0000                     | 0000 0000                                      |
| 81h                  | OPTION          | GPPU               | INTEDG             | TOCS         | TOSE          | 1111 1111      | 1111 1111       |              |             |                               |                                                |
| 82h <sup>(1)</sup>   | PCL             | Program Co         | ounter's (PC)      | Least Signi  | ficant Byte   | 0000 0000      | 0000 0000       |              |             |                               |                                                |
| 83h <sup>(1)</sup>   | STATUS          | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0          | TO            | PD             | Z               | DC           | С           | 0001 1xxx                     | 000q quuu                                      |
| 84h <sup>(1)</sup>   | FSR             | Indirect data      | a memory ac        | dress pointe | ər            |                |                 |              |             | xxxx xxxx                     | uuuu uuuu                                      |
| 85h                  | TRIS            | _                  | _                  | GPIO Data    | Direction Re  | gister         |                 |              |             | 11 1111                       | 11 1111                                        |
| 86h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | —                                              |
| 87h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | —                                              |
| 88h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | _                                              |
| 89h                  | — Unimplemented |                    |                    |              |               |                |                 |              |             | _                             | —                                              |
| 8Ah <sup>(1,2)</sup> | PCLATH          | _                  | —                  | _            | Write Buffe   | r for the uppe | er 5 bits of th | e PC         |             | 0 0000                        | 0 0000                                         |
| 8Bh <sup>(1)</sup>   | INTCON          | GIE                | PEIE               | TOIE         | INTE          | GPIE           | TOIF            | INTF         | GPIF        | 0000 000x                     | 0000 000u                                      |
| 8Ch                  | PIE1            | _                  | ADIE               | _            | _             | —              | —               | —            | _           | -0                            | -0                                             |
| 8Dh                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | —                                              |
| 8Eh                  | PCON            | _                  | _                  | _            | _             | —              | _               | POR          | _           | 0 -                           | u-                                             |
| 8Fh                  | OSCCAL          | CAL3               | CAL2               | CAL1         | CAL0          | CALFST         | CALSLW          | _            | _           | 0111 00                       | uuuu uu                                        |
| 90h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | -                             | _                                              |
| 91h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | —                                              |
| 92h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | —                                              |
| 93h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | _                                              |
| 94h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | —                                              |
| 95h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | _                                              |
| 96h                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | -                             | _                                              |
| 97h                  | —               | Unimpleme          | nted               |              |               |                |                 |              |             | -                             | —                                              |
| 98h                  | _               | Unimplemented      |                    |              |               |                |                 |              |             | -                             | _                                              |
| 99h                  | —               | Unimplemented      |                    |              |               |                |                 |              |             | -                             | —                                              |
| 9Ah                  | —               | – Unimplemented    |                    |              |               |                |                 |              |             | _                             | _                                              |
| 9Bh                  | _               | Unimplemented      |                    |              |               |                |                 |              |             | -                             | _                                              |
| 9Ch                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | _                                              |
| 9Dh                  | —               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | _                                              |
| 9Eh                  | _               | Unimpleme          | nted               |              |               |                |                 |              |             | _                             | _                                              |
| 9Fh                  | ADCON1          | _                  | _                  | _            | _             | —              | PCFG2           | PCFG1        | PCFG0       | 000                           | 000                                            |

#### TABLE 4-1: PIC12C67X SPECIAL FUNCTION REGISTER SUMMARY (CONT.)

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'.

Shaded locations are unimplemented, read as '0'.

Note 1: These registers can be addressed from either bank.

2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter.

3: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset.

4: The IRP and RP1 bits are reserved on the PIC12C67X; always maintain these bits clear.

5: The SCL (GP7) and SDA (GP6) bits are unimplemented on the PIC12C671/672 and read as '0'.



FIGURE 5-2: BLOCK DIAGRAM OF GP2/T0CKI/AN2/INT PIN



#### FIGURE 5-5: BLOCK DIAGRAM OF GP5/OSC1/CLKIN PIN

NOTES:

NOTES:

#### 8.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

The Analog-To-Digital (A/D) converter module has four analog inputs.

The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number (refer to Application Note AN546 for use of A/D Converter). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the GP1/AN1/VREF pin. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode.

The A/D module has three registers. These registers are:

- A/D Result Register (ADRES)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)

The ADCON0 Register, shown in Figure 8-1, controls the operation of the A/D module. The ADCON1 Register, shown in Figure 8-2, configures the functions of the port pins. The port pins can be configured as analog inputs (GP1 can also be a voltage reference) or as digital I/O.

- Note 1: If the port pins are configured as analog inputs (reset condition), reading the port (MOVF GPIO,W) results in reading '0's.
  - 2: Changing ADCON1 Register can cause the GPIF and INTF flags to be set in the INTCON Register. These interrupts should be disabled prior to modifying ADCON1.

#### R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 ADCS1 ADCS0 CHS1 CHS0 GO/DONE ADON R = Readable bit reserved reserved W = Writable bit bit0 bit7 U = Unimplemented bit, read as '0' n = Value at POR reset bit 7-6: ADCS<1:0>: A/D Conversion Clock Select bits 00 = Fosc/201 = Fosc/810 = Fosc/3211 = FRC (clock derived from an RC oscillation) Reserved bit 5: bit 4-3: CHS<1:0>: Analog Channel Select bits 00 = channel 0, (GP0/AN0) 01 = channel 1, (GP1/AN1) 10 = channel 2, (GP2/AN2) 11 = channel 3, (GP4/AN3) GO/DONE: A/D Conversion Status bit bit 2: If ADON = 11 = A/D conversion in progress (setting this bit starts the A/D conversion) 0 = A/D conversion not in progress (this bit is automatically cleared by hardware when the A/D conversion is complete) bit 1: Reserved bit 0: ADON: A/D on bit 1 = A/D converter module is operating 0 = A/D converter module is shut off and consumes no operating current

#### REGISTER 8-1: ADCON0 REGISTER (ADDRESS 1Fh)

#### 8.4 <u>A/D Conversions</u>

;

;

;

Example 8-2 shows how to perform an A/D conversion. The GPIO pins are configured as analog inputs. The analog reference (VREF) is the device VDD. The A/D interrupt is enabled and the A/D conversion clock is FRC. The conversion is performed on the GP0 channel.

| Note: | The GO/DONE bit should NOT be set in        |
|-------|---------------------------------------------|
|       | the same instruction that turns on the A/D. |

Clearing the GO/DONE bit during a conversion will abort the current conversion. The ADRES register will NOT be updated with the partially completed A/D conversion sample. That is, the ADRES register will continue to contain the value of the last completed conversion (or the last value written to the ADRES register). After the A/D conversion is aborted, a 2TAD wait is required before the next acquisition is started. After this 2TAD wait, an acquisition is automatically started on the selected channel.

#### EXAMPLE 8-2: DOING AN A/D CONVERSION

| BSF         | STATUS,   | RP0          | ;  | Select Page 1                                       |
|-------------|-----------|--------------|----|-----------------------------------------------------|
| CLRF        | ADCON1    |              | ;  | Configure A/D inputs                                |
| BSF         | PIE1,     | ADIE         | ;  | Enable A/D interrupts                               |
| BCF         | STATUS,   | RP0          | ;  | Select Page 0                                       |
| MOVLW       | 0xC1      |              | ;  | RC Clock, A/D is on, Channel 0 is selected          |
| MOVWF       | ADCON0    |              | ;  |                                                     |
| BCF         | PIR1,     | ADIF         | ;  | Clear A/D interrupt flag bit                        |
| BSF         | INTCON,   | PEIE         | ;  | Enable peripheral interrupts                        |
| BSF         | INTCON,   | GIE          | ;  | Enable all interrupts                               |
|             |           |              |    |                                                     |
| Ensure that | at the re | equired samp | li | ng time for the selected input channel has elapsed. |

Then the conversion may be started.

| BSF | ADCON0, GO | ; Start A/D Conversion                             |
|-----|------------|----------------------------------------------------|
| :   |            | ; The ADIF bit will be set and the GO/DONE bit     |
| :   |            | ; is cleared upon completion of the A/D Conversion |

#### 9.7 Watchdog Timer (WDT)

The Watchdog Timer is a free running, on-chip RC oscillator, which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The WDT can be permanently disabled by clearing configuration bit WDTE (Section 9.1).

#### 9.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized. The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out early and generating a premature device RESET condition.

The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

9.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken into account that under worst case conditions (VDD = Min., Temperature = Max., and max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

Note: When the prescaler is assigned to the WDT, always execute a CLRWDT instruction before changing the prescale value, otherwise a WDT reset may occur.

See Example 7-1 and Example 7-2 for changing prescaler between WDT and Timer0.



#### FIGURE 9-15: WATCHDOG TIMER BLOCK DIAGRAM

#### TABLE 9-8: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address | Name                        | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|-----------------------------|-------|--------|-------|-------|-------|-------|-------|-------|
| 2007h   | Config. bits <sup>(1)</sup> | MCLRE | CP1    | CP0   | PWRTE | WDTE  | FOSC2 | FOSC1 | FOSC0 |
| 81h     | OPTION                      | GPPU  | INTEDG | TOCS  | TOSE  | PSA   | PS2   | PS1   | PS0   |

Legend: Shaded cells are not used by the Watchdog Timer.

Note 1: See Register 9-1 for operation of these bits. Not all CP0 and CP1 bits are shown.

#### 10.1 <u>Special Function Registers as</u> <u>Source/Destination</u>

The PIC12C67X's orthogonal instruction set allows read and write of all file registers, including special function registers. There are some special situations the user should be aware of:

#### 10.1.1 STATUS AS DESTINATION

If an instruction writes to STATUS, the Z, C and DC bits may be set or cleared as a result of the instruction and overwrite the original data bits written. For example, executing CLRF STATUS will clear register STATUS, and then set the Z bit leaving 0000 0100b in the register.

#### 10.1.2 TRIS AS DESTINATION

Bit 3 of the TRIS register always reads as a '1' since GP3 is an input only pin. This fact can affect some read-modify-write operations on the TRIS register.

#### 10.1.3 PCL AS SOURCE OR DESTINATION

Read, write or read-modify-write on PCL may have the following results:

| Read PC:           | $PCL \to dest$                                                                               |
|--------------------|----------------------------------------------------------------------------------------------|
| Write PCL:         | PCLATH $\rightarrow$ PCH;<br>8-bit destination value $\rightarrow$ PCL                       |
| Read-Modify-Write: | PCL $\rightarrow$ ALU operand<br>PCLATH $\rightarrow$ PCH;<br>8-bit result $\rightarrow$ PCL |

Where PCH = program counter high byte (not an addressable register), PCLATH = Program counter high holding latch, dest = destination, WREG or f.

#### 10.1.4 BIT MANIPULATION

All bit manipulation instructions are done by first reading the entire register, operating on the selected bit and writing the result back (read-modify-write). The user should keep this in mind when operating on special function registers, such as ports.

# **PIC12C67X**

| GOTO                              | Unconditional Branch                                                                                                                                                                                  | INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                           | [ <i>label</i> ] GOTO k                                                                                                                                                                               | Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                                       |
| Operands:                         | $0 \le k \le 2047$                                                                                                                                                                                    | Operands:        | $0 \le f \le 127$                                                                                                                                                                                                                                                                                                                        |
| Operation:                        | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                                       | Operation:       | $d \in [0,1]$<br>(f) + 1 $\rightarrow$ (dest), skip if result = 0                                                                                                                                                                                                                                                                        |
| Status Affected:                  | None                                                                                                                                                                                                  | Status Affected: | None                                                                                                                                                                                                                                                                                                                                     |
| Encoding:                         | 10 1kkk kkkk kkkk                                                                                                                                                                                     | Encoding:        | 00 1111 dfff ffff                                                                                                                                                                                                                                                                                                                        |
| Description:<br>Words:<br>Cycles: | GOTO is an unconditional branch.<br>The eleven bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a two<br>cycle instruction.<br>1 | Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in reg-<br>ister 'f'.<br>If the result is 0, the next instruc-<br>tion, which is already fetched, is<br>discarded. A NOP is executed<br>instead making it a two cycle<br>instruction. |
| Example                           | GOTO THERE                                                                                                                                                                                            | Words:           | 1                                                                                                                                                                                                                                                                                                                                        |
|                                   | After Instruction<br>PC = Address THERE                                                                                                                                                               | Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                                     |
|                                   |                                                                                                                                                                                                       | Example          | HERE INCFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE<br>•                                                                                                                                                                                                                                                                                         |
|                                   |                                                                                                                                                                                                       |                  | Before Instruction<br>PC = address HERE<br>After Instruction<br>CNT = CNT + 1                                                                                                                                                                                                                                                            |

| INCF             | Increment f                                                                                                                                                              |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] INCF f,d                                                                                                                                                         |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                          |  |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (dest)                                                                                                                                             |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                        |  |  |  |  |  |  |
| Encoding:        | 00 1010 dfff ffff                                                                                                                                                        |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in reg-<br>ister 'f'. |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                        |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                        |  |  |  |  |  |  |
| Example          | INCF CNT, 1                                                                                                                                                              |  |  |  |  |  |  |
|                  | Before Instruction<br>CNT = 0xFF<br>Z = 0<br>After Instruction                                                                                                           |  |  |  |  |  |  |
|                  | $\begin{array}{rcl} CNT &=& 0x00 \\ Z &=& 1 \end{array}$                                                                                                                 |  |  |  |  |  |  |

| IORLW            | Inclusive OR Literal with W                                                                                                 |  |  |  |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                                    |  |  |  |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                         |  |  |  |  |  |  |  |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                                |  |  |  |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                           |  |  |  |  |  |  |  |  |  |
| Encoding:        | 11 1000 kkkk kkkk                                                                                                           |  |  |  |  |  |  |  |  |  |
| Description:     | The contents of the W register are<br>OR'ed with the eight bit literal 'k'.<br>The result is placed in the W reg-<br>ister. |  |  |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                           |  |  |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                           |  |  |  |  |  |  |  |  |  |
| Example          | IORLW 0x35                                                                                                                  |  |  |  |  |  |  |  |  |  |
|                  | Before Instruction<br>W = 0x9A<br>After Instruction<br>W = 0xBF<br>Z = 1                                                    |  |  |  |  |  |  |  |  |  |

if CNT=

PC =

if CNT≠

=

PC

0,

0,

address CONTINUE

address HERE +1

and test the sample code. In addition, PICDEM-17 supports down-loading of programs to and executing out of external FLASH memory on board. The PICDEM-17 is also usable with the MPLAB-ICE or PICMASTER emulator, and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

#### 11.17 <u>SEEVAL Evaluation and Programming</u> <u>System</u>

The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials<sup>™</sup> and secure serials. The Total Endurance<sup>™</sup> Disk is included to aid in tradeoff analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system.

#### 11.18 <u>KEELOQ Evaluation and</u> <u>Programming Tools</u>

KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters.

#### 12.1 DC Characteristics: PIC12C671/672 (Commercial, Industrial, Extended) PIC12CE673/674 (Commercial, Industrial, Extended)

| DC CH                 |                                                                            | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C &\leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ -40^{\circ}C &\leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ -40^{\circ}C &\leq TA \leq +125^{\circ}C \mbox{ (extended)} \end{array}$ |        |                    |              |          |                                                                                                                     |  |
|-----------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|--------------|----------|---------------------------------------------------------------------------------------------------------------------|--|
| Parm<br>No.           | Characteristic                                                             | Sym                                                                                                                                                                                                                                                                                                                           | Min    | Typ <sup>(1)</sup> | Max          | Units    | Conditions                                                                                                          |  |
| D001                  | Supply Voltage                                                             | Vdd                                                                                                                                                                                                                                                                                                                           | 3.0    |                    | 5.5          | V        |                                                                                                                     |  |
| D002                  | RAM Data Retention<br>Voltage <sup>(2)</sup>                               | Vdr                                                                                                                                                                                                                                                                                                                           |        | 1.5*               |              | V        | Device in SLEEP mode                                                                                                |  |
| D003                  | VDD Start Voltage to ensure<br>Power-on Reset                              | VPOR                                                                                                                                                                                                                                                                                                                          |        | Vss                |              | V        | See section on Power-on Reset for details                                                                           |  |
| D004                  | VDD Rise Rate to ensure<br>Power-on Reset                                  | SVDD                                                                                                                                                                                                                                                                                                                          | 0.05*  |                    |              | V/ms     | See section on Power-on Reset for details                                                                           |  |
| D010                  | Supply Current <sup>(3)</sup>                                              | Idd                                                                                                                                                                                                                                                                                                                           | _      | 1.2                | 2.5          | mA       | Fosc = 4MHz, VDD = 3.0V<br>XT and EXTRC mode (Note 4)                                                               |  |
| D010C                 |                                                                            |                                                                                                                                                                                                                                                                                                                               | -      | 1.2                | 2.5          | mA       | Fosc = 4MHz, VDD = 3.0V<br>INTRC mode (Note 6)                                                                      |  |
|                       |                                                                            |                                                                                                                                                                                                                                                                                                                               | —      | 2.2                | 8            | mA       | Fosc = 10MHz, VDD = 5.5V<br>HS mode                                                                                 |  |
| D010A                 |                                                                            |                                                                                                                                                                                                                                                                                                                               | —      | 19                 | 29           | μA       | Fosc = 32kHz, VDD = 3.0V, WDT disabled<br>LP mode, Commercial Temperature                                           |  |
|                       |                                                                            |                                                                                                                                                                                                                                                                                                                               | _      | 19<br>32           | 37<br>60     | μΑ<br>μΑ | Fosc = 32kHz, VDD = 3.0V, WDT disabled<br>LP mode, Industrial Temperature<br>Fosc = 32kHz, VDD = 3.0V, WDT disabled |  |
|                       |                                                                            |                                                                                                                                                                                                                                                                                                                               |        |                    |              | •        | LP mode, Extended Temperature                                                                                       |  |
| D020<br>D021<br>D021B | Power-down Current <sup>(5)</sup>                                          | IPD                                                                                                                                                                                                                                                                                                                           | _<br>_ | 0.25<br>0.25<br>2  | 6<br>7<br>14 | μΑ<br>μΑ | VDD = 3.0V, Commercial, WDT disabled<br>VDD = 3.0V, Industrial, WDT disabled<br>VDD = 3.0V, Extended, WDT disabled  |  |
| DUZID                 |                                                                            |                                                                                                                                                                                                                                                                                                                               |        | 2<br>0.5           | 8            | μΑ<br>μΑ | VDD = 5.5V, Extended, WDT disabled $VDD = 5.5V$ , Commercial, WDT disabled                                          |  |
|                       |                                                                            |                                                                                                                                                                                                                                                                                                                               | —      | 0.8                | 9            | μA       | $V_{DD} = 5.5V$ , Industrial, WDT disabled                                                                          |  |
|                       |                                                                            |                                                                                                                                                                                                                                                                                                                               | —      | 3                  | 16           | μA       | VDD = 5.5V, Extended, WDT disabled                                                                                  |  |
| D022                  | Watchdog Timer Current                                                     | $\Delta$ IWDT                                                                                                                                                                                                                                                                                                                 |        | 2.2                | 5            | μA       | VDD = 3.0V, Commercial                                                                                              |  |
|                       |                                                                            |                                                                                                                                                                                                                                                                                                                               | _      | 2.2<br>4           | 6<br>11      | μΑ<br>μΑ | VDD = 3.0V, Industrial<br>VDD = 3.0V, Extended                                                                      |  |
| D028                  | Supply Current <sup>(3)</sup><br>During read/write to<br>EEPROM peripheral | ΔIEE                                                                                                                                                                                                                                                                                                                          | —      | 0.1                | 0.2          | mA       | Fosc = 4MHz, VDD = 5.5V, SCL = 400kHz<br>For PIC12CE673/674 only                                                    |  |

These parameters are characterized but not tested.

Note 1: Data in Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption.

 a) The test conditions for all IDD measurements in active operation mode are:
OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to VSS, T0CKI = VDD, MCLR = VDD; WDT disabled.

b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.

4: For EXTRC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula:

Ir = VDD/2REXT (mA) with REXT in kOhm.

5: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.

**6:** INTRC calibration value is for 4MHz nominal at 5V,  $25^{\circ}$ C.

| DC CH4      |                                                                                       | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C &\leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \end{array}$ |   |  |                         |            |                                      |  |
|-------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|-------------------------|------------|--------------------------------------|--|
| Parm<br>No. | Characteristic                                                                        | Sym     Min     Typ <sup>(1)</sup> Max     Units     Conditions                                                                                                                                                                                                                                                             |   |  |                         |            |                                      |  |
|             | LP Oscillator Operating<br>Frequency<br>INTRC/EXTRC Oscillator<br>Operating Frequency | Fosc                                                                                                                                                                                                                                                                                                                        | 0 |  | 200<br>4 <sup>(6)</sup> | kHz<br>MHz | All temperatures<br>All temperatures |  |
|             | XT Oscillator Operating<br>Frequency                                                  |                                                                                                                                                                                                                                                                                                                             | 0 |  | 4                       | MHz        | All temperatures                     |  |
|             | HS Oscillator Operating<br>Frequency                                                  |                                                                                                                                                                                                                                                                                                                             | 0 |  | 10                      | MHz        | All temperatures                     |  |

I hese parameters are characterized but not tested.

Note 1: Data in Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.

a) The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, T0CKI = VDD,

 $\overline{MCLR} = VDD; WDT$  disabled.

b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.

4: For EXTRC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula:

Ir = VDD/2REXT (mA) with REXT in kOhm.

5: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.

6: INTRC calibration value is for 4MHz nominal at 5V, 25°C.

|        | Standard Operating Conditions (unless otherwise specified) |               |                                                                         |      |     |       |                                                                     |  |  |  |  |
|--------|------------------------------------------------------------|---------------|-------------------------------------------------------------------------|------|-----|-------|---------------------------------------------------------------------|--|--|--|--|
|        |                                                            | Operating     | Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ (commercial) |      |     |       |                                                                     |  |  |  |  |
| DC CHA | RACTERISTICS                                               |               | $-40^{\circ}C \le TA \le +85^{\circ}C$ (industrial)                     |      |     |       |                                                                     |  |  |  |  |
|        |                                                            | Operating     | Operating voltage VDD range as described in DC spec Section 12.1 and    |      |     |       |                                                                     |  |  |  |  |
|        |                                                            | Section 12.2. |                                                                         |      |     |       |                                                                     |  |  |  |  |
| Param  | Characteristic                                             | Sym           | Min                                                                     | Typ† | Max | Units | Conditions                                                          |  |  |  |  |
| No.    |                                                            |               |                                                                         |      |     |       |                                                                     |  |  |  |  |
|        | Output High Voltage                                        |               |                                                                         |      |     |       |                                                                     |  |  |  |  |
| D090   | I/O ports (Note 3)                                         | Vон           | Vdd - 0.7                                                               | —    | —   | V     | IOH = -3.0 mA, VDD = 4.5V,<br>-40°C to +85°C                        |  |  |  |  |
| D090A  |                                                            |               | Vdd - 0.7                                                               | -    | —   | V     | IOH = -2.5 mA, VDD = 4.5V,<br>-40°C to +125°C                       |  |  |  |  |
| D092   | OSC2/CLKOUT                                                |               | VDD - 0.7                                                               | —    | _   | V     | IOH = TBD, VDD = 4.5V,<br>-40°С to +85°С                            |  |  |  |  |
| D092A  |                                                            |               | VDD - 0.7                                                               | —    | _   | V     | IOH = TBD, VDD = 4.5V,<br>-40°С to +125°С                           |  |  |  |  |
|        | Capacitive Loading Specs on                                |               |                                                                         |      |     |       |                                                                     |  |  |  |  |
|        | Output Pins                                                |               |                                                                         |      |     |       |                                                                     |  |  |  |  |
| D100   | OSC2 pin                                                   | Cosc2         | _                                                                       |      | 15  | pF    | In XT and LP modes when<br>external clock is used to drive<br>OSC1. |  |  |  |  |
| D101   | All I/O pins                                               | Cio           | _                                                                       | _    | 50  | pF    |                                                                     |  |  |  |  |

tested.

Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12C67X be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as coming out of the pin.

4: Does not include GP3. For GP3 see parameters D061 and D061A.

5: This spec. applies to GP3/MCLR configured as external MCLR and GP3/MCLR configured as input with internal pull-up enabled.

6: This spec. applies when GP3/MCLR is configured as an input with pull-up disabled. The leakage current of the MCLR circuit is higher than the standard I/O logic.

# TABLE 12-2:CALIBRATED INTERNAL RC FREQUENCIES -PIC12C671, PIC12C672, PIC12CE673,<br/>PIC12CE674, PIC12LC671,<br/>PIC12LC672, PIC12LCE673,<br/>PIC12LCE674

| AC Chara                         | cteristics                       | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)}, \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)}, \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 10.1} \\ \end{array} $ |      |                    |      |            |            |  |  |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|------------|------------|--|--|
| Parameter<br>No. Sym             |                                  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                       | Min* | Typ <sup>(1)</sup> | Max* | Units      | Conditions |  |  |
|                                  | Internal Calibrated RC Frequency |                                                                                                                                                                                                                                                                                                                                                                                                      | 3.65 | 4.00               | 4.28 | MHz        | VDD = 5.0V |  |  |
| Internal Calibrated RC Frequency |                                  | 3.55                                                                                                                                                                                                                                                                                                                                                                                                 | 4.00 | 4.31               | MHz  | VDD = 2.5V |            |  |  |

These parameters are characterized but not tested.

\*

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.





TABLE 12-4: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER

| Parameter<br>No. | Sym   | Characteristic                                            | Min | Тур†     | Мах | Units | Conditions                                         |
|------------------|-------|-----------------------------------------------------------|-----|----------|-----|-------|----------------------------------------------------|
| 30               | TmcL  | MCLR Pulse Width (low)                                    | 2   | —        |     | μS    | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ |
| 31*              | Twdt  | Watchdog Timer Time-out Period<br>(No Prescaler)          | 7   | 18       | 33  | ms    | VDD = 5V, -40°C to +125°C                          |
| 32               | Tost  | Oscillation Start-up Timer Period                         | _   | 1024Tosc | _   | —     | Tosc = OSC1 period                                 |
| 33*              | Tpwrt | Power up Timer Period                                     | 28  | 72       | 132 | ms    | $VDD = 5V, -40^{\circ}C \text{ to } +125^{\circ}C$ |
| 34               | TIOZ  | I/O Hi-impedance from MCLR<br>Low or Watchdog Timer Reset |     | _        | 2.1 | μS    |                                                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### 8-Lead Plastic Small Outline (SM) – Medium, 208 mil (SOIC)

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







|                          | Units |      |      |      | MILLIMETERS |      |      |  |
|--------------------------|-------|------|------|------|-------------|------|------|--|
| Dimensio                 | MIN   | NOM  | MAX  | MIN  | NOM         | MAX  |      |  |
| Number of Pins           | n     |      | 8    |      |             | 8    |      |  |
| Pitch                    | р     |      | .050 |      |             | 1.27 |      |  |
| Overall Height           | А     | .070 | .075 | .080 | 1.78        | 1.97 | 2.03 |  |
| Molded Package Thickness | A2    | .069 | .074 | .078 | 1.75        | 1.88 | 1.98 |  |
| Standoff                 | A1    | .002 | .005 | .010 | 0.05        | 0.13 | 0.25 |  |
| Overall Width            | Е     | .300 | .313 | .325 | 7.62        | 7.95 | 8.26 |  |
| Molded Package Width     | E1    | .201 | .208 | .212 | 5.11        | 5.28 | 5.38 |  |
| Overall Length           | D     | .202 | .205 | .210 | 5.13        | 5.21 | 5.33 |  |
| Foot Length              | L     | .020 | .025 | .030 | 0.51        | 0.64 | 0.76 |  |
| Foot Angle               | ¢     | 0    | 4    | 8    | 0           | 4    | 8    |  |
| Lead Thickness           | С     | .008 | .009 | .010 | 0.20        | 0.23 | 0.25 |  |
| Lead Width               | В     | .014 | .017 | .020 | 0.36        | 0.43 | 0.51 |  |
| Mold Draft Angle Top     | α     | 0    | 12   | 15   | 0           | 12   | 15   |  |
| Mold Draft Angle Bottom  | β     | 0    | 12   | 15   | 0           | 12   | 15   |  |

\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

Drawing No. C04-056

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 1997-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769287

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.

### Worldwide Sales and Service

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/12