Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | POR, WDT | | Number of I/O | 5 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 4x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 8-DIP (0.300", 7.62mm) | | Supplier Device Package | 8-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic12c672-04i-p | | | | # 4.0 MEMORY ORGANIZATION ### 4.1 Program Memory Organization The PIC12C67X has a 13-bit program counter capable of addressing an 8K x 14 program memory space. For the PIC12C671 and the PIC12CE673, the first 1K x 14 (0000h-03FFh) is implemented. For the PIC12C672 and the PIC12CE674, the first $2K \times 14$ (0000h-07FFh) is implemented. Accessing a location above the physically implemented address will cause a wraparound. The reset vector is at 0000h and the interrupt vector is at 0004h. FIGURE 4-1: PIC12C67X PROGRAM MEMORY MAP AND STACK ## 4.2 <u>Data Memory Organization</u> The data memory is partitioned into two banks, which contain the General Purpose Registers and the Special Function Registers. Bit RP0 is the bank select bit. RP0 (STATUS<5>) = $1 \rightarrow Bank 1$ RP0 (STATUS<5>) = $0 \rightarrow Bank 0$ Each Bank extends up to 7Fh (128 bytes). The lower locations of each Bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers implemented as static RAM. Both Bank 0 and Bank 1 contain Special Function Registers. Some "high use" Special Function Registers from Bank 0 are mirrored in Bank 1 for code reduction and quicker access. Also note that F0h through FFh on the PIC12C67X is mapped into Bank 0 registers 70h-7Fh as common RAM. ## 4.2.1 GENERAL PURPOSE REGISTER FILE The register file can be accessed either directly or indirectly through the File Select Register FSR (Section 4.5). # 4.5 <u>Indirect Addressing, INDF and FSR</u> <u>Registers</u> The INDF Register is not a physical register. Addressing the INDF Register will cause indirect addressing. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF Register itself indirectly (FSR = '0') will read 00h. Writing to the INDF Register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR Register and the IRP bit (STATUS<7>), as shown in Figure 4-4. However, IRP is not used in the PIC12C67X. A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 4-1. ### **EXAMPLE 4-1: INDIRECT ADDRESSING** | | movlw | 0x20 | ;initialize pointer | |----------|-------|-------|----------------------| | | movwf | FSR | ;to RAM | | NEXT | clrf | INDF | ;clear INDF register | | | incf | FSR,F | ;inc pointer | | | btfss | FSR,4 | ;all done? | | | goto | NEXT | ;no clear next | | CONTINUE | | | | | | : | | ; yes continue | FIGURE 4-4: DIRECT/INDIRECT ADDRESSING FIGURE 5-5: BLOCK DIAGRAM OF GP5/OSC1/CLKIN PIN ## 7.3 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 7-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio. When assigned to the Timer0 module, all instructions writing to the TMR0 register (i.e., CLRF 1, MOVWF 1, BSF 1, x...., etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable. FIGURE 7-6: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER #### 8.0 ANALOG-TO-DIGITAL **CONVERTER (A/D) MODULE** The Analog-To-Digital (A/D) converter module has four analog inputs. The A/D allows conversion of an analog input signal to a corresponding 8-bit digital number (refer to Application Note AN546 for use of A/D Converter). The output of the sample and hold is the input into the converter, which generates the result via successive approximation. The analog reference voltage is software selectable to either the device's positive supply voltage (VDD) or the voltage level on the GP1/AN1/VREF pin. The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. The A/D module has three registers. These registers are: - A/D Result Register (ADRES) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) The ADCON0 Register, shown in Figure 8-1, controls the operation of the A/D module. The ADCON1 Register, shown in Figure 8-2, configures the functions of the port pins. The port pins can be configured as analog inputs (GP1 can also be a voltage reference) or as digital I/O. - Note 1: If the port pins are configured as analog inputs (reset condition), reading the port (MOVF GPIO,W) results in reading '0's. - 2: Changing ADCON1 Register can cause the GPIF and INTF flags to be set in the INTCON Register. These interrupts should be disabled prior to modifying ADCON1. #### **REGISTER 8-1:** ADCONO REGISTER (ADDRESS 1Fh) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 ADCS1 ADCS0 CHS1 CHS0 GO/DONE **ADON** R = Readable bit reserved reserved W = Writable bit bit0 bit7 U = Unimplemented bit, read as '0' n = Value at POR reset bit 7-6: ADCS<1:0>: A/D Conversion Clock Select bits 0.0 = Fosc/2 01 = Fosc/8 10 = Fosc/32 11 = FRC (clock derived from an RC oscillation) Reserved bit 5: bit 4-3: CHS<1:0>: Analog Channel Select bits 00 = channel 0, (GP0/AN0) 01 = channel 1, (GP1/AN1) 10 = channel 2, (GP2/AN2) 11 = channel 3, (GP4/AN3) GO/DONE: A/D Conversion Status bit bit 2: If ADON = 1 1 = A/D conversion in progress (setting this bit starts the A/D conversion) 0 = A/D conversion not in progress (this bit is automatically cleared by hardware when the A/D conversion is complete) bit 1: Reserved bit 0: ADON: A/D on bit 1 = A/D converter module is operating 0 = A/D converter module is shut off and consumes no operating current # 9.4 Power-on Reset (POR), Power-up Timer (PWRT) and Oscillator Start-up Timer (OST) #### 9.4.1 POWER-ON RESET (POR) The on-chip POR circuit holds the chip in reset until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create a Poweron Reset. A maximum rise time for VDD is specified. See Electrical Specifications for details. When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, ...) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met. For additional information, refer to Application Note AN607, "Power-up Trouble Shooting." #### 9.4.2 POWER-UP TIMER (PWRT) The Power-up Timer provides a fixed 72 ms nominal time-out on power-up only, from the POR. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as the PWRT is active. The PWRT's time delay allows VDD to rise to an acceptable level. A configuration bit is provided to enable/disable the PWRT. The power-up time delay will vary from chip to chip due to VDD, temperature and process variation. See Table 11-4. #### 9.4.3 OSCILLATOR START-UP TIMER (OST) The Oscillator Start-up Timer (OST) provides 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP. #### 9.4.4 TIME-OUT SEQUENCE On power-up, the Time-out Sequence is as follows: first, PWRT time-out is invoked after the POR time delay has expired; then, OST is activated. The total time-out will vary, based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 9-7, Figure 9-8, and Figure 9-9 depict time-out sequences on power-up. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (Figure 9-9). This is useful for testing purposes or to synchronize more than one PIC12C67X device operating in parallel. # 9.4.5 POWER CONTROL (PCON)/STATUS REGISTER The Power Control/Status Register, PCON (address 8Eh), has one bit. See Register 4-6 for register. Bit1 is POR (Power-on Reset). It is cleared on a Power-on Reset and is unaffected otherwise. The user sets this bit following a Power-on Reset. On subsequent resets, if POR is '0', it will indicate that a Power-on Reset must have occurred. TABLE 9-4: TIME-OUT IN VARIOUS SITUATIONS | INDEE O II IIIIE OO | 71 111 171111000 01 | . 0/1110110 | | |--------------------------|---------------------|-------------|--------------------| | Oscillator Configuration | Power | r-up | Wake-up from SLEEP | | | PWRTE = 0 | PWRTE = 1 | | | XT, HS, LP | 72 ms + 1024Tosc | 1024Tosc | 1024Tosc | | INTRC, EXTRC | 72 ms | _ | _ | TABLE 9-5: STATUS/PCON BITS AND THEIR SIGNIFICANCE | POR | TO | PD | | |-----|----|----|---------------------------------------------------------| | 0 | 1 | 1 | Power-on Reset | | 0 | 0 | x | Illegal, TO is set on POR | | 0 | х | 0 | Illegal, PD is set on POR | | 1 | 0 | u | WDT Reset | | 1 | 0 | 0 | WDT Wake-up | | 1 | u | u | MCLR Reset during normal operation | | 1 | 1 | 0 | MCLR Reset during SLEEP or interrupt wake-up from SLEEP | Legend: u = unchanged, x = unknown. ## FIGURE 9-14: INT PIN INTERRUPT TIMING ## 9.8 Power-down Mode (SLEEP) Power-down mode is entered by executing a SLEEP instruction. If enabled, the Watchdog Timer will be cleared but keeps running, the $\overline{PD}$ bit (STATUS<3>) is cleared, the $\overline{TO}$ (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before the SLEEP instruction was executed (driving high, low or hi-impedance). For lowest current consumption in this mode, place all I/O pins at either VDD or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D, and disable external clocks. Pull all I/O pins that are hi-impedance inputs, high or low externally, to avoid switching currents caused by floating inputs. The TOCKI input, if enabled, should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on GPIO should be considered. The MCLR pin, if enabled, must be at a logic high level (VIHMC). #### 9.8.1 WAKE-UP FROM SLEEP The device can wake-up from SLEEP through one of the following events: - 1. External reset input on $\overline{\text{MCLR}}$ pin. - Watchdog Timer Wake-up (if WDT was enabled). - GP2/INT interrupt, interrupt GPIO port change or some Peripheral Interrupts. External $\overline{\text{MCLR}}$ Reset will cause a device reset. All other events are considered a continuation of program execution and cause a "wake-up". The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits in the STATUS register can be used to determine the cause of device reset. The $\overline{\text{PD}}$ bit, which is set on power-up, is cleared when SLEEP is invoked. The $\overline{\text{TO}}$ bit is cleared if a WDT time-out occurred (and caused wake-up). The following peripheral interrupt can wake the device from SLEEP: 1. A/D conversion (when A/D clock source is RC). Other peripherals can not generate interrupts since during SLEEP, no on-chip Q clocks are present. When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction. #### 9.8.2 WAKE-UP USING INTERRUPTS When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur: - If the interrupt occurs before the the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bits will not be cleared. - If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT postscaler will be cleared, the TO bit will be set and the PD bit will be cleared. Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the $\overline{PD}$ bit. If the $\overline{PD}$ bit is set, the SLEEP instruction was executed as a NOP. To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction. | IORWF | Inclusive | OR W | vith 1 | | | |------------------|-------------------------------------------------------------------------|---------------------------------|-------------|-----------------------------------|--------------------| | Syntax: | [ label ] I | ORWF | f,d | | | | Operands: | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$ | 7 | | | | | Operation: | (W) .OR. ( | $(f) \rightarrow (de)$ | est) | | | | Status Affected: | Z | | | | | | Encoding: | 00 | 0100 | dff | f | ffff | | Description: | Inclusive C<br>register 'f'.<br>placed in t<br>the result i<br>ter 'f'. | If 'd' is<br>he W re | 0, the | e res<br>r. If ' | ult is<br>d' is 1, | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Example | IORWF | | RESI | JLT, | 0 | | | M<br>After Instru | RESULT<br>V<br>uction<br>RESULT | =<br>=<br>= | 0x13<br>0x91<br>0x13<br>0x93<br>1 | | | | | | | | | | MOVF | Move f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVF f,d | | Operands: | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$ | | Operation: | $(f) \rightarrow (dest)$ | | Status Affected: | Z | | Encoding: | 00 1000 dfff ffff | | Description: | The contents of register f are moved to a destination dependant upon the status of d. If $d=0$ , destination is W register. If $d=1$ , the destination is file register f itself. $d=1$ is useful to test a file register since status flag Z is affected. | | Words: | 1 | | Cycles: | 1 | | Example | MOVF FSR, <b>0</b> | | | After Instruction W = value in FSR register Z = 1 | | MOVLW | Move Lit | eral to V | V | | |------------------|--------------------------------|----------------|------------|------| | Syntax: | [ label ] | MOVLW | / k | | | Operands: | $0 \le k \le 25$ | 55 | | | | Operation: | $k\to (W)$ | | | | | Status Affected: | None | | | | | Encoding: | 11 | 00xx | kkkk | kkkk | | Description: | The eight into W re will asser | gister. Th | ne don't d | | | Words: | 1 | | | | | Cycles: | 1 | | | | | Example | MOVLW | 0x5A | | | | | After Inst | ruction<br>W = | 0x5A | | | MOVWF | Move W t | to f | | | | |------------------|--------------------------|-------------|--------|--------------------------------------|---------| | Syntax: | [ label ] | MOVWI | = f | | | | Operands: | $0 \le f \le 12^{\circ}$ | 7 | | | | | Operation: | $(W) \rightarrow (f)$ | | | | | | Status Affected: | None | | | | | | Encoding: | 0 0 | 0000 | 1ff | f | ffff | | Description: | Move data | a from V | V regi | ster | to reg- | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Example | MOVWF | OPT | CION | | | | | After Instr | OPTION<br>W | = ( | 0xFF<br>0x4F<br>0x4F<br>0x4F<br>0x4F | : | | SUBLW | Subtract W from Literal | SUBWF | Subtract W from f | |---------------------|--------------------------------------------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] SUBLW k | Syntax: | [ label ] SUBWF f,d | | Operands: | $0 \leq k \leq 255$ | Operands: | $0 \le f \le 127$ | | Operation: | $k - (W) \rightarrow (W)$ | Operations | $d \in [0,1]$ (f) (AA) $\cdot$ (deat) | | Status<br>Affected: | C, DC, Z | Operation:<br>Status | (f) - (W) $\rightarrow$ (dest)<br>C, DC, Z | | Encoding: | 11 110x kkkk kkkk | Affected: | | | Description: | The W register is subtracted (2's | Encoding: | 00 0010 dfff ffff | | | complement method) from the eight bit literal 'k'. The result is placed in the W register. | Description: | Subtract (2's complement method) W register from register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in regis- | | Words: | 1 | | ter 'f'. | | Cycles: | 1 | Words: | 1 | | Example 1: | SUBLW 0x02 | Cycles: | 1 | | | Before Instruction | Example 1: | SUBWF REG1,1 | | | W = 1<br>C = ? | | Before Instruction | | | After Instruction | | REG1 = 3 | | | W = 1 | | W = 2<br>C = ? | | | C = 1; result is positive | | After Instruction | | Example 2: | Before Instruction | | REG1 = 1 | | | W = 2<br>C = ? | | W = 2<br>C = 1: result is positive | | | C = ? After Instruction | Example 2: | C = 1; result is positive Before Instruction | | | W = 0 | Example 2. | REG1 = 2 | | | C = 1; result is zero | | W = 2 | | Example 3: | Before Instruction | | C = ? | | | W = 3 | | After Instruction | | | C = ? | | REG1 = 0<br>W = 2 | | | After Instruction | | C = 1; result is zero | | | W = 0xFF<br>C = 0; result is nega- | Example 3: | Before Instruction | | | tive | | REG1 = 1 | | | | | W = 2<br>C = ? | | | | | After Instruction | | | | | REG1 = 0xFF | | | | | W = 2<br>C = 0; result is negative | | | | | o – o, result is negative | **TABLE 11-1: DEVELOPMENT TOOLS FROM MICROCHIP** | | | PIC12CXXX | PIC14000 | PIC16C5X | PIC16C6X | PIC16CXXX | PIC16F62X | PIC16C7X | PIC16C7XX | PIC16C8X | PIC16F8XX | PIC16C9XX | PIC17C4X | PIC17C7XX | PIC18CXX2 | 93CXX<br>54CXX/ | нсеххх | WCBFXXX | WCP2510 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------|----------|----------|----------|-----------|-----------|----------|-----------|----------|-----------|-------------|----------|-----------|-----------|-----------------|--------|---------|---------| | WPLAB® CRT Compiler V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V | | ^ | > | > | > | > | > | > | > | > | > | > | > | > | > | | | | | | MPARB* CIS Compiler | | | | | | | | | | | | | > | > | | | | | | | MPASAMMELINK | | | | | | | | | | | | | | | > | | | | | | MPLAB <sup>®</sup> -LOCE 1 | | > | > | > | > | > | > | > | > | > | > | > | > | > | > | > | > | | | | | | > | ^ | ^ | > | > | **^ | ` | > | > | > | <b>&gt;</b> | ^ | > | > | | | | | | CEPIC*** Low-Cost | | > | ^ | ^ | > | ^ | | ` | ^ | ^ | | <b>/</b> | ^ | > | | | | | | | Hable B | | > | | > | > | > | | > | > | > | | ` | | | | | | | | | PICSTART® Plus Cow-Cost Universal Dev. Kit Cow-Cost Universal Dev. Kit Compared to the control of | | | | | * | | | *> | | | > | | | | | | | | | | PRO MATE® III Universal Programmer """ """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """" """"" """" """" """"" | | > | > | > | > | > | ** > | > | > | > | > | > | > | > | > | | | | | | SIMICE V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V <th></th> <td>&gt;</td> <td>&gt;</td> <td>&gt;</td> <td>&gt;</td> <td>&gt;</td> <td>**</td> <td>&gt;</td> <td></td> <td></td> | | > | > | > | > | > | ** | > | > | > | > | > | > | > | > | > | > | | | | PICDEM-1 V V† V† V P V P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P P | SIMICE | > | | > | | | | | | | | | | | | | | | | | PICDEM-3 T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T T< | PICDEM-1 | | | > | | > | | + | | > | | | > | | | | | | | | PICDEM-13 V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V | PICDEM-2 | | | | <b>†</b> | | | | | | | | | | > | | | | | | PICDEM-14A V PICDEM-17 PICDEM-17 KEELOG® Evaluation Kit V V KEELOG Transponder Kit MICROID™ Programmer's Kit V V MICROID™ Programmer's Kit MICROID™ Programmer's Kit V V 125 kHz Anticollision microID Developer's Kit V V 13.56 MHz Anticollision microID Developer's Kit V V MCP2510 CAN Developer's Kit MCP2510 CAN Developer's Kit V V | | | | | | | | | | | | ^ | | | | | | | | | PICDEM-17 V V KEELOo® Evaluation Kit V V KEELoo Transponder Kit N V microlD™ Programmer's Kit N V 125 kHz microlD Developer's Kit N V 125 kHz Anticollision microlD Developer's Kit N 13.56 MHz Anticollision microlD N V 13.56 MHz Anticollision microlD N V Developer's Kit N V MCP2510 CAN Developer's Kit N V | | | > | | | | | | | | | | | | | | | | | | KEELOG Evaluation Kit KEELOG Transponder Kit C C MECOLOG Transponder Kit MECOLOG Transponder Kit C C 125 kHz microID Developer's Kit 125 kHz Anticollision microID Developer's Kit C C 13.56 MHz Anticollision microID Developer's Kit Beveloper's Kit C C 13.56 MHz Anticollision microID Developer's Kit MCP2510 CAN Developer's Kit C C | | | | | | | | | | | | | | > | | | | | | | KEELoa Transponder Kit KEELoa Transponder Kit V microID™ Programmer's Kit 125 kHz microID Developer's Kit V 125 kHz Anticollision microID Developer's Kit Developer's Kit V 13.56 MHz Anticollision microID Developer's Kit MCP2510 CAN Developer's Kit V | | | | | | | | | | | | | | | | | > | | | | microIDT™ Programmer's Kit Programmer's Kit V 125 kHz microID Developer's Kit 125 kHz microID Developer's Kit V 13.56 kHz Anticollision microID Developer's Kit Developer's Kit V 13.56 kHz Anticollision microID Developer's Kit V MCP2510 CAN Developer's Kit V | | | | | | | | | | | | | | | | | > | | | | 125 kHz microID Developer's Kit 125 kHz microID Soveloper's Kit / / 125 kHz Anticollision microID Developer's Kit / 13.56 MHz Anticollision microID Developer's Kit / MCP2510 CAN Developer's Kit / | | | | | | | | | | | | | | | | | | ^ | | | 125 kHz Anticollision microlD Developer's Kit / 13.56 MHz Anticollision microlD Developer's Kit / MCP2510 CAN Developer's Kit / | | | | | | | | | | | | | | | | | | ` | | | | | | | | | | | | | | | | | | | | | > | | | | 13.56 MHz Anticollision microlD Developer's Kit | | | | | | | | | | | | | | | | | > | | | | MCP2510 CAN Developer's Kit | | | | | | | | | | | | | | | | | | > | | | Development tool is available on select devices. | lect devic | es. | | | | | | | | | | | | | | | | | # 12.0 ELECTRICAL SPECIFICATIONS FOR PIC12C67X # **Absolute Maximum Ratings †** | Ambient temperature under bias | 40° to +125°C | |----------------------------------------------------------------------------------------------------------------------|--------------------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD and MCLR) | -0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | 0 to +7.0V | | Voltage on MCLR with respect to Vss (Note 2) | 0 to +14V | | Total power dissipation (Note 1) | 700 mW | | Maximum current out of Vss pin | 200 mA | | Maximum current into VDD pin | 150 mA | | Input clamp current, IiK (VI < 0 or VI > VDD) | ± 20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ± 20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by GPIO pins combined | 100 mA | | Maximum current sourced by GPIO pins combined | 100 mA | | <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VdD x {IDD - $\Sigma$ IOH} + $\Sigma$ {(VDD - VOH) | $x IOH$ + $\sum (VOI x IOL)$ . | † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. TABLE 13-1: DYNAMIC IDD (TYPICAL) - WDT ENABLED, 25°C | Oscillator | Frequency | VDD = 2.5V | VDD = 5.5V | |-------------|-----------|------------|------------| | External RC | 4 MHz | 400 μΑ* | 900 μΑ* | | Internal RC | 4 MHz | 400 μΑ | 900 μΑ | | XT | 4 MHz | 400 μΑ | 900 μΑ | | LP | 32 kHz | 15 μΑ | 60 μΑ | <sup>\*</sup>Does not include current through external R&C. FIGURE 13-3: WDT TIMER TIME-OUT FIGURE 13-4: IOH vs. VOH, VDD = 2.5 V # 8-Lead Ceramic Side Brazed Dual In-line with Window (JW) - 300 mil **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | | <b>IILLIMETERS</b> | 3 | | |------------------------------|----------|------|------|------|--------------------|-------|-------| | Dimension | n Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 8 | | | 8 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | Α | .145 | .165 | .185 | 3.68 | 4.19 | 4.70 | | Top of Body to Seating Plane | A2 | .103 | .123 | .143 | 2.62 | 3.12 | 3.63 | | Standoff | A1 | .025 | .035 | .045 | 0.64 | 0.89 | 1.14 | | Package Width | E1 | .280 | .290 | .300 | 7.11 | 7.37 | 7.62 | | Overall Length | D | .510 | .520 | .530 | 12.95 | 13.21 | 13.46 | | Tip to Seating Plane | L | .130 | .140 | .150 | 3.30 | 3.56 | 3.81 | | Lead Thickness | С | .008 | .010 | .012 | 0.20 | 0.25 | 0.30 | | Upper Lead Width | B1 | .050 | .055 | .060 | 1.27 | 1.40 | 1.52 | | Lower Lead Width | В | .016 | .018 | .020 | 0.41 | 0.46 | 0.51 | | Overall Row Spacing | eB | .296 | .310 | .324 | 7.52 | 7.87 | 8.23 | | Window Diameter | W | .161 | .166 | .171 | 4.09 | 4.22 | 4.34 | | Lid Length | Т | .440 | .450 | .460 | 11.18 | 11.43 | 11.68 | | Lid Width | U | .260 | .270 | .280 | 6.60 | 6.86 | 7.11 | \*Controlling Parameter JEDC Equivalent: MS-015 Drawing No. C04-083 | 1 | | K | | |---------------------------------------------|--------|---------------------------------------------------|------| | I/O Interfacing | 25 | KeeLoq® Evaluation and Programming Tools | . 86 | | I/O Ports | | L | | | I/O Programming Considerations | 31 | Loading of PC | 22 | | ID Locations | | | . 22 | | INCF Instruction | | M | | | INCFSZ Instruction | - | MCLR56 | , 59 | | In-Circuit Serial Programming | | Memory | | | INDF Register | 14, 23 | Data Memory | | | Indirect Addressing | | Program Memory | | | Initialization Conditions for All Registers | | Register File Map - PIC12CE67X | | | Instruction Cycle | | MOVF Instruction | | | Instruction Flow/Pipelining | | MOVLW Instruction | | | Instruction Format | 69 | MOVWF Instruction | | | Instruction Set | | MPLAB Integrated Development Environment Software | . 83 | | ADDLW | | N | | | ADDWF | | NOP Instruction | . 78 | | ANDLW | | 0 | | | ANDWF | | _ | | | BCF | _ | Opcode | | | BSF | | OPTION Instruction | | | BTFSC | | OPTION Register | | | BTFSS | | Orthogonal | | | CALL | | OSC selection | | | CLRF | | OSCCAL Register | . 21 | | CLRW | | Oscillator | | | CLRWDT | _ | EXTRC | | | COMF | | HS | | | DECF | _ | INTRC | | | DECFSZ | _ | LP | | | GOTO | | XT | | | INCF | - | Oscillator Configurations | . 54 | | INCFSZ | | Oscillator Types | - 4 | | IORLW | | EXTRC | | | IORWF | | HS | | | MOVF | | INTRC | - | | MOVLW | | LP | | | MOVWF | | XT | . 54 | | NOP | - | Р | | | OPTION | _ | Package Marking Information | 115 | | RETFIE | _ | Packaging Information | 115 | | RETLW | _ | Paging, Program Memory | . 22 | | RETURN | | PCL | . 70 | | RLF<br>RRF | 79 | PCL Register 13, 14 | , 22 | | | 79 | PCLATH | . 59 | | SLEEP<br>SUBLW | | PCLATH Register 13, 14 | , 22 | | SUBWF | | PCON Register20 | , 58 | | SWAPF | | PD bit15 | , 56 | | TRIS | | PICDEM-1 Low-Cost PIC MCU Demo Board | . 85 | | XORLW | | PICDEM-2 Low-Cost PIC16CXX Demo Board | . 85 | | XORWF | | PICDEM-3 Low-Cost PIC16CXXX Demo Board | . 85 | | Section | | PICSTART® Plus Entry Level Development System | . 85 | | INTCON Register | | PIE1 Register | | | INTEDG bit | | Pinout Description - PIC12CE67X | 9 | | Internal Sampling Switch (Rss) Impedence | | PIR1 Register | . 19 | | Interrupts | | POP | . 22 | | A/D | | POR | | | GP2/INT | | Oscillator Start-up Timer (OST)53 | | | GPIO Port | | Power Control Register (PCON) | | | Section | | Power-on Reset (POR) 53, 58 | | | TMR0 | | Power-up Timer (PWRT)53 | | | TMR0 Overflow | | Power-Up-Timer (PWRT) | | | IORLW Instruction | | Time-out Sequence | | | IORWF Instruction | | Time-out Sequence on Power-up | | | IRP bit | | TO | | | 4 | | Power | . 56 | # Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 **China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Hangzhou Tel: 86-571-2819-3187 Fax: 86-571-2819-3189 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 **China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malauria Kurda Lummu **Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 11/29/12