# Microchip Technology - PIC16F1716-I/SO Datasheet





#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 25                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 1K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 17x10b; D/A 1x5b, 1x8b                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 28-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1716-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

TABLE 3-9:PIC16(L)F1713/6 MEMORY<br/>MAP, BANK 31

| Bank 31 |                    |                       |  |  |  |
|---------|--------------------|-----------------------|--|--|--|
| F8Ch    |                    |                       |  |  |  |
|         |                    |                       |  |  |  |
|         | Read as '0'        |                       |  |  |  |
|         |                    |                       |  |  |  |
| FE3h    |                    |                       |  |  |  |
| FE4h    | STATUS_SHAD        |                       |  |  |  |
| FE5h    | WREG_SHAD          |                       |  |  |  |
| FE6h    | BSR_SHAD           |                       |  |  |  |
| FE7h    | PCLATH_SHAD        |                       |  |  |  |
| FE8h    | FSR0L_SHAD         |                       |  |  |  |
| FE9h    | FSR0H_SHAD         |                       |  |  |  |
| FEAh    | FSR1L_SHAD         |                       |  |  |  |
| FEBh    | FSR1H_SHAD         |                       |  |  |  |
| FECh    | —                  |                       |  |  |  |
| FEDh    | STKPTR             |                       |  |  |  |
| FEEh    | TOSL               |                       |  |  |  |
| FEFh    | TOSH               |                       |  |  |  |
| FF0h    |                    |                       |  |  |  |
|         | —                  |                       |  |  |  |
| FFFh    |                    |                       |  |  |  |
| Legend: | = Unimplemented da | ata memory locations, |  |  |  |
|         | read as '0',       |                       |  |  |  |
|         |                    |                       |  |  |  |

# 4.2 Register Definitions: Configuration Words

|                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/P-1                                        | R/P-1           | R/P-1          | R/P-1          | R/P-1          | U-1   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------|----------------|----------------|----------------|-------|
|                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                           | FCMEN                                        | IESO            | CLKOUTEN       | BORE           | N<1:0>         | _     |
|                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                           | bit 13                                       |                 |                |                |                | bit 8 |
|                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |                 |                |                |                |       |
| R/P-1                                                                                                                                                                                                                                                                                                              | R/P-1                                                                                                                                                                                                                                                                                                                                                                                                                                     | R/P-1                                        | R/P-1           | R/P-1          | R/P-1          | R/P-1          | R/P-1 |
| CP <sup>(1)</sup>                                                                                                                                                                                                                                                                                                  | MCLRE                                                                                                                                                                                                                                                                                                                                                                                                                                     | PWRTE                                        | WDT             | E<1:0>         |                | FOSC<2:0>      |       |
| bit 7                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |                 |                |                |                | bit 0 |
|                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |                 |                |                |                |       |
| Legend:                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |                 |                |                |                |       |
| R = Readable                                                                                                                                                                                                                                                                                                       | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                     | P = Programm                                 | able bit        | U = Unimpleme  | ented bit, rea | d as '1'       |       |
| '0' = Bit is cle                                                                                                                                                                                                                                                                                                   | ared                                                                                                                                                                                                                                                                                                                                                                                                                                      | '1' = Bit is set                             |                 | -n = Value whe | n blank or af  | ter Bulk Erase |       |
| bit 13       FCMEN: Fail-Safe Clock Monitor Enable bit         1 = Fail-Safe Clock Monitor and internal/external switchover are both enabled.         0 = Fail-Safe Clock Monitor is disabled         bit 12       IESO: Internal External Switchover bit         1 = Internal/External Switchover mode is enabled |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                              |                 |                |                |                |       |
| bit 11                                                                                                                                                                                                                                                                                                             | 0 = Internal/External Switchover mode is disabled         it 11         CLKOUTEN: Clock Out Enable bit         If FOSC configuration bits are set to LP, XT, HS modes:         This bit is ignored, CLKOUT function is disabled. Oscillator function on the CLKOUT pin.         All other FOSC modes:         1 = CLKOUT function is disabled. I/O function on the CLKOUT pin.         0 = CLKOUT function is disabled on the CLKOUT pin. |                                              |                 |                |                |                | pin.  |
| bit 10-9                                                                                                                                                                                                                                                                                                           | bit 10-9 BOREN<1:0>: Brown-out Reset Enable bits 11 = BOR enabled 10 = BOR enabled during operation and disabled in Sleep 01 = BOR controlled by SBOREN bit of the BORCON register 00 = BOR disabled                                                                                                                                                                                                                                      |                                              |                 |                |                |                |       |
| bit 8                                                                                                                                                                                                                                                                                                              | Unimplemen                                                                                                                                                                                                                                                                                                                                                                                                                                | ted: Read as '1                              | ,               |                |                |                |       |
| bit 7                                                                                                                                                                                                                                                                                                              | <b>CP</b> : Code Pro<br>1 = Program                                                                                                                                                                                                                                                                                                                                                                                                       | otection bit <sup>(1)</sup><br>memory code p | rotection is di | sabled         |                |                |       |
| bit 6                                                                                                                                                                                                                                                                                                              | <ul> <li>MCLRE: MCLR/VPP Pin Function Select bit         If LVP bit = 1:         This bit is ignored.         If LVP bit = 0:         1 = MCLR/VPP pin function is MCLR; Weak pull-up enabled.         0 = MCLR/VPP pin function is digital input; MCLR internally disabled; Weak pull-up under control of WPUE3 bit.     </li> </ul>                                                                                                     |                                              |                 |                |                |                |       |
| bit 5                                                                                                                                                                                                                                                                                                              | <b>PWRTE:</b> Power-up Timer Enable bit<br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                                                                                                                                                                          |                                              |                 |                |                |                |       |
| bit 4-3                                                                                                                                                                                                                                                                                                            | WDTE<1:0>: Watchdog Timer Enable bit<br>11 = WDT enabled<br>10 = WDT enabled while running and disabled in Sleep<br>01 = WDT controlled by the SWDTEN bit in the WDTCON register<br>00 = WDT disabled                                                                                                                                                                                                                                     |                                              |                 |                |                |                |       |

# REGISTER 4-1: CONFIG1: CONFIGURATION WORD 1

# 5.1 Power-On Reset (POR)

The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met.

### 5.1.1 POWER-UP TIMER (PWRT)

The Power-up Timer provides a nominal 64 ms time-out on POR or Brown-out Reset.

The device is held in Reset as long as PWRT is active. The PWRT delay allows additional time for the VDD to rise to an acceptable level. The Power-up Timer is enabled by clearing the PWRTE bit in Configuration Words.

The Power-up Timer starts after the release of the POR and BOR.

For additional information, refer to Application Note AN607, *"Power-up Trouble Shooting"* (DS00607).

# 5.2 Brown-Out Reset (BOR)

The BOR circuit holds the device in Reset when VDD reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented.

The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in Configuration Words. The four operating modes are:

- BOR is always on
- BOR is off when in Sleep
- · BOR is controlled by software
- · BOR is always off

Refer to Table 5-1 for more information.

The Brown-out Reset voltage level is selectable by configuring the BORV bit in Configuration Words.

A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter TBORDC, the device will reset. See Figure 5-2 for more information.

| BOREN<1:0> | SBOREN | Device Mode | BOR Mode | Instruction Execution upon:<br>Release of POR or Wake-up from Sleep |
|------------|--------|-------------|----------|---------------------------------------------------------------------|
| 11         | х      | Х           | Active   | Waits for BOR ready <sup>(1)</sup> (BORRDY = 1)                     |
| 1.0        | 37     | Awake       | Active   | Whether for POP ready (POPPDY = 1)                                  |
| 10         | 10 X   | Sleep       | Disabled | Walls for BOR ready (BORRD $f = 1$ )                                |
| 0.1        | 1      | х           | Active   | Waits for BOR ready <sup>(1)</sup> (BORRDY = 1)                     |
| UI         | 0      | х           | Disabled | Regins immediately (RODRDV =)                                       |
| 00         | Х      | х           | Disabled | BORRDY = x)                                                         |

## TABLE 5-1: BOR OPERATING MODES

**Note 1:** In these specific cases, "Release of POR" and "Wake-up from Sleep", there is no delay in start-up. The BOR ready flag, (BORRDY = 1), will be set before the CPU is ready to execute instructions because the BOR circuit is forced on by the BOREN<1:0> bits.

## 5.2.1 BOR IS ALWAYS ON

When the BOREN bits of Configuration Words are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

# 5.2.2 BOR IS OFF IN SLEEP

When the BOREN bits of Configuration Words are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

## 5.2.3 BOR CONTROLLED BY SOFTWARE

When the BOREN bits of Configuration Words are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device start-up is not delayed by the BOR ready condition or the VDD level.

BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register.

BOR protection is unchanged by Sleep.

## 6.2.2.7 Internal Oscillator Clock Switch Timing

When switching between the HFINTOSC, MFINTOSC and the LFINTOSC, the new oscillator may already be shut down to save power (see Figure 6-7). If this is the case, there is a delay after the IRCF<3:0> bits of the OSCCON register are modified before the frequency selection takes place. The OSCSTAT register will reflect the current active status of the HFINTOSC, MFINTOSC and LFINTOSC oscillators. The sequence of a frequency selection is as follows:

- 1. IRCF<3:0> bits of the OSCCON register are modified.
- 2. If the new clock is shut down, a clock start-up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. The current clock is held low and the clock switch circuitry waits for a rising edge in the new clock.
- 5. The new clock is now active.
- 6. The OSCSTAT register is updated as required.
- 7. Clock switch is complete.

See Figure 6-7 for more details.

If the internal oscillator speed is switched between two clocks of the same source, there is no start-up delay before the new frequency is selected. Clock switching time delays are shown in Table 6-1.

Start-up delay specifications are located in the oscillator tables of **Section 34.0** "**Electrical Specifications**".

# 8.2 Low-Power Sleep Mode

The PIC16F1713/6 device contains an internal Low Dropout (LDO) voltage regulator, which allows the device I/O pins to operate at voltages up to 5.5V while the internal device logic operates at a lower voltage. The LDO and its associated reference circuitry must remain active when the device is in Sleep mode. The PIC16F1713/6 allows the user to optimize the operating current in Sleep, depending on the application requirements.

A Low-Power Sleep mode can be selected by setting the VREGPM bit of the VREGCON register. With this bit set, the LDO and reference circuitry are placed in a low-power state when the device is in Sleep.

# 8.2.1 SLEEP CURRENT VS. WAKE-UP TIME

In the default operating mode, the LDO and reference circuitry remain in the normal configuration while in Sleep. The device is able to exit Sleep mode quickly since all circuits remain active. In Low-Power Sleep mode, when waking up from Sleep, an extra delay time is required for these circuits to return to the normal configuration and stabilize.

The Low-Power Sleep mode is beneficial for applications that stay in Sleep mode for long periods of time. The normal mode is beneficial for applications that need to wake from Sleep quickly and frequently.

# 8.2.2 PERIPHERAL USAGE IN SLEEP

Some peripherals that can operate in Sleep mode will not operate properly with the Low-Power Sleep mode selected. The Low-Power Sleep mode is intended for use only with the following peripherals:

- Brown-out Reset (BOR)
- Watchdog Timer (WDT)
- · External interrupt pin/Interrupt-on-change pins
- Timer1 (with external clock source < 100 kHz)</li>

Note: The PIC16LF1713/6 does not have a configurable Low-Power Sleep mode. PIC16LF1713/6 is an unregulated device and is always in the lowest power state when in Sleep, with no wake-up time penalty. This device has a lower maximum VDD and I/O voltage than the PIC16F1713/6. Section 34.0 See "Electrical Specifications" for more information.

# 11.0 I/O PORTS

Each port has six standard registers for its operation. These registers are:

- TRISx registers (data direction)
- PORTx registers (reads the levels on the pins of the device)
- LATx registers (output latch)
- INLVLx (input level control)
- ODCONx registers (open-drain)
- · SLRCONx registers (slew rate

Some ports may have one or more of the following additional registers. These registers are:

- ANSELx (analog select)
- WPUx (weak pull-up)

In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output. However, the pin can still be read.

TABLE 11-1: PORT AVAILABILITY PER DEVICE

| Device        | PORTA | PORTB | PORTC | PORTE |
|---------------|-------|-------|-------|-------|
| PIC16(L)F1713 | •     | •     | ٠     | •     |
| PIC16(L)F1716 | •     | •     | •     | •     |

The Data Latch (LATx registers) is useful for read-modify-write operations on the value that the I/O pins are driving.

A write operation to the LATx register has the same effect as a write to the corresponding PORTx register. A read of the LATx register reads of the values held in the I/O PORT latches, while a read of the PORTx register reads the actual I/O pin value.

Ports that support analog inputs have an associated ANSELx register. When an ANSEL bit is set, the digital input buffer associated with that bit is disabled. Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 11-1.

## FIGURE 11-1: GENERIC I/O PORT OPERATION



# REGISTER 11-3: LATA: PORTA DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATA7   | LATA6   | LATA5   | LATA4   | LATA3   | LATA2   | LATA1   | LATA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATA<7:0>: RA<7:0> Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register is return of actual I/O pin values.

# REGISTER 11-4: ANSELA: PORTA ANALOG SELECT REGISTER

| U-0   | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | —   | ANSA5   | ANSA4   | ANSA3   | ANSA2   | ANSA1   | ANSA0   |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

## bit 7-6 Unimplemented: Read as '0'

bit 5-0

ANSA<5:0>: Analog Select between Analog or Digital Function on pins RA<2:0>, respectively

- 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.
- 0 = Digital I/O. Pin is assigned to port or digital special function.
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# 11.4 Register Definitions: PORTB

# REGISTER 11-9: PORTB: PORTB REGISTER

| R/W-x/u                           | R/W-x/u                                 | R/W-x/u           | R/W-x/u                                               | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-----------------------------------|-----------------------------------------|-------------------|-------------------------------------------------------|---------|---------|---------|---------|
| RB7                               | RB6                                     | RB5               | RB4                                                   | RB3     | RB2     | RB1     | RB0     |
| bit 7                             |                                         |                   |                                                       |         |         |         | bit 0   |
|                                   |                                         |                   |                                                       |         |         |         |         |
| Legend:                           |                                         |                   |                                                       |         |         |         |         |
| R = Readable bit W = Writable bit |                                         | oit               | U = Unimplemented bit, read as '0'                    |         |         |         |         |
| u = Bit is uncha                  | u = Bit is unchanged x = Bit is unknown |                   | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |         |
| '1' = Bit is set                  |                                         | '0' = Bit is clea | red                                                   |         |         |         |         |
| <u>.</u>                          |                                         |                   |                                                       |         |         |         |         |

bit 7-0 **RB<7:0>**: PORTB General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. Reads from PORTB register is return of actual I/O pin values.

# REGISTER 11-10: TRISB: PORTB TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISB7  | TRISB6  | TRISB5  | TRISB4  | TRISB3  | TRISB2  | TRISB1  | TRISB0  |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

TRISB<7:0>: PORTB Tri-State Control bits

1 = PORTB pin configured as an input (tri-stated)

0 = PORTB pin configured as an output

# REGISTER 11-11: LATB: PORTB DATA LATCH REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATB7   | LATB6   | LATB5   | LATB4   | LATB3   | LATB2   | LATB1   | LATB0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATB<7:0>: PORTB Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. Reads from PORTB register is return of actual I/O pin values.

# 14.3 Register Definitions: FVR Control

# REGISTER 14-1: FVRCON: FIXED VOLTAGE REFERENCE CONTROL REGISTER

| R/W-0/0 | R-q/q                 | R/W-0/0             | R/W-0/0              | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|---------|-----------------------|---------------------|----------------------|---------|---------|---------|---------|
| FVREN   | FVRRDY <sup>(1)</sup> | TSEN <sup>(3)</sup> | TSRNG <sup>(3)</sup> | CDAF\   | VR<1:0> | ADFVI   | R<1:0>  |
| bit 7   |                       |                     |                      |         |         |         | bit 0   |
|         |                       |                     |                      |         |         |         |         |

| Legend:                             |                                                                            |                                                                                                                                                       |                                                                                                                                                               |  |  |
|-------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| R = Read                            | able bit                                                                   | W = Writable bit                                                                                                                                      | U = Unimplemented bit, read as '0'                                                                                                                            |  |  |
| u = Bit is unchanged x = Bit is unk |                                                                            | x = Bit is unknown                                                                                                                                    | -n/n = Value at POR and BOR/Value at all other Resets                                                                                                         |  |  |
| '1' = Bit is                        | set                                                                        | '0' = Bit is cleared                                                                                                                                  | q = Value depends on condition                                                                                                                                |  |  |
|                                     |                                                                            |                                                                                                                                                       |                                                                                                                                                               |  |  |
| bit 7                               | <b>FVREN:</b> Fix<br>1 = Fixed V<br>0 = Fixed V                            | ed Voltage Reference Enab<br>oltage Reference is enable<br>oltage Reference is disable                                                                | ole bit<br>d<br>d                                                                                                                                             |  |  |
| bit 6                               | <b>FVRRDY:</b> F<br>1 = Fixed V<br>0 = Fixed V                             | ixed Voltage Reference Rea<br>oltage Reference output is<br>oltage Reference output is                                                                | ady Flag bit <sup>(1)</sup><br>ready for use<br>not ready or not enabled                                                                                      |  |  |
| bit 5                               | <b>TSEN:</b> Temp<br>1 = Temper<br>0 = Temper                              | perature Indicator Enable b<br>ature Indicator is enabled<br>ature Indicator is disabled                                                              | <sub>it</sub> (3)                                                                                                                                             |  |  |
| bit 4                               | <b>TSRNG:</b> Ter<br>1 = Vout =<br>0 = Vout =                              | <b>TSRNG:</b> Temperature Indicator Range Selection bit <sup>(3)</sup><br>1 = VOUT = VDD - 4VT (High Range)<br>0 = VOUT = VDD - 2VT (Low Range)       |                                                                                                                                                               |  |  |
| bit 3-2                             | <b>CDAFVR&lt;1</b><br>11 = Compa<br>10 = Compa<br>01 = Compa<br>00 = Compa | :0>: Comparator FVR Buffe<br>arator FVR Buffer Gain is 4)<br>arator FVR Buffer Gain is 2)<br>arator FVR Buffer Gain is 1)<br>arator FVR Buffer is off | er Gain Selection bits<br>, with output VCDAFVR = 4x VFVR <sup>(2)</sup><br>, with output VCDAFVR = 2x VFVR <sup>(2)</sup><br>, with output VCDAFVR = 1x VFVR |  |  |
| bit 1-0                             | ADFVR<1:0<br>11 = ADC F<br>10 = ADC F<br>01 = ADC F<br>00 = ADC F          | >: ADC FVR Buffer Gain S<br>VR Buffer Gain is 4x, with o<br>VR Buffer Gain is 2x, with o<br>VR Buffer Gain is 1x, with o<br>VR Buffer is off          | election bit<br>butput VADFVR = 4x VFVR <sup>(2)</sup><br>butput VADFVR = 2x VFVR <sup>(2)</sup><br>butput VADFVR = 1x VFVR                                   |  |  |
| Note 1:                             | FVRRDY is alway                                                            | ys '1' on PIC16(L)F1713/6                                                                                                                             | only.                                                                                                                                                         |  |  |

- 2: Fixed Voltage Reference output cannot exceed VDD.
- 3: See Section 15.0 "Temperature Indicator Module" for additional information.

### TABLE 14-2: SUMMARY OF REGISTERS ASSOCIATED WITH FIXED VOLTAGE REFERENCE

| Name   | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2   | Bit 1 | Bit 0 | Register<br>on page |
|--------|-------|--------|-------|-------|-------|---------|-------|-------|---------------------|
| FVRCON | FVREN | FVRRDY | TSEN  | TSRNG | CDAFV | ′R<1:0> | ADFVF | <1:0> | 151                 |

Legend: Shaded cells are not used with the Fixed Voltage Reference.



DS40001726C-page 174

C16(L)F1713/6

#### 18.7.1 CUMULATIVE UNCERTAINTY

It is not possible to create more than one COG clock of uncertainty by successive stages. Consider that the phase-delay stage comes after the blanking stage, the dead-band stage comes after either the blanking or phase-delay stages, and the blanking stage comes after the dead-band stage. When the preceding stage is enabled, the output of that stage is necessarily synchronous with the COG\_clock, which removes any possibility of uncertainty in the succeeding stage.

#### EQUATION 18-1: PHASE, DEAD-BAND, AND BLANKING TIME CALCULATION

| $T_{\min} = \frac{\text{Count}}{F_{COG\_clock}}$             |
|--------------------------------------------------------------|
| $T_{\text{max}} = \frac{\text{Count} + 1}{F_{COG\_clock}}$   |
| $T_{\text{uncertainty}} = T_{\text{max}} - T_{\text{min}}$   |
| Also:<br>$T_{\text{uncertainty}} = \frac{1}{F_{COG\_clock}}$ |
| Where:                                                       |

| т                      | Count    |
|------------------------|----------|
| Rising Phase Delay     | COGxPHR  |
| Falling Phase Delay    | COGxPHF  |
| Rising Dead Band       | COGxDBR  |
| Falling Dead Band      | COGxDBF  |
| Rising Event Blanking  | COGxBLKR |
| Falling Event Blanking | COGxBLKF |

#### EXAMPLE 18-1: TIMER UNCERTAINTY

Given: Count = Ah = 10d $F_{COG\_Clock} = 8MHz$ Therefore: fore:  $T_{\text{uncertainty}} = \frac{1}{F_{COG\_clock}}$  $= \frac{1}{8MHz} = 125ns$ Proof:  $T_{\min} = \frac{Count}{F_{COG\_clock}}$  $= 125ns \bullet 10d = 1.25 \mu s$  $T_{\max} = \frac{Count + 1}{F_{COG \ clock}}$  $= 125ns \bullet (10d + 1)$  $= 1.375 \mu s$ 

Therefore:

$$T_{\text{uncertainty}} = T_{\text{max}} - T_{\text{min}}$$
$$= 1.375 \,\mu s - 1.25 \,\mu s$$
$$= 125 n s$$

| -                |                |                    |                  |                |                  |                  |             |
|------------------|----------------|--------------------|------------------|----------------|------------------|------------------|-------------|
| R/W-0/0          | U-0            | U-0                | U-0              | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u     |
| LCxPOL           | —              | _                  |                  | LCxG4POL       | LCxG3POL         | LCxG2POL         | LCxG1POL    |
| bit 7            |                |                    |                  |                |                  |                  | bit 0       |
|                  |                |                    |                  |                |                  |                  |             |
| Legend:          |                |                    |                  |                |                  |                  |             |
| R = Readable     | bit            | W = Writable       | bit              | U = Unimpler   | mented bit, read | l as '0'         |             |
| u = Bit is unch  | anged          | x = Bit is unkr    | nown             | -n/n = Value a | at POR and BO    | R/Value at all c | ther Resets |
| '1' = Bit is set |                | '0' = Bit is clea  | ared             |                |                  |                  |             |
|                  |                |                    |                  |                |                  |                  |             |
| bit 7            | LCxPOL: LCO    | OUT Polarity C     | ontrol bit       |                |                  |                  |             |
|                  | 1 = The outp   | ut of the logic o  | cell is inverted | 1              |                  |                  |             |
|                  | 0 = The outp   | ut of the logic of | cell is not inve | erted          |                  |                  |             |
| bit 6-4          | Unimplemen     | ted: Read as '     | 0'               |                |                  |                  |             |
| bit 3            | LCxG4POL:      | Gate 4 Output      | Polarity Conti   | rol bit        |                  |                  |             |
|                  | 1 = The outp   | ut of gate 4 is i  | nverted when     | applied to the | logic cell       |                  |             |
|                  | 0 = The outp   | ut of gate 4 is r  | not inverted     |                |                  |                  |             |
| bit 2            | LCxG3POL:      | Gate 3 Output      | Polarity Conti   | rol bit        |                  |                  |             |
|                  | 1 = The output | ut of gate 3 is i  | nverted when     | applied to the | logic cell       |                  |             |
|                  | 0 = 1 he outp  | ut of gate 3 is r  | not inverted     |                |                  |                  |             |
| bit 1            | LCxG2POL:      | Gate 2 Output      | Polarity Conti   | rol bit        |                  |                  |             |
|                  | 1 = The output | ut of gate 2 is i  | nverted when     | applied to the | logic cell       |                  |             |
|                  |                |                    |                  |                |                  |                  |             |
| bit 0            | LCxG1POL:      | Gate 1 Output      | Polarity Conti   | ol bit         | 1                |                  |             |
|                  | 1 = 1 he outp  | ut of gate 1 is i  | nverted when     | applied to the | logic cell       |                  |             |
|                  |                | ui oi yaie i 15 i  |                  |                |                  |                  |             |

# REGISTER 19-2: CLCxPOL: SIGNAL POLARITY CONTROL REGISTER

The pull-up and pull-down resistor values are significantly affected by small variations of ZCPINV. Measuring ZCPINV can be difficult, especially when the waveform is relative to VDD. However, by combining Equations 28-2 and 28-3, the resistor value can be determined from the time difference between the ZCDx\_output high and low periods. Note that the time difference,  $\Delta T$ , is 4\*TOFFSET. The equation for determining the pull-up and pull-down resistor values from the high and low ZCDx\_output periods is shown in Equation 28-4. The ZCDx\_output signal can be directly observed on a pin by routing the ZCDx\_output signal through one of the CLCs.

# **EQUATION 28-4:**

$$R = RSERIES\left(\frac{VBIAS}{VPEAK\left(\sin\left(\pi Freq\frac{(\Delta T)}{2}\right)\right)} - 1\right)$$

R is pull-up or pull-down resistor.

VBIAS is VPULLUP when R is pull-up or VDD when R is pull-down.

 $\Delta T$  is the ZCDOUT high and low period difference.

# 28.6 Handling VPEAK Variations

If the peak amplitude of the external voltage is expected to vary, the series resistor must be selected to keep the ZCD current source and sink below the design maximum range of  $\pm 600 \,\mu$ A and above a reasonable minimum range. A general rule of thumb is that the maximum peak voltage can be no more than six times the minimum peak voltage. To ensure that the maximum current does not exceed  $\pm 600 \,\mu$ A and the minimum is at least  $\pm 100 \,\mu$ A, compute the series resistance as shown in Equation 28-5. The compensating pull-up for this series resistance can be determined with Equation 28-3 because the pull-up value is independent from the peak voltage.

# EQUATION 28-5: SERIES R FOR V RANGE

$$RSERIES = \frac{VMAXPEAK + VMINPEAK}{7 \times 10^{-4}}$$

# 28.7 Operation During Sleep

The ZCD current sources and interrupts are unaffected by Sleep.

# 28.8 Effects of a Reset

The ZCD circuit can be configured to default to the active or inactive state on Power-on Reset (POR). When the ZCDDIS Configuration bit is cleared, the ZCD circuit will be active at POR. When the ZCDDIS Configuration bit is set, the ZCDxEN bit of the ZCDxCON register must be set to enable the ZCD module.

# 30.4.5 START CONDITION

The  $I^2C$  specification defines a Start condition as a transition of SDA from a high to a low state while SCL line is high. A Start condition is always generated by the master and signifies the transition of the bus from an Idle to an Active state. Figure 30-12 shows wave forms for Start and Stop conditions.

A bus collision can occur on a Start condition if the module samples the SDA line low before asserting it low. This does not conform to the  $I^2C$  Specification that states no bus collision can occur on a Start.

## 30.4.6 STOP CONDITION

A Stop condition is a transition of the SDA line from low-to-high state while the SCL line is high.

Note: At least one SCL low time must appear before a Stop is valid, therefore, if the SDA line goes low then high again while the SCL line stays high, only the Start condition is detected.

# 30.4.7 RESTART CONDITION

A Restart is valid any time that a Stop would be valid. A master can issue a Restart if it wishes to hold the bus after terminating the current transfer. A Restart has the same effect on the slave that a Start would, resetting all slave logic and preparing it to clock in an address. The master may want to address the same or another slave. Figure 30-13 shows the wave form for a Restart condition.

In 10-bit Addressing Slave mode a Restart is required for the master to clock data out of the addressed slave. Once a slave has been fully addressed, matching both high and low address bytes, the master can issue a Restart and the high address byte with the  $R/\overline{W}$  bit set. The slave logic will then hold the clock and prepare to clock out data.

After a full match with  $R/\overline{W}$  clear in 10-bit mode, a prior match flag is set and maintained until a Stop condition, a high address with  $R/\overline{W}$  clear, or high address match fails.

# 30.4.8 START/STOP CONDITION INTERRUPT MASKING

The SCIE and PCIE bits of the SSPCON3 register can enable the generation of an interrupt in Slave modes that do not typically support this function. Slave modes where interrupt on Start and Stop detect are already enabled, these bits will have no effect.

# FIGURE 30-12: I<sup>2</sup>C START AND STOP CONDITIONS



# FIGURE 30-13: I<sup>2</sup>C RESTART CONDITION





# 33.0 INSTRUCTION SET SUMMARY

Each instruction is a 14-bit word containing the operation code (opcode) and all required operands. The opcodes are broken into three broad categories.

- Byte Oriented
- · Bit Oriented
- · Literal and Control

The literal and control category contains the most varied instruction word format.

Table 33-3 lists the instructions recognized by the MPASM  $^{\rm TM}$  assembler.

All instructions are executed within a single instruction cycle, with the following exceptions, which may take two or three cycles:

- Subroutine takes two cycles (CALL, CALLW)
- Returns from interrupts or subroutines take two cycles (RETURN, RETLW, RETFIE)
- Program branching takes two cycles (GOTO, BRA, BRW, BTFSS, BTFSC, DECFSZ, INCSFZ)
- One additional instruction cycle will be used when any instruction references an indirect file register and the file select register is pointing to program memory.

One instruction cycle consists of 4 oscillator cycles; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution rate of 1 MHz.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

# 33.1 Read-Modify-Write Operations

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

# TABLE 33-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                              |
| W     | Working register (accumulator)                                                                                                                                                    |
| b     | Bit address within an 8-bit file register                                                                                                                                         |
| k     | Literal field, constant data or label                                                                                                                                             |
| x     | Don't care location (= $0$ or 1).<br>The assembler will generate code with x = $0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                     |
| n     | FSR or INDF number. (0-1)                                                                                                                                                         |
| mm    | Pre-post increment-decrement mode selection                                                                                                                                       |

## TABLE 33-2: ABBREVIATION DESCRIPTIONS

| Field | Description     |  |  |  |
|-------|-----------------|--|--|--|
| PC    | Program Counter |  |  |  |
| TO    | Time-Out bit    |  |  |  |
| С     | Carry bit       |  |  |  |
| DC    | Digit Carry bit |  |  |  |
| Z     | Zero bit        |  |  |  |
| PD    | Power-Down bit  |  |  |  |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                       |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                           |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                    |  |  |  |  |
| Operation:       | See description below                                                                                                                                                                                              |  |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                  |  |  |  |  |
| Description:     | The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>placed back in register 'f'. |  |  |  |  |



| SUBLW            | Subtract W from literal                                                                                                  |                   |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|
| Syntax:          | [label] St                                                                                                               | [label] SUBLW k   |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                      | $0 \le k \le 255$ |  |  |  |  |  |
| Operation:       | $k - (W) \rightarrow (W)$                                                                                                |                   |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                 |                   |  |  |  |  |  |
| Description:     | The W register is subtracted (2's complement method) from the 8-bit literal 'k'. The result is placed in the W register. |                   |  |  |  |  |  |
|                  | <b>C =</b> 0                                                                                                             | W > k             |  |  |  |  |  |
|                  | <b>C =</b> 1                                                                                                             | $W \leq k$        |  |  |  |  |  |
|                  | DC = 0                                                                                                                   | W<3:0> > k<3:0>   |  |  |  |  |  |

**DC =** 1

 $W<3:0> \le k<3:0>$ 

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                                 |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                                    |
| Operands:        | None                                                                                                                                                                                                                                             |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT}, \\ 0 \rightarrow \text{WDT prescaler}, \\ 1 \rightarrow \overline{\text{TO}}, \\ 0 \rightarrow \overline{\text{PD}} \end{array}$                                                            |
| Status Affected: | TO, PD                                                                                                                                                                                                                                           |
| Description:     | The power-down Status bit, $\overline{\text{PD}}$ is<br>cleared. Time-out Status bit, $\overline{\text{TO}}$ is<br>set. Watchdog Timer and its<br>prescaler are cleared.<br>The processor is put into Sleep mode<br>with the oscillator stopped. |

| SUBWF            | Subtract W from f                                                                                                                                                                          |                 |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|
| Syntax:          | [label] SL                                                                                                                                                                                 | JBWF f,d        |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                          |                 |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                      |                 |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                   |                 |  |  |  |  |
| Description:     | Subtract (2's complement method) W<br>register from register 'f'. If 'd' is '0', the<br>result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f. |                 |  |  |  |  |
|                  | <b>C =</b> 0                                                                                                                                                                               | W > f           |  |  |  |  |
|                  | <b>C =</b> 1                                                                                                                                                                               | $W \leq f$      |  |  |  |  |
|                  | DC = 0                                                                                                                                                                                     | W<3:0> > f<3:0> |  |  |  |  |
|                  | DC = 1                                                                                                                                                                                     | W<3:0> ≤ f<3:0> |  |  |  |  |

| SUBWFB           | Subtract W from f with Borrow                                                                                                                                                                     |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | SUBWFB f {,d}                                                                                                                                                                                     |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                                       |  |  |  |  |
| Operation:       | $(f) - (W) - (\overline{B}) \rightarrow dest$                                                                                                                                                     |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                                          |  |  |  |  |
| Description:     | Subtract W and the BORROW flag<br>(CARRY) from register 'f' (2's<br>complement method). If 'd' is '0', the<br>result is stored in W. If 'd' is '1', the<br>result is stored back in register 'f'. |  |  |  |  |

| TABLE 34-9: | PLL CLOCK TIMING SPECIFICATIONS |
|-------------|---------------------------------|
|-------------|---------------------------------|

| Standard Operating Conditions (unless otherwise stated) |                     |                               |        |      |        |       |            |  |
|---------------------------------------------------------|---------------------|-------------------------------|--------|------|--------|-------|------------|--|
| Param<br>No.                                            | Sym.                | Characteristic                | Min.   | Тур† | Max.   | Units | Conditions |  |
| F10                                                     | Fosc                | Oscillator Frequency Range    | 4      | _    | 8      | MHz   |            |  |
| F11                                                     | Fsys                | On-Chip VCO System Frequency  | 16     | _    | 32     | MHz   |            |  |
| F12                                                     | TRC                 | PLL Start-up Time (Lock Time) | —      |      | 2      | ms    |            |  |
| F13*                                                    | $\Delta \text{CLK}$ | CLKOUT Stability (Jitter)     | -0.25% |      | +0.25% | %     |            |  |
| * These parameters are characterized but not tested.    |                     |                               |        |      |        |       |            |  |

These parameters are characterized but not tested.

t Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 35-7: IDD, EC Oscillator LP Mode, Fosc = 32 kHz, PIC16LF1713/6 Only.



FIGURE 35-8: IDD, EC Oscillator LP Mode, Fosc = 32 kHz, PIC16F1713/6 Only.



FIGURE 35-9: IDD, EC Oscillator LP Mode, Fosc = 500 kHz, PIC16LF1713/6 Only.



FIGURE 35-11: IDD Typical, EC Oscillator MP Mode, PIC16LF1713/6 Only.



FIGURE 35-10: IDD, EC Oscillator LP Mode, Fosc = 500 kHz, PIC16F1713/6 Only.



FIGURE 35-12: IDD Maximum, EC Oscillator MP Mode, PIC16LF1713/6 Only.

Note: Unless otherwise noted, VIN = 5V, Fosc = 300 kHz, CIN = 0.1  $\mu$ F, TA = 25°C.



FIGURE 35-25: IDD Typical, HFINTOSC Mode, PIC16F1713/6 Only.



FIGURE 35-26: IDD Maximum, HFINTOSC Mode, PIC16F1713/6 Only.



FIGURE 35-27: IDD Typical, HS Oscillator, 25°C, PIC16LF1713/6 Only.



FIGURE 35-28: IDD Maximum, HS Oscillator, PIC16LF1713/6 Only.



FIGURE 35-29: IDD Typical, HS Oscillator, 25°C, PIC16F1713/6 Only.



FIGURE 35-30: IDD Maximum, HS Oscillator, PIC16F1713/6 Only.