

Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                                             |
|---------------------------------|-----------------------------------------------------------------------------|
| Product Status                  | Obsolete                                                                    |
| Programmable Type               | In System Programmable                                                      |
| Delay Time tpd(1) Max           | 5 ns                                                                        |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                                   |
| Number of Logic Elements/Blocks | 16                                                                          |
| Number of Macrocells            | 256                                                                         |
| Number of Gates                 | -                                                                           |
| Number of I/O                   | 160                                                                         |
| Operating Temperature           | -40°C ~ 105°C (TJ)                                                          |
| Mounting Type                   | Surface Mount                                                               |
| Package / Case                  | 256-LBGA                                                                    |
| Supplier Device Package         | 256-FTBGA (17x17)                                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/lattice-semiconductor/lc4256v-5ft256bi |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Table 2. ispMACH 4000Z Family Selection Guide

|                        | ispMACH 4032ZC      | ispMACH 4064ZC                               | ispMACH 4128ZC       | ispMACH 4256ZC                    |
|------------------------|---------------------|----------------------------------------------|----------------------|-----------------------------------|
| Macrocells             | 32                  | 64                                           | 128                  | 256                               |
| I/O + Dedicated Inputs | 32+4/32+4           | 32+4/32+12/<br>64+10/64+10                   | 64+10/96+4           | 64+10/96+6/<br>128+4              |
| t <sub>PD</sub> (ns)   | 3.5                 | 3.7                                          | 4.2                  | 4.5                               |
| t <sub>S</sub> (ns)    | 2.2                 | 2.5                                          | 2.7                  | 2.9                               |
| t <sub>CO</sub> (ns)   | 3.0                 | 3.2                                          | 3.5                  | 3.8                               |
| f <sub>MAX</sub> (MHz) | 267                 | 250                                          | 220                  | 200                               |
| Supply Voltage (V)     | 1.8                 | 1.8                                          | 1.8                  | 1.8                               |
| Max. Standby Icc (μA)  | 20                  | 25                                           | 35                   | 55                                |
| Pins/Package           | 48 TQFP<br>56 csBGA | 48 TQFP<br>56 csBGA<br>100 TQFP<br>132 csBGA | 100 TQFP<br>132csBGA | 100 TQFP<br>132 csBGA<br>176 TQFP |

## ispMACH 4000 Introduction

The high performance ispMACH 4000 family from Lattice offers a SuperFAST CPLD solution. The family is a blend of Lattice's two most popular architectures: the ispLSI® 2000 and ispMACH 4A. Retaining the best of both families, the ispMACH 4000 architecture focuses on significant innovations to combine the highest performance with low power in a flexible CPLD family.

The ispMACH 4000 combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration.

The ispMACH 4000 family offers densities ranging from 32 to 512 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP), Chip Scale BGA (csBGA) and Fine Pitch Thin BGA (ftBGA) packages ranging from 44 to 256 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters.

The ispMACH 4000 family has enhanced system integration capabilities. It supports 3.3V (4000V), 2.5V (4000B) and 1.8V (4000C/Z) supply voltages and 3.3V, 2.5V and 1.8V interface voltages. Additionally, inputs can be safely driven up to 5.5V when an I/O bank is configured for 3.3V operation, making this family 5V tolerant. The ispMACH 4000 also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. The ispMACH 4000 family members are 3.3V/ 2.5V/1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. The 1532 interface signals TCK, TMS, TDI and TDO are referenced to  $V_{CC}$  (logic core).

#### Overview

The ispMACH 4000 devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1.

Figure 1. Functional Block Diagram



The I/Os in the ispMACH 4000 are split into two banks. Each bank has a separate I/O power supply. Inputs can support a variety of standards independent of the chip or bank power supply. Outputs support the standards compatible with the power supply provided to the bank. Support for a variety of standards helps designers implement designs in mixed voltage environments. In addition, 5V tolerant inputs are specified within an I/O bank that is connected to  $V_{CCO}$  of 3.0V to 3.6V for LVCMOS 3.3, LVTTL and PCI interfaces.

## ispMACH 4000 Architecture

There are a total of two GLBs in the ispMACH 4032, increasing to 32 GLBs in the ispMACH 4512. Each GLB has 36 inputs. All GLB inputs come from the GRP and all outputs from the GLB are brought back into the GRP to be connected to the inputs of any other GLB on the device. Even if feedback signals return to the same GLB, they still must go through the GRP. This mechanism ensures that GLBs communicate with each other with consistent and predictable delays. The outputs from the GLB are also sent to the ORP. The ORP then sends them to the associated I/O cells in the I/O block.

## Generic Logic Block

The ispMACH 4000 GLB consists of a programmable AND array, logic allocator, 16 macrocells and a GLB clock generator. Macrocells are decoupled from the product terms through the logic allocator and the I/O pins are decoupled from macrocells through the ORP. Figure 2 illustrates the GLB.

Figure 3. AND Array



#### **Enhanced Logic Allocator**

Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term cluster is associated with a macrocell. The cluster size for the ispMACH 4000 family is 4+1 (total 5) product terms. The software automatically considers the availability and distribution of product term clusters as it fits the functions within a GLB. The logic allocator is designed to provide three speed paths: 5-PT fast bypass path, 20-PT Speed Locking path and an up to 80-PT path. The availability of these three paths lets designers trade timing variability for increased performance.

The enhanced Logic Allocator of the ispMACH 4000 family consists of the following blocks:

- Product Term Allocator
- Cluster Allocator
- Wide Steering Logic

Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB.

Figure 4. Macrocell Slice



- LVTTL
- LVCMOS 1.8
- LVCMOS 3.3
- 3.3V PCI Compatible
- LVCMOS 2.5

All of the I/Os and dedicated inputs have the capability to provide a bus-keeper latch, Pull-up Resistor or Pull-down Resistor. A fourth option is to provide none of these. The selection is done on a global basis. The default in both hardware and software is such that when the device is erased or if the user does not specify, the input structure is configured to be a Pull-up Resistor.

Each ispMACH 4000 device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for fast slew or slow slew. The typical edge rate difference between fast and slow slew setting is 20%. For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer reflections, less noise and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed.

#### **Global OE Generation**

Most ispMACH 4000 family devices have a 4-bit wide Global OE Bus, except the ispMACH 4032 device that has a 2-bit wide Global OE Bus. This bus is derived from a 4-bit internal global OE PT bus and two dual purpose I/O or GOE pins. Each signal that drives the bus can optionally be inverted.

Each GLB has a block-level OE PT that connects to all bits of the Global OE PT bus with four fuses. Hence, for a 256-macrocell device (with 16 blocks), each line of the bus is driven from 16 OE product terms. Figures 9 and 10 show a graphical representation of the global OE generation.

Figure 9. Global OE Generation for All Devices Except ispMACH 4032



#### **IEEE 1532-Compliant In-System Programming**

Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality and the ability to make in-field modifications. All ispMACH 4000 devices provide In-System Programming (ISP™) capability through the Boundary Scan Test Access Port. This capability has been implemented in a manner that ensures that the port remains complaint to the IEEE 1149.1 standard. By using IEEE 1149.1 as the communication interface through which ISP is achieved, users get the benefit of a standard, well-defined interface. All ispMACH 4000 devices are also compliant with the IEEE 1532 standard.

The ispMACH 4000 devices can be programmed across the commercial temperature and voltage range. The PC-based Lattice software facilitates in-system programming of ispMACH 4000 devices. The software takes the JEDEC file output produced by the design implementation software, along with information about the scan chain, and creates a set of vectors used to drive the scan chain. The software can use these vectors to drive a scan chain via the parallel port of a PC. Alternatively, the software can output files in formats understood by common automated test equipment. This equipment can then be used to program ispMACH 4000 devices during the testing of a circuit board.

### **User Electronic Signature**

The User Electronic Signature (UES) allows the designer to include identification bits or serial numbers inside the device, stored in E<sup>2</sup>CMOS memory. The ispMACH 4000 device contains 32 UES bits that can be configured by the user to store unique data such as ID codes, revision numbers or inventory control codes.

### **Security Bit**

A programmable security bit is provided on the ispMACH 4000 devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device.

## **Hot Socketing**

The ispMACH 4000 devices are well-suited for applications that require hot socketing capability. Hot socketing a device requires that the device, during power-up and down, can tolerate active signals on the I/Os and inputs without being damaged. Additionally, it requires that the effects of I/O pin loading be minimal on active signals. The isp-MACH 4000 devices provide this capability for input voltages in the range 0V to 3.0V.

## **Density Migration**

The ispMACH 4000 family has been designed to ensure that different density devices in the same package have the same pin-out. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is possible to shift a lower utilization design targeted for a high density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case.

# Supply Current, ispMACH 4000V/B/C

#### **Over Recommended Operating Conditions**

| Symbol                           | Parameter                      | Condition  | Min. | Тур. | Max.     | Units |
|----------------------------------|--------------------------------|------------|------|------|----------|-------|
| ispMACH 4                        | 032V/B/C                       | •          |      |      |          |       |
|                                  |                                | Vcc = 3.3V | _    | 11.8 | _        | mA    |
| ICC <sup>1,2,3</sup>             | Operating Power Supply Current | Vcc = 2.5V | _    | 11.8 | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 1.8  | _        | mA    |
|                                  |                                | Vcc = 3.3V | _    | 11.3 | _        | mA    |
| ICC⁴                             | Standby Power Supply Current   | Vcc = 2.5V | _    | 11.3 | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 1.3  | _        | mA    |
| ispMACH 4                        | 064V/B/C                       | •          | •    | •    |          |       |
|                                  |                                | Vcc = 3.3V | _    | 12   | _        | mA    |
| ICC <sup>1,2,3</sup>             | Operating Power Supply Current | Vcc = 2.5V | _    | 12   | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 2    | _        | mA    |
|                                  |                                | Vcc = 3.3V | _    | 11.5 | _        | mA    |
| ICC <sup>5</sup>                 | Standby Power Supply Current   | Vcc = 2.5V | _    | 11.5 | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 1.5  | _        | mA    |
| ispMACH 4                        | 128V/B/C                       |            |      | 1    | l        | I     |
|                                  |                                | Vcc = 3.3V | _    | 12   |          | mA    |
| ICC <sup>1,2,3</sup>             | Operating Power Supply Current | Vcc = 2.5V | _    | 12   | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 2    | _        | mA    |
|                                  |                                | Vcc = 3.3V | _    | 11.5 | _        | mA    |
| ICC⁴                             | Standby Power Supply Current   | Vcc = 2.5V | _    | 11.5 | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 1.5  | _        | mA    |
| ispMACH 4                        | 256V/B/C                       |            |      | ı    | l        |       |
| -                                |                                | Vcc = 3.3V | _    | 12.5 | _        | mA    |
| I <sub>CC</sub> <sup>1,2,3</sup> | Operating Power Supply Current | Vcc = 2.5V | _    | 12.5 | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 2.5  | _        | mA    |
|                                  |                                | Vcc = 3.3V | _    | 12   | _        | mA    |
| I <sub>CC</sub> ⁴                | Standby Power Supply Current   | Vcc = 2.5V | _    | 12   | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 2    | _        | mA    |
| ispMACH 4                        | 384V/B/C                       |            |      | ı    | l        |       |
| -                                |                                | Vcc = 3.3V |      | 13.5 | _        | mA    |
| I <sub>CC</sub> <sup>1,2,3</sup> | Operating Power Supply Current | Vcc = 2.5V | _    | 13.5 | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 3.5  | _        | mA    |
|                                  |                                | Vcc = 3.3V | _    | 12.5 | _        | mA    |
| I <sub>CC</sub> ⁴                | Standby Power Supply Current   | Vcc = 2.5V | _    | 12.5 | _        | mA    |
| 30                               |                                | Vcc = 1.8V | _    | 2.5  | _        | mA    |
| ispMACH 4                        | 512V/B/C                       |            |      | 1    | <u>I</u> |       |
| •                                |                                | Vcc = 3.3V | _    | 14   | _        | mA    |
| I <sub>CC</sub> <sup>1,2,3</sup> | Operating Power Supply Current | Vcc = 2.5V | _    | 14   | _        | mA    |
|                                  |                                | Vcc = 1.8V | _    | 4    | _        | mA    |

## I/O DC Electrical Characteristics

#### **Over Recommended Operating Conditions**

|                   |         | V <sub>IL</sub>                     | V <sub>IH</sub>                     |         | V <sub>OL</sub>      | V <sub>OH</sub>         | l <sub>OL</sub> <sup>1</sup> | I <sub>OH</sub> <sup>1</sup> |
|-------------------|---------|-------------------------------------|-------------------------------------|---------|----------------------|-------------------------|------------------------------|------------------------------|
| Standard          | Min (V) | Max (V)                             | Min (V)                             | Max (V) | Max (V)              | Min (V)                 | (mA)                         | (mA)                         |
| LVTTL             | -0.3    | 0.80                                | 2.0                                 | 5.5     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| LVIIL             | -0.5    | 0.00                                | 2.0                                 | 5.5     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 3.3        | -0.3    | 0.80                                | 2.0                                 | 5.5     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| EV OIVIOU 3.3     | -0.5    | 0.00                                | 2.0                                 | 5.5     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 2.5        | -0.3    | 0.70                                | 1.70                                | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.40 | 8.0                          | -4.0                         |
| EVOIVIOU 2.5      | -0.0    | 0.70                                | 1.70                                | 0.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 1.8        | -0.3    | 0.63                                | 1.17                                | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.45 | 2.0                          | -2.0                         |
| (4000V/B)         | -0.5    | 0.03                                | 1.17                                | 3.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| LVCMOS 1.8        | -0.3    | 0.35 * V <sub>CC</sub>              | 0.65 * V <sub>CC</sub>              | 3.6     | 0.40                 | V <sub>CCO</sub> - 0.45 | 2.0                          | -2.0                         |
| (4000C/Z)         | -0.5    | 0.55 V <sub>CC</sub>                | 0.03 VCC                            | 3.0     | 0.20                 | V <sub>CCO</sub> - 0.20 | 0.1                          | -0.1                         |
| PCI 3.3 (4000V/B) | -0.3    | 1.08                                | 1.5                                 | 5.5     | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub>    | 1.5                          | -0.5                         |
| PCI 3.3 (4000C/Z) | -0.3    | 0.3 * 3.3 * (V <sub>CC</sub> / 1.8) | 0.5 * 3.3 * (V <sub>CC</sub> / 1.8) | 5.5     | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub>    | 1.5                          | -0.5                         |

<sup>1.</sup> The average DC current drawn by I/Os between adjacent bank GND connections, or between the last GND in an I/O bank and the end of the I/O bank, as shown in the logic signals connection table, shall not exceed *n*\*8mA. Where *n* is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank.

# ispMACH 4000Z External Switching Characteristics

#### **Over Recommended Operating Conditions**

|                               |                                                                            | -3   | 35   | -3   | 37   | -4   | -42  |       |
|-------------------------------|----------------------------------------------------------------------------|------|------|------|------|------|------|-------|
| Parameter                     | Description <sup>1, 2, 3</sup>                                             | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| t <sub>PD</sub>               | 5-PT bypass combinatorial propagation delay                                |      | 3.5  |      | 3.7  | _    | 4.2  | ns    |
| t <sub>PD_MC</sub>            | 20-PT combinatorial propagation delay through macrocell                    | _    | 4.4  | _    | 4.7  | _    | 5.7  | ns    |
| t <sub>S</sub>                | GLB register setup time before clock                                       | 2.2  | _    | 2.5  | _    | 2.7  | _    | ns    |
| t <sub>ST</sub>               | GLB register setup time before clock with T-type register                  | 2.4  | _    | 2.7  | _    | 2.9  | _    | ns    |
| t <sub>SIR</sub>              | GLB register setup time before clock, input register path                  | 1.0  | _    | 1.1  | _    | 1.3  | _    | ns    |
| t <sub>SIRZ</sub>             | GLB register setup time before clock with zero hold                        | 2.0  | _    | 2.1  | _    | 2.6  | _    | ns    |
| t <sub>H</sub>                | GLB register hold time after clock                                         | 0.0  | _    | 0.0  | _    | 0.0  | _    | ns    |
| t <sub>HT</sub>               | GLB register hold time after clock with T-type register                    | 0.0  | _    | 0.0  | _    | 0.0  | _    | ns    |
| t <sub>HIR</sub>              | GLB register hold time after clock, input register path                    | 1.0  | _    | 1.0  | _    | 1.3  | _    | ns    |
| t <sub>HIRZ</sub>             | GLB register hold time after clock, input register path with zero hold     | 0.0  | _    | 0.0  | _    | 0.0  | _    | ns    |
| t <sub>CO</sub>               | GLB register clock-to-output delay                                         |      | 3.0  |      | 3.2  | _    | 3.5  | ns    |
| t <sub>R</sub>                | External reset pin to output delay                                         |      | 5.0  |      | 6.0  | _    | 7.3  | ns    |
| t <sub>RW</sub>               | External reset pulse duration                                              | 1.5  | _    | 1.7  | _    | 2.0  | _    | ns    |
| t <sub>PTOE/DIS</sub>         | Input to output local product term output enable/disable                   | _    | 7.0  | _    | 8.0  | _    | 8.0  | ns    |
| t <sub>GPTOE/DIS</sub>        | Input to output global product term output enable/disable                  | _    | 6.5  | _    | 7.0  | _    | 8.0  | ns    |
| t <sub>GOE/DIS</sub>          | Global OE input to output enable/disable                                   | _    | 4.5  | _    | 4.5  | _    | 4.8  | ns    |
| t <sub>CW</sub>               | Global clock width, high or low                                            | 1.0  | _    | 1.5  | _    | 1.8  | _    | ns    |
| t <sub>GW</sub>               | Global gate width low (for low transparent) or high (for high transparent) | 1.0  | _    | 1.5  | _    | 1.8  | _    | ns    |
| t <sub>WIR</sub>              | Input register clock width, high or low                                    | 1.0  | _    | 1.5  | _    | 1.8  | _    | ns    |
| f <sub>MAX</sub> <sup>4</sup> | Clock frequency with internal feedback                                     | _    | 267  | _    | 250  | _    | 220  | MHz   |
| f <sub>MAX</sub> (Ext.)       | clock frequency with external feedback, $[1 / (t_S + t_{CO})]$             | _    | 192  | _    | 175  | _    | 161  | MHz   |

<sup>1.</sup> Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards.

Timing v.2.2

<sup>2.</sup> Measured using standard switching GRP loading of 1 and 1 output switching.

<sup>3.</sup> Pulse widths and clock widths less than minimum will cause unknown behavior.

<sup>4.</sup> Standard 16-bit counter using GRP feedback.

# ispMACH 4000V/B/C Internal Timing Parameters

#### **Over Recommended Operating Conditions**

| Parameter            | Description                                         | -2   | 2.5  | -2   | 2.7  | -    | 3    | -3   | 3.5  | Units |
|----------------------|-----------------------------------------------------|------|------|------|------|------|------|------|------|-------|
| In/Out Delays        | 5                                                   |      |      | I.   |      |      |      |      |      |       |
| t <sub>IN</sub>      | Input Buffer Delay                                  | _    | 0.60 | _    | 0.60 | _    | 0.70 | _    | 0.70 | ns    |
| t <sub>GOE</sub>     | Global OE Pin Delay                                 | _    | 2.04 | _    | 2.54 | _    | 3.04 | _    | 3.54 | ns    |
| t <sub>GCLK_IN</sub> | Global Clock Input Buffer Delay                     | _    | 0.78 | _    | 1.28 | _    | 1.28 | _    | 1.28 | ns    |
| t <sub>BUF</sub>     | Delay through Output Buffer                         | _    | 0.85 | _    | 0.85 | _    | 0.85 | _    | 0.85 | ns    |
| t <sub>EN</sub>      | Output Enable Time                                  | _    | 0.96 | _    | 0.96 | _    | 0.96 | _    | 0.96 | ns    |
| t <sub>DIS</sub>     | Output Disable Time                                 | _    | 0.96 | _    | 0.96 | _    | 0.96 | _    | 0.96 | ns    |
| Routing/GLB          | Delays                                              |      |      | •    |      |      |      |      |      |       |
| t <sub>ROUTE</sub>   | Delay through GRP                                   | _    | 0.61 | _    | 0.81 | _    | 1.01 | _    | 1.01 | ns    |
| t <sub>MCELL</sub>   | Macrocell Delay                                     | —    | 0.45 | —    | 0.55 | —    | 0.55 |      | 0.65 | ns    |
| t <sub>INREG</sub>   | Input Buffer to Macrocell Register Delay            | _    | 0.11 | _    | 0.31 | _    | 0.31 | _    | 0.31 | ns    |
| t <sub>FBK</sub>     | Internal Feedback Delay                             | _    | 0.00 | _    | 0.00 |      | 0.00 |      | 0.00 | ns    |
| t <sub>PDb</sub>     | 5-PT Bypass Propagation Delay                       | _    | 0.44 | _    | 0.44 | _    | 0.44 | _    | 0.94 | ns    |
| t <sub>PDi</sub>     | Macrocell Propagation Delay                         | _    | 0.64 | _    | 0.64 |      | 0.64 |      | 0.94 | ns    |
| Register/Late        | ch Delays                                           |      |      | •    |      |      |      |      |      |       |
| t <sub>S</sub>       | D-Register Setup Time<br>(Global Clock)             | 0.92 | _    | 1.12 | _    | 1.02 | _    | 0.92 | _    | ns    |
| t <sub>S_PT</sub>    | D-Register Setup Time<br>(Product Term Clock)       | 1.42 | _    | 1.32 | _    | 1.32 | _    | 1.32 | _    | ns    |
| t <sub>ST</sub>      | T-Register Setup Time<br>(Global Clock)             | 1.12 | _    | 1.32 | _    | 1.22 | _    | 1.12 | _    | ns    |
| t <sub>ST_PT</sub>   | T-Register Setup Time<br>(Product Term Clock)       | 1.42 | _    | 1.32 | _    | 1.32 | _    | 1.32 | _    | ns    |
| t <sub>H</sub>       | D-Register Hold Time                                | 0.88 |      | 0.68 |      | 0.98 |      | 1.08 |      | ns    |
| t <sub>HT</sub>      | T-Register Hold Time                                | 0.88 | _    | 0.68 | _    | 0.98 | _    | 1.08 | _    | ns    |
| t <sub>SIR</sub>     | D-Input Register Setup Time<br>(Global Clock)       | 0.82 | _    | 1.37 | _    | 1.27 | _    | 1.27 | _    | ns    |
| t <sub>SIR_PT</sub>  | D-Input Register Setup Time<br>(Product Term Clock) | 1.45 | _    | 1.45 | _    | 1.45 | _    | 1.45 | _    | ns    |
| t <sub>HIR</sub>     | D-Input Register Hold Time<br>(Global Clock)        | 0.88 | _    | 0.63 | _    | 0.73 | _    | 0.73 | _    | ns    |
| t <sub>HIR_PT</sub>  | D-Input Register Hold Time<br>(Product Term Clock)  | 0.88 | _    | 0.63 | _    | 0.73 | _    | 0.73 | _    | ns    |
| t <sub>COi</sub>     | Register Clock to Output/Feedback MUX Time          | _    | 0.52 | _    | 0.52 | _    | 0.52 | _    | 0.52 | ns    |
| t <sub>CES</sub>     | Clock Enable Setup Time                             | 2.25 | _    | 2.25 | _    | 2.25 | _    | 2.25 | _    | ns    |
| t <sub>CEH</sub>     | Clock Enable Hold Time                              | 1.88 | _    | 1.88 | _    | 1.88 | _    | 1.88 | _    | ns    |
| t <sub>SL</sub>      | Latch Setup Time<br>(Global Clock)                  | 0.92 | _    | 1.12 | _    | 1.02 | _    | 0.92 | _    | ns    |
| t <sub>SL_PT</sub>   | Latch Setup Time (Product Term Clock)               | 1.42 | _    | 1.32 | _    | 1.32 | _    | 1.32 | _    | ns    |
| t <sub>HL</sub>      | Latch Hold Time                                     | 1.17 | _    | 1.17 | _    | 1.17 | _    | 1.17 | _    | ns    |
| t <sub>GOi</sub>     | Latch Gate to Output/Feedback<br>MUX Time           | _    | 0.33 | _    | 0.33 | _    | 0.33 | _    | 0.33 | ns    |

# ispMACH 4000V/B/C Timing Adders<sup>1</sup>

| Adder                         | Base                                                         |                                            | -2   | 25   | -2   | 27   | -    | 3    | -3   | 35   |       |
|-------------------------------|--------------------------------------------------------------|--------------------------------------------|------|------|------|------|------|------|------|------|-------|
| Туре                          | Parameter                                                    | Description                                | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| Optional Delay                | Adders                                                       |                                            |      | •    |      | •    |      | •    |      | •    | •     |
| t <sub>INDIO</sub>            | t <sub>INREG</sub>                                           | Input register delay                       | _    | 0.95 | _    | 1.00 | _    | 1.00 | _    | 1.00 | ns    |
| t <sub>EXP</sub>              | t <sub>MCELL</sub>                                           | Product term expander delay                | _    | 0.33 | _    | 0.33 | _    | 0.33 | _    | 0.33 | ns    |
| t <sub>ORP</sub>              | _                                                            | Output routing pool delay                  | _    | 0.05 | _    | 0.05 | _    | 0.05 | _    | 0.05 | ns    |
| t <sub>BLA</sub>              | t <sub>ROUTE</sub>                                           | Additional block loading adder             | _    | 0.03 | _    | 0.05 | _    | 0.05 | _    | 0.05 | ns    |
| t <sub>IOI</sub> Input Adjust | ers                                                          |                                            |      |      |      |      |      |      |      |      | •     |
| LVTTL_in                      | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVTTL standard                       | _    | 0.60 | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS33_in                   | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 3.3 standard                  | _    | 0.60 | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS25_in                   | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 2.5 standard                  | _    | 0.60 | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS18_in                   | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 1.8 standard                  | _    | 0.00 | _    | 0.00 | _    | 0.00 | _    | 0.00 | ns    |
| PCI_in                        | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using PCI compatible input                 | _    | 0.60 | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| t <sub>IOO</sub> Output Adju  | isters                                                       |                                            |      |      |      | ,    |      |      |      |      | •     |
| LVTTL_out                     | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>        | Output configured as TTL buffer            | _    | 0.20 | _    | 0.20 | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS33_out                  | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>        | Output configured as 3.3V buffer           | _    | 0.20 | _    | 0.20 | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS25_out                  | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>        | Output configured as 2.5V buffer           | _    | 0.10 | _    | 0.10 | _    | 0.10 | _    | 0.10 | ns    |
| LVCMOS18_out                  | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>        | Output configured as 1.8V buffer           | _    | 0.00 | _    | 0.00 | _    | 0.00 | _    | 0.00 | ns    |
| PCI_out                       | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>        | Output configured as PCI compatible buffer | _    | 0.20 | _    | 0.20 | _    | 0.20 | _    | 0.20 | ns    |
| Slow Slew                     | t <sub>BUF</sub> , t <sub>EN</sub>                           | Output configured for slow slew rate       | _    | 1.00 | _    | 1.00 | _    | 1.00 | _    | 1.00 | ns    |

Timing v.3.2

Note: Open drain timing is the same as corresponding LVCMOS timing.

1. Refer to TN1004, <a href="mailto:ispMACH 4000 Timing Model Design and Usage Guidelines">ispMACH 4000 Timing Model Design and Usage Guidelines</a> for information regarding use of these adders.

# ispMACH 4000Z Timing Adders <sup>1</sup>

| Adder                          | Base                                                      |                                            | -3   | 35   | -3   | 37   | -4   | 12   |       |
|--------------------------------|-----------------------------------------------------------|--------------------------------------------|------|------|------|------|------|------|-------|
| Туре                           | Parameter                                                 | Description                                | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| Optional Delay A               | Adders                                                    | •                                          |      |      |      |      |      |      |       |
| t <sub>INDIO</sub>             | t <sub>INREG</sub>                                        | Input register delay                       | _    | 1.00 | _    | 1.00 | _    | 1.30 | ns    |
| t <sub>EXP</sub>               | t <sub>MCELL</sub>                                        | Product term expander delay                | _    | 0.40 | _    | 0.40 | _    | 0.45 | ns    |
| t <sub>ORP</sub>               | _                                                         | Output routing pool delay                  | _    | 0.40 | _    | 0.40 | _    | 0.40 | ns    |
| t <sub>BLA</sub>               | t <sub>ROUTE</sub>                                        | Additional block load-<br>ing adder        | _    | 0.04 | _    | 0.05 | _    | 0.05 | ns    |
| t <sub>IOI</sub> Input Adjuste | ers                                                       |                                            |      |      |      | •    |      | •    | •     |
| LVTTL_in                       | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVTTL standard                       | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS33_in                    | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVCMOS 3.3 standard                  | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS25_in                    | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVCMOS 2.5 standard                  | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS18_in                    | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVCMOS 1.8 standard                  | _    | 0.00 | _    | 0.00 | _    | 0.00 | ns    |
| PCI_in                         | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using PCI compatible input                 | _    | 0.60 | _    | 0.60 | _    | 0.60 | ns    |
| t <sub>IOO</sub> Output Adju   | sters                                                     | 1                                          |      | I.   | I.   |      | I.   |      | •     |
| LVTTL_out                      | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as TTL buffer            | _    | 0.20 | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS33_out                   | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as 3.3V buffer           | _    | 0.20 | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS25_out                   | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as 2.5V buffer           | _    | 0.10 | _    | 0.10 | _    | 0.10 | ns    |
| LVCMOS18_out                   | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>     | Output configured as 1.8V buffer           | _    | 0.00 | _    | 0.00 | _    | 0.00 | ns    |
| PCI_out                        | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub>     | Output configured as PCI compatible buffer | _    | 0.20 | _    | 0.20 | _    | 0.20 | ns    |
| Slow Slew                      | t <sub>BUF,</sub> t <sub>EN</sub>                         | Output configured for slow slew rate       | _    | 1.00 | _    | 1.00 | _    | 1.00 | ns    |

Timing v.2.2

Note: Open drain timing is the same as corresponding LVCMOS timing.

Tim

Refer to TN1004, <u>ispMACH 4000 Timing Model Design and Usage Guidelines</u> for information regarding the use of these adders.

# ispMACH 4000Z Timing Adders (Cont.)<sup>1</sup>

| Adder                         | Base                                                      |                                            | -4   | <b>1</b> 5 | -    | 5    | -7   | 75   |       |
|-------------------------------|-----------------------------------------------------------|--------------------------------------------|------|------------|------|------|------|------|-------|
| Туре                          | Parameter                                                 | Description                                | Min. | Max.       | Min. | Max. | Min. | Max. | Units |
| Optional Delay A              | Adders                                                    |                                            |      |            | I.   |      |      | •    | I.    |
| t <sub>INDIO</sub>            | t <sub>INREG</sub>                                        | Input register delay                       | _    | 1.30       | _    | 1.30 | _    | 1.30 | ns    |
| t <sub>EXP</sub>              | t <sub>MCELL</sub>                                        | Product term expander delay                | _    | 0.45       | _    | 0.45 | _    | 0.50 | ns    |
| t <sub>ORP</sub>              | _                                                         | Output routing pool delay                  | _    | 0.40       | _    | 0.40 | _    | 0.40 | ns    |
| t <sub>BLA</sub>              | t <sub>ROUTE</sub>                                        | Additional block load-<br>ing adder        | _    | 0.05       | _    | 0.05 | _    | 0.05 | ns    |
| t <sub>IOI</sub> Input Adjust | ers                                                       |                                            |      |            | I.   |      |      | •    | I.    |
| LVTTL_in                      | t <sub>IN</sub> , t <sub>GCLK_IN</sub> , t <sub>GOE</sub> | Using LVTTL standard                       | _    | 0.60       | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS33_in                   | t <sub>IN,</sub> t <sub>GCLK_IN</sub> , t <sub>GOE</sub>  | Using LVCMOS 3.3 standard                  | _    | 0.60       | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS25_in                   | t <sub>IN,</sub> t <sub>GCLK_IN</sub> , t <sub>GOE</sub>  | Using LVCMOS 2.5 standard                  | _    | 0.60       | _    | 0.60 | _    | 0.60 | ns    |
| LVCMOS18_in                   | t <sub>IN,</sub> t <sub>GCLK_IN</sub> , t <sub>GOE</sub>  | Using LVCMOS 1.8 standard                  | _    | 0.00       | _    | 0.00 | _    | 0.00 | ns    |
| PCI_in                        | t <sub>IN,</sub> t <sub>GCLK_IN</sub> , t <sub>GOE</sub>  | Using PCI compatible input                 | _    | 0.60       | _    | 0.60 | _    | 0.60 | ns    |
| t <sub>IOO</sub> Output Adju  | ısters                                                    |                                            |      |            |      | •    |      | •    |       |
| LVTTL_out                     | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as TTL buffer            | _    | 0.20       | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS33_out                  | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as 3.3V buffer           | _    | 0.20       | _    | 0.20 | _    | 0.20 | ns    |
| LVCMOS25_out                  | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as 2.5V buffer           | _    | 0.10       | _    | 0.10 | _    | 0.10 | ns    |
| LVCMOS18_out                  | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as 1.8V buffer           | _    | 0.00       | _    | 0.00 | _    | 0.00 | ns    |
| PCI_out                       | t <sub>BUF,</sub> t <sub>EN,</sub> t <sub>DIS</sub>       | Output configured as PCI compatible buffer | _    | 0.20       | _    | 0.20 | _    | 0.20 | ns    |
| Slow Slew                     | t <sub>BUF,</sub> t <sub>EN</sub>                         | Output configured for slow slew rate       | _    | 1.00       | _    | 1.00 | _    | 1.00 | ns    |

Timing v.2.2

Note: Open drain timing is the same as corresponding LVCMOS timing.

1. Refer to TN1004, <u>ispMACH 4000 Timing Model Design and Usage Guidelines</u> for information regarding use of these adders.

# **Switching Test Conditions**

Figure 12 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 11.

Figure 12. Output Test Load, LVTTL and LVCMOS Standards



Table 11. Test Fixture Required Components

| Test Condition               | R <sub>1</sub> | R <sub>2</sub> | C <sub>L</sub> ¹ | Timing Ref.                      | V <sub>cco</sub>   |
|------------------------------|----------------|----------------|------------------|----------------------------------|--------------------|
|                              |                |                |                  | LVCMOS 3.3 = 1.5V                | LVCMOS 3.3 = 3.0V  |
| LVCMOS I/O, (L -> H, H -> L) | 106Ω           | $106\Omega$    | 35pF             | LVCMOS 2.5 = V <sub>CCO</sub> /2 | LVCMOS 2.5 = 2.3V  |
|                              |                |                |                  | LVCMOS 1.8 = V <sub>CCO</sub> /2 | LVCMOS 1.8 = 1.65V |
| LVCMOS I/O (Z -> H)          | $\infty$       | 106Ω           | 35pF             | 1.5V                             | 3.0V               |
| LVCMOS I/O (Z -> L)          | 106Ω           | × ×            | 35pF             | 1.5V                             | 3.0V               |
| LVCMOS I/O (H -> Z)          | $\infty$       | 106Ω           | 5pF              | V <sub>OH</sub> - 0.3            | 3.0V               |
| LVCMOS I/O (L -> Z)          | 106Ω           | × ×            | 5pF              | V <sub>OL</sub> + 0.3            | 3.0V               |

<sup>1.</sup> C<sub>L</sub> includes test fixtures and probe capacitance.

# ispMACH 4032V/B/C and 4064V/B/C Logic Signal Connections: 44-Pin TQFP

|            |             | ispMACH 40    | 032V/B/C | ispMACH 40    | 64V/B/C |
|------------|-------------|---------------|----------|---------------|---------|
| Pin Number | Bank Number | GLB/MC/Pad    | ORP      | GLB/MC/Pad    | ORP     |
| 1          | -           | TDI           | -        | TDI           | -       |
| 2          | 0           | A5            | A^5      | A10           | A^5     |
| 3          | 0           | A6            | A^6      | A12           | A^6     |
| 4          | 0           | A7            | A^7      | A14           | A^7     |
| 5          | 0           | GND (Bank 0)  | -        | GND (Bank 0)  | -       |
| 6          | 0           | VCCO (Bank 0) | -        | VCCO (Bank 0) | -       |
| 7          | 0           | A8            | A^8      | B0            | B^0     |
| 8          | 0           | A9            | A^9      | B2            | B^1     |
| 9          | 0           | A10           | A^10     | B4            | B^2     |
| 10         | -           | TCK           | -        | TCK           | -       |
| 11         | -           | VCC           | -        | VCC           | -       |
| 12         | -           | GND           | -        | GND           | -       |
| 13         | 0           | A12           | A^12     | B8            | B^4     |
| 14         | 0           | A13           | A^13     | B10           | B^5     |
| 15         | 0           | A14           | A^14     | B12           | B^6     |
| 16         | 0           | A15           | A^15     | B14           | B^7     |
| 17         | 1           | CLK2/I        | -        | CLK2/I        | -       |
| 18         | 1           | B0            | B^0      | C0            | C^0     |
| 19         | 1           | B1            | B^1      | C2            | C^1     |
| 20         | 1           | B2            | B^2      | C4            | C^2     |
| 21         | 1           | B3            | B^3      | C6            | C^3     |
| 22         | 1           | B4            | B^4      | C8            | C^4     |
| 23         | -           | TMS           | -        | TMS           | -       |
| 24         | 1           | B5            | B^5      | C10           | C^5     |
| 25         | 1           | B6            | B^6      | C12           | C^6     |
| 26         | 1           | B7            | B^7      | C14           | C^7     |
| 27         | 1           | GND (Bank 1)  | -        | GND (Bank 1)  | -       |
| 28         | 1           | VCCO (Bank 1) | -        | VCCO (Bank 1) | -       |
| 29         | 1           | B8            | B^8      | D0            | D^0     |
| 30         | 1           | B9            | B^9      | D2            | D^1     |
| 31         | 1           | B10           | B^10     | D4            | D^2     |
| 32         | -           | TDO           | -        | TDO           | -       |
| 33         | -           | VCC           | -        | VCC           | -       |
| 34         | -           | GND           | -        | GND           | -       |
| 35         | 1           | B12           | B^12     | D8            | D^4     |
| 36         | 1           | B13           | B^13     | D10           | D^5     |
| 37         | 1           | B14           | B^14     | D12           | D^6     |
| 38         | 1           | B15/GOE1      | B^15     | D14/GOE1      | D^7     |
| 39         | 0           | CLK0/I        | -        | CLK0/I        | -       |
| 40         | 0           | A0/GOE0       | A^0      | A0/GOE0       | A^0     |
| 41         | 0           | A1            | A^1      | A2            | A^1     |

# ispMACH 4064V/B/C/Z, 4128V/B/C/Z, 4256V/B/C/Z Logic Signal Connections: 100-Pin TQFP (Cont.)

|            | Bank   | ispMACH 40    | 64V/B/C/Z | ispMACH 41    | 28V/B/C/Z | ispMACH 42    | 56V/B/C/Z |
|------------|--------|---------------|-----------|---------------|-----------|---------------|-----------|
| Pin Number | Number | GLB/MC/Pad    | ORP       | GLB/MC/Pad    | ORP       | GLB/MC/Pad    | ORP       |
| 42         | 1      | C1            | C^1       | E2            | E^1       | 16            | I^1       |
| 43         | 1      | C2            | C^2       | E4            | E^2       | I10           | I^2       |
| 44         | 1      | C3            | C^3       | E6            | E^3       | l12           | I^3       |
| 45         | 1      | VCCO (Bank 1) | -         | VCCO (Bank 1) | -         | VCCO (Bank 1) | -         |
| 46         | 1      | GND (Bank 1)  | -         | GND (Bank 1)  | -         | GND (Bank 1)  | -         |
| 47         | 1      | C4            | C^4       | E8            | E^4       | J2            | J^0       |
| 48         | 1      | C5            | C^5       | E10           | E^5       | J6            | J^1       |
| 49         | 1      | C6            | C^6       | E12           | E^6       | J10           | J^2       |
| 50         | 1      | C7            | C^7       | E14           | E^7       | J12           | J^3       |
| 51         | -      | GND           | -         | GND           | -         | GND           | -         |
| 52         | -      | TMS           | -         | TMS           | -         | TMS           | -         |
| 53         | 1      | C8            | C^8       | F0            | F^0       | K12           | K^3       |
| 54         | 1      | C9            | C^9       | F2            | F^1       | K10           | K^2       |
| 55         | 1      | C10           | C^10      | F4            | F^2       | K6            | K^1       |
| 56         | 1      | C11           | C^11      | F6            | F^3       | K2            | K^0       |
| 57         | 1      | GND (Bank 1)  | -         | GND (Bank 1)  | -         | GND (Bank 1)  | -         |
| 58         | 1      | C12           | C^12      | F8            | F^4       | L12           | L^3       |
| 59         | 1      | C13           | C^13      | F10           | F^5       | L10           | L^2       |
| 60         | 1      | C14           | C^14      | F12           | F^6       | L6            | L^1       |
| 61         | 1      | C15           | C^15      | F13           | F^7       | L4            | L^0       |
| 62*        | 1      | I             | -         | I             | -         | I             | -         |
| 63         | 1      | VCCO (Bank 1) | -         | VCCO (Bank 1) | -         | VCCO (Bank 1) | -         |
| 64         | 1      | D15           | D^15      | G14           | G^7       | M4            | M^0       |
| 65         | 1      | D14           | D^14      | G12           | G^6       | M6            | M^1       |
| 66         | 1      | D13           | D^13      | G10           | G^5       | M10           | M^2       |
| 67         | 1      | D12           | D^12      | G8            | G^4       | M12           | M^3       |
| 68         | 1      | GND (Bank 1)  | -         | GND (Bank 1)  | -         | GND (Bank 1)  | -         |
| 69         | 1      | D11           | D^11      | G6            | G^3       | N2            | N^0       |
| 70         | 1      | D10           | D^10      | G5            | G^2       | N6            | N^1       |
| 71         | 1      | D9            | D^9       | G4            | G^1       | N10           | N^2       |
| 72         | 1      | D8            | D^8       | G2            | G^0       | N12           | N^3       |
| 73*        | 1      | I             | -         | I             | -         | I             | -         |
| 74         | -      | TDO           | -         | TDO           | -         | TDO           | -         |
| 75         | -      | VCC           | -         | VCC           | -         | VCC           | -         |
| 76         | -      | GND           | -         | GND           | -         | GND           | -         |
| 77*        | 1      | I             | -         | I             | -         | I             | -         |
| 78         | 1      | D7            | D^7       | H13           | H^7       | O12           | O^3       |
| 79         | 1      | D6            | D^6       | H12           | H^6       | O10           | O^2       |
| 80         | 1      | D5            | D^5       | H10           | H^5       | O6            | O^1       |
| 81         | 1      | D4            | D^4       | H8            | H^4       | 02            | O^0       |
| 82         | 1      | GND (Bank 1)  | -         | GND (Bank 1)  | -         | GND (Bank 1)  | -         |

# ispMACH 4256V/B/C/Z, 4384V/B/C, 4512V/B/C, Logic Signal Connections: 176-Pin TQFP (Cont.)

|            | Bank   | ispMACH 4256V/B/C/Z |     | ispMACH 4     | 384V/B/C | ispMACH 4512V/B/C |     |  |
|------------|--------|---------------------|-----|---------------|----------|-------------------|-----|--|
| Pin Number | Number | GLB/MC/Pad ORP      |     | GLB/MC/Pad    | ORP      | GLB/MC/Pad ORP    |     |  |
| 19         | 0      | D4                  | D^2 | E4            | E^2      | G4                | G^2 |  |
| 20         | 0      | D2                  | D^1 | E2            | E^1      | G2                | G^1 |  |
| 21         | 0      | D0                  | D^0 | E0            | E^0      | G0                | G^0 |  |
| 22         | 0      | VCCO (Bank 0)       | -   | VCCO (Bank 0) | -        | VCCO (Bank 0)     | -   |  |
| 23         | 0      | E0                  | E^0 | H0            | H^0      | J0                | J^0 |  |
| 24         | 0      | E2                  | E^1 | H2            | H^1      | J2                | J^1 |  |
| 25         | 0      | E4                  | E^2 | H4            | H^2      | J4                | J^2 |  |
| 26         | 0      | E6                  | E^3 | H6            | H^3      | J6                | J^3 |  |
| 27         | 0      | E8                  | E^4 | H8            | H^4      | J8                | J^4 |  |
| 28         | 0      | E10                 | E^5 | H10           | H^5      | J10               | J^5 |  |
| 29         | 0      | E12                 | E^6 | H12           | H^6      | J12               | J^6 |  |
| 30         | 0      | E14                 | E^7 | H14           | H^7      | J14               | J^7 |  |
| 31         | 0      | GND (Bank 0)        | -   | GND (Bank 0)  | -        | GND (Bank 0)      | -   |  |
| 32         | 0      | F0                  | F^0 | J0            | J^0      | N0                | N^0 |  |
| 33         | 0      | F2                  | F^1 | J2            | J^1      | N2                | N^1 |  |
| 34         | 0      | F4                  | F^2 | J4            | J^2      | N4                | N^2 |  |
| 35         | 0      | F6                  | F^3 | J6            | J^3      | N6                | N^3 |  |
| 36         | 0      | F8                  | F^4 | J8            | J^4      | N8                | N^4 |  |
| 37         | 0      | F10                 | F^5 | J10           | J^5      | N10               | N^5 |  |
| 38         | 0      | F12                 | F^6 | J12           | J^6      | N12               | N^6 |  |
| 39         | 0      | F14                 | F^7 | J14           | J^7      | N14               | N^7 |  |
| 40         | 0      | VCCO (Bank 0)       | -   | VCCO (Bank 0) | -        | VCCO (Bank 0)     | -   |  |
| 41         | -      | TCK                 | -   | TCK           | -        | TCK               | -   |  |
| 42         | -      | VCC                 | -   | VCC           | -        | VCC               | -   |  |
| 43         | -      | NC                  | -   | NC            | -        | NC                | -   |  |
| 44         | -      | NC                  | -   | NC            | -        | NC                | -   |  |
| 45         | -      | NC                  | -   | NC            | -        | NC                | -   |  |
| 46         | -      | GND                 | -   | GND (Bank 0)  | -        | GND               | -   |  |
| 47         | 0      | G14                 | G^7 | K14           | K^7      | O14               | O^7 |  |
| 48         | 0      | G12                 | G^6 | K12           | K^6      | 012               | O^6 |  |
| 49         | 0      | G10                 | G^5 | K10           | K^5      | O10               | O^5 |  |
| 50         | 0      | G8                  | G^4 | K8            | K^4      | O8                | 0^4 |  |
| 51         | 0      | G6                  | G^3 | K6            | K^3      | O6                | O^3 |  |
| 52         | 0      | G4                  | G^2 | K4            | K^2      | O4                | O^2 |  |
| 53         | 0      | G2                  | G^1 | K2            | K^1      | O2                | O^1 |  |
| 54         | 0      | G0                  | G^0 | K0            | K^0      | O0                | O^0 |  |
| 55         | 0      | GND (Bank 0)        | -   | GND (Bank 0)  | -        | GND (Bank 0)      | -   |  |
| 56         | 0      | VCCO (Bank 0)       | -   | VCCO (Bank 0) | -        | VCCO (Bank 0)     | -   |  |
| 57         | 0      | H14                 | H^7 | L14           | L^7      | P14               | P^7 |  |
| 58         | 0      | H12                 | H^6 | L12           | L^6      | P12               | P^6 |  |
| 59         | 0      | H10                 | H^5 | L10           | L^5      | P10               | P^5 |  |

# ispMACH 4256V/B/C, 4384V/B/C, 4512V/B/C Logic Signal Connections: 256-Ball ftBGA/fpBGA (Cont.)

| Ball I/O |      | ispMACH 4256V/B/C<br>128-I/O |     | ispMACH 4256V/B/C<br>160-I/O |     | ispMACH 4384V/B/C |      | ispMACH 4512V/B/C |      |
|----------|------|------------------------------|-----|------------------------------|-----|-------------------|------|-------------------|------|
| Number   | Bank | GLB/MC/Pad                   | ORP | GLB/MC/Pad                   | ORP | GLB/MC/Pad        | ORP  | GLB/MC/Pad        | ORP  |
| R5       | 0    | NC                           | -   | NC                           | -   | NC                | -    | L4                | L^1  |
| T5       | 0    | NC                           | -   | NC                           | -   | 12                | I^1  | L8                | L^2  |
| R6       | 0    | NC                           | -   | NC                           | -   | 10                | I^0  | L12               | L^3  |
| T6       | 0    | NC                           | -   | H14                          | H^9 | G12               | G^6  | M8                | M^2  |
| N7       | 0    | NC                           | -   | H12                          | H^8 | G14               | G^7  | M12               | M^3  |
| P7       | 0    | H14                          | H^7 | H10                          | H^7 | L14               | L^7  | P14               | P^7  |
| R7       | 0    | H12                          | H^6 | H9                           | H^6 | L12               | L^6  | P12               | P^6  |
| L8       | 0    | H10                          | H^5 | H8                           | H^5 | L10               | L^5  | P10               | P^5  |
| T7       | 0    | H8                           | H^4 | H6                           | H^4 | L8                | L^4  | P8                | P^4  |
| M8       | 0    | H6                           | H^3 | H4                           | H^3 | L6                | L^3  | P6                | P^3  |
| N8       | 0    | H4                           | H^2 | H2                           | H^2 | L4                | L^2  | P4                | P^2  |
| R8       | 0    | H2                           | H^1 | H1                           | H^1 | L2                | L^1  | P2                | P^1  |
| P8       | 0    | H0                           | H^0 | H0                           | H^0 | L0                | L^0  | P0                | P^0  |
| -        | -    | GND                          | -   | GND                          | -   | GND               | -    | GND               | -    |
| Т8       | 0    | CLK1/I                       | -   | CLK1/I                       | -   | CLK1/I            | -    | CLK1/I            | -    |
| -        | 1    | GND (Bank 1)                 | -   | GND (Bank 1)                 | -   | GND (Bank 1)      | -    | GND (Bank 1)      | -    |
| N9       | 1    | CLK2/I                       | -   | CLK2/I                       | -   | CLK2/I            | -    | CLK2/I            | -    |
| -        | -    | VCC                          | -   | VCC                          | -   | VCC               | -    | VCC               | -    |
| P9       | 1    | 10                           | I^0 | 10                           | I^0 | MO                | M^0  | AX0               | AX^0 |
| R9       | 1    | 12                           | I^1 | l1                           | I^1 | M2                | M^1  | AX2               | AX^1 |
| T9       | 1    | 14                           | I^2 | 12                           | I^2 | M4                | M^2  | AX4               | AX^2 |
| T10      | 1    | 16                           | I^3 | 14                           | I^3 | M6                | M^3  | AX6               | AX^3 |
| R10      | 1    | 18                           | I^4 | 16                           | I^4 | M8                | M^4  | AX8               | AX^4 |
| M9       | 1    | I10                          | I^5 | 18                           | I^5 | M10               | M^5  | AX10              | AX^5 |
| P10      | 1    | l12                          | I^6 | 19                           | I^6 | M12               | M^6  | AX12              | AX^6 |
| L9       | 1    | l14                          | I^7 | I10                          | I^7 | M14               | M^7  | AX14              | AX^7 |
| N10      | 1    | NC                           | -   | l12                          | I^8 | BX14              | BX^7 | DX0               | DX^0 |
| T11      | 1    | NC                           | -   | l14                          | I^9 | BX12              | BX^6 | DX4               | DX^1 |
| R11      | 1    | NC                           | ı   | NC                           | •   | P0                | P^0  | EX0               | EX^0 |
| T12      | 1    | NC                           | -   | NC                           | -   | P2                | P^1  | EX4               | EX^1 |
| N12      | 1    | NC                           | -   | NC                           | -   | NC                | -    | EX8               | EX^2 |
| -        | 1    | VCCO (Bank 1)                | ı   | VCCO (Bank 1)                | •   | VCCO (Bank 1)     | -    | VCCO (Bank 1)     | -    |
| -        | 1    | GND (Bank 1)                 | 1   | GND (Bank 1)                 | ı   | GND (Bank 1)      | -    | GND (Bank 1)      | -    |
| R12      | 1    | NC                           | ı   | NC                           | -   | NC                | -    | EX12              | EX^3 |
| T13      | 1    | NC                           | Ī   | J0                           | J^0 | BX10              | BX^5 | DX8               | DX^2 |
| P12      | 1    | NC                           | -   | J1                           | J^1 | BX8               | BX^4 | DX12              | DX^3 |
| M10      | 1    | J0                           | J^0 | J2                           | J^2 | N0                | N^0  | BX0               | BX^0 |
| R13      | 1    | J2                           | J^1 | J4                           | J^3 | N2                | N^1  | BX2               | BX^1 |
| L10      | 1    | J4                           | J^2 | J6                           | J^4 | N4                | N^2  | BX4               | BX^2 |
| T14      | 1    | J6                           | J^3 | J8                           | J^5 | N6                | N^3  | BX6               | BX^3 |
| M11      | 1    | J8                           | J^4 | J9                           | J^6 | N8                | N^4  | BX8               | BX^4 |

# ispMACH 4000C (1.8V) Industrial Devices

| Family   | Part Number                   | Macrocells | Voltage | t <sub>PD</sub> | Package | Pin/Ball Count | I/O | Grade |
|----------|-------------------------------|------------|---------|-----------------|---------|----------------|-----|-------|
|          | LC4032C-5T48I                 | 32         | 1.8     | 5               | TQFP    | 48             | 32  | I     |
|          | LC4032C-75T48I                | 32         | 1.8     | 7.5             | TQFP    | 48             | 32  | I     |
| LC4032C  | LC4032C-10T48I                | 32         | 1.8     | 10              | TQFP    | 48             | 32  | 1     |
|          | LC4032C-5T44I                 | 32         | 1.8     | 5               | TQFP    | 44             | 30  | I     |
|          | LC4032C-75T44I                | 32         | 1.8     | 7.5             | TQFP    | 44             | 30  | I     |
|          | LC4032C-10T44I                | 32         | 1.8     | 10              | TQFP    | 44             | 30  | I     |
|          | LC4064C-5T100I                | 64         | 1.8     | 5               | TQFP    | 100            | 64  | I     |
|          | LC4064C-75T100I               | 64         | 1.8     | 7.5             | TQFP    | 100            | 64  | 1     |
|          | LC4064C-10T100I               | 64         | 1.8     | 10              | TQFP    | 100            | 64  | I     |
|          | LC4064C-5T48I                 | 64         | 1.8     | 5               | TQFP    | 48             | 32  | 1     |
| LC4064C  | LC4064C-75T48I                | 64         | 1.8     | 7.5             | TQFP    | 48             | 32  | 1     |
|          | LC4064C-10T48I                | 64         | 1.8     | 10              | TQFP    | 48             | 32  | I     |
|          | LC4064C-5T44I                 | 64         | 1.8     | 5               | TQFP    | 44             | 30  | I     |
|          | LC4064C-75T44I                | 64         | 1.8     | 7.5             | TQFP    | 44             | 30  | I     |
|          | LC4064C-10T44I                | 64         | 1.8     | 10              | TQFP    | 44             | 30  | I     |
|          | LC4128C-5T128I                | 128        | 1.8     | 5               | TQFP    | 128            | 92  | I     |
|          | LC4128C-75T128I               | 128        | 1.8     | 7.5             | TQFP    | 128            | 92  | I     |
| 1.041000 | LC4128C-10T128I               | 128        | 1.8     | 10              | TQFP    | 128            | 92  | 1     |
| LC4128C  | LC4128C-5T100I                | 128        | 1.8     | 5               | TQFP    | 100            | 64  | I     |
|          | LC4128C-75T100I               | 128        | 1.8     | 7.5             | TQFP    | 100            | 64  | I     |
|          | LC4128C-10T100I               | 128        | 1.8     | 10              | TQFP    | 100            | 64  | I     |
|          | LC4256C-5FT256AI              | 256        | 1.8     | 5               | ftBGA   | 256            | 128 | I     |
|          | LC4256C-75FT256AI             | 256        | 1.8     | 7.5             | ftBGA   | 256            | 128 | 1     |
|          | LC4256C-10FT256AI             | 256        | 1.8     | 10              | ftBGA   | 256            | 128 | I     |
|          | LC4256C-5FT256BI              | 256        | 1.8     | 5               | ftBGA   | 256            | 160 | I     |
|          | LC4256C-75FT256BI             | 256        | 1.8     | 7.5             | ftBGA   | 256            | 160 | I     |
|          | LC4256C-10FT256BI             | 256        | 1.8     | 10              | ftBGA   | 256            | 160 | I     |
|          | LC4256C-5F256AI <sup>1</sup>  | 256        | 1.8     | 5               | fpBGA   | 256            | 128 | I     |
|          | LC4256C-75F256AI <sup>1</sup> | 256        | 1.8     | 7.5             | fpBGA   | 256            | 128 | I     |
| 1.040560 | LC4256C-10F256AI <sup>1</sup> | 256        | 1.8     | 10              | fpBGA   | 256            | 128 | 1     |
| LC4256C  | LC4256C-5F256BI <sup>1</sup>  | 256        | 1.8     | 5               | fpBGA   | 256            | 160 | I     |
|          | LC4256C-75F256BI <sup>1</sup> | 256        | 1.8     | 7.5             | fpBGA   | 256            | 160 | I     |
|          | LC4256C-10F256BI <sup>1</sup> | 256        | 1.8     | 10              | fpBGA   | 256            | 160 | I     |
|          | LC4256C-5T176I                | 256        | 1.8     | 5               | TQFP    | 176            | 128 | I     |
|          | LC4256C-75T176I               | 256        | 1.8     | 7.5             | TQFP    | 176            | 128 | I     |
|          | LC4256C-10T176I               | 256        | 1.8     | 10              | TQFP    | 176            | 128 | I     |
|          | LC4256C-5T100I                | 256        | 1.8     | 5               | TQFP    | 100            | 64  | I     |
|          | LC4256C-75T100I               | 256        | 1.8     | 7.5             | TQFP    | 100            | 64  | I     |
|          | LC4256C-10T100I               | 256        | 1.8     | 10              | TQFP    | 100            | 64  | I     |

#### ispMACH 4000B (2.5V) Industrial Devices (Cont.)

| Family  | Part Number                  | Macrocells | Voltage | t <sub>PD</sub> | Package | Pin/Ball Count | 1/0 | Grade |
|---------|------------------------------|------------|---------|-----------------|---------|----------------|-----|-------|
|         | LC4384B-5FT256I              | 384        | 2.5     | 5               | ftBGA   | 256            | 192 | I     |
|         | LC4384B-75FT256I             | 384        | 2.5     | 7.5             | ftBGA   | 256            | 192 | I     |
|         | LC4384B-10FT256I             | 384        | 2.5     | 10              | ftBGA   | 256            | 192 | I     |
|         | LC4384B-5F256I <sup>1</sup>  | 384        | 2.5     | 5               | fpBGA   | 256            | 192 | I     |
| LC4384B | LC4384B-75F256I <sup>1</sup> | 384        | 2.5     | 7.5             | fpBGA   | 256            | 192 | I     |
|         | LC4384B-10F256I <sup>1</sup> | 384        | 2.5     | 10              | fpBGA   | 256            | 192 | I     |
|         | LC4384B-5T176I               | 384        | 2.5     | 5               | TQFP    | 176            | 128 | I     |
|         | LC4384B-75T176I              | 384        | 2.5     | 7.5             | TQFP    | 176            | 128 | I     |
|         | LC4384B-10T176I              | 384        | 2.5     | 10              | TQFP    | 176            | 128 | I     |
|         | LC4512B-5FT256I              | 512        | 2.5     | 5               | ftBGA   | 256            | 208 | I     |
|         | LC4512B-75FT256I             | 512        | 2.5     | 7.5             | ftBGA   | 256            | 208 | I     |
|         | LC4512B-10FT256I             | 512        | 2.5     | 10              | ftBGA   | 256            | 208 | I     |
|         | LC4512B-5F256I <sup>1</sup>  | 512        | 2.5     | 5               | fpBGA   | 256            | 208 | I     |
| LC4512B | LC4512B-75F256I <sup>1</sup> | 512        | 2.5     | 7.5             | fpBGA   | 256            | 208 | I     |
|         | LC4512B-10F256l1             | 512        | 2.5     | 10              | fpBGA   | 256            | 208 | I     |
|         | LC4512B-5T176I               | 512        | 2.5     | 5               | TQFP    | 176            | 128 | I     |
|         | LC4512B-75T176I              | 512        | 2.5     | 7.5             | TQFP    | 176            | 128 | I     |
|         | LC4512B-10T176I              | 512        | 2.5     | 10              | TQFP    | 176            | 128 | I     |

<sup>1.</sup> Use ftBGA package. fpBGA package devices have been discontinued via PCN#14A-07.

#### ispMACH 4000V (3.3V) Commercial Devices

| Device   | Part Number     | Macrocells | Voltage | t <sub>PD</sub> | Package | Pin/Ball Count | I/O | Grade |
|----------|-----------------|------------|---------|-----------------|---------|----------------|-----|-------|
|          | LC4032V-25T48C  | 32         | 3.3     | 2.5             | TQFP    | 48             | 32  | С     |
|          | LC4032V-5T48C   | 32         | 3.3     | 5               | TQFP    | 48             | 32  | С     |
| LC4032V  | LC4032V-75T48C  | 32         | 3.3     | 7.5             | TQFP    | 48             | 32  | С     |
| LO4032 V | LC4032V-25T44C  | 32         | 3.3     | 2.5             | TQFP    | 44             | 30  | С     |
|          | LC4032V-5T44C   | 32         | 3.3     | 5               | TQFP    | 44             | 30  | С     |
|          | LC4032V-75T44C  | 32         | 3.3     | 7.5             | TQFP    | 44             | 30  | С     |
|          | LC4064V-25T100C | 64         | 3.3     | 2.5             | TQFP    | 100            | 64  | С     |
|          | LC4064V-5T100C  | 64         | 3.3     | 5               | TQFP    | 100            | 64  | С     |
|          | LC4064V-75T100C | 64         | 3.3     | 7.5             | TQFP    | 100            | 64  | С     |
|          | LC4064V-25T48C  | 64         | 3.3     | 2.5             | TQFP    | 48             | 32  | С     |
| LC4064V  | LC4064V-5T48C   | 64         | 3.3     | 5               | TQFP    | 48             | 32  | С     |
|          | LC4064V-75T48C  | 64         | 3.3     | 7.5             | TQFP    | 48             | 32  | С     |
|          | LC4064V-25T44C  | 64         | 3.3     | 2.5             | TQFP    | 44             | 30  | С     |
|          | LC4064V-5T44C   | 64         | 3.3     | 5               | TQFP    | 44             | 30  | С     |
|          | LC4064V-75T44C  | 64         | 3.3     | 7.5             | TQFP    | 44             | 30  | С     |

## ispMACH 4000V (3.3V) Lead-Free Industrial Devices

| Device  | Part Number      | Macrocells | Voltage | t <sub>PD</sub> | Package        | Pin/Ball<br>Count | I/O | Grade |
|---------|------------------|------------|---------|-----------------|----------------|-------------------|-----|-------|
|         | LC4032V-5TN48I   | 32         | 3.3     | 5               | Lead-free TQFP | 48                | 32  | I     |
|         | LC4032V-75TN48I  | 32         | 3.3     | 7.5             | Lead-free TQFP | 48                | 32  | I     |
| LC4032V | LC4032V-10TN48I  | 32         | 3.3     | 10              | Lead-free TQFP | 48                | 32  | I     |
| LC4032V | LC4032V-5TN44I   | 32         | 3.3     | 5               | Lead-free TQFP | 44                | 30  | I     |
|         | LC4032V-75TN44I  | 32         | 3.3     | 7.5             | Lead-free TQFP | 44                | 30  | I     |
|         | LC4032V-10TN44I  | 32         | 3.3     | 10              | Lead-free TQFP | 44                | 30  | I     |
|         | LC4064V-5TN100I  | 64         | 3.3     | 5               | Lead-free TQFP | 100               | 64  | I     |
|         | LC4064V-75TN100I | 64         | 3.3     | 7.5             | Lead-free TQFP | 100               | 64  | I     |
|         | LC4064V-10TN100I | 64         | 3.3     | 10              | Lead-free TQFP | 100               | 64  | I     |
|         | LC4064V-5TN48I   | 64         | 3.3     | 5               | Lead-free TQFP | 48                | 32  | I     |
| LC4064V | LC4064V-75TN48I  | 64         | 3.3     | 7.5             | Lead-free TQFP | 48                | 32  | I     |
|         | LC4064V-10TN48I  | 64         | 3.3     | 10              | Lead-free TQFP | 48                | 32  | I     |
|         | LC4064V-5TN44I   | 64         | 3.3     | 5               | Lead-free TQFP | 44                | 30  | I     |
|         | LC4064V-75TN44I  | 64         | 3.3     | 7.5             | Lead-free TQFP | 44                | 30  | I     |
|         | LC4064V-10TN44I  | 64         | 3.3     | 10              | Lead-free TQFP | 44                | 30  | I     |
|         | LC4128V-5TN144I  | 128        | 3.3     | 5               | Lead-free TQFP | 144               | 96  | I     |
|         | LC4128V-75TN144I | 128        | 3.3     | 7.5             | Lead-free TQFP | 144               | 96  | I     |
|         | LC4128V-10TN144I | 128        | 3.3     | 10              | Lead-free TQFP | 144               | 96  | I     |
|         | LC4128V-5TN128I  | 128        | 3.3     | 5               | Lead-free TQFP | 128               | 92  | I     |
| LC4128V | LC4128V-75TN128I | 128        | 3.3     | 7.5             | Lead-free TQFP | 128               | 92  | I     |
|         | LC4128V-10TN128I | 128        | 3.3     | 10              | Lead-free TQFP | 128               | 92  | I     |
|         | LC4128V-5TN100I  | 128        | 3.3     | 5               | Lead-free TQFP | 100               | 64  | I     |
|         | LC4128V-75TN100I | 128        | 3.3     | 7.5             | Lead-free TQFP | 100               | 64  | I     |
|         | LC4128V-10TN100I | 128        | 3.3     | 10              | Lead-free TQFP | 100               | 64  | I     |