Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | A/D 5x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c73a-04i-so | FIGURE 3-3: PIC16C74/74A/77 BLOCK DIAGRAM TABLE 3-2: PIC16C73/73A/76 PINOUT DESCRIPTION | Pin Name | DIP<br>Pin# | SOIC<br>Pin# | I/O/P<br>Type | Buffer<br>Type | Description | |-----------------|-------------|--------------|---------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC1/CLKIN | 9 | 9 | I | ST/CMOS <sup>(3)</sup> | Oscillator crystal input/external clock source input. | | OSC2/CLKOUT | 10 | 10 | 0 | _ | Oscillator crystal output. Connects to crystal or resonator in crystal oscillator mode. In RC mode, the OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate. | | MCLR/VPP | 1 | 1 | I/P | ST | Master clear (reset) input or programming voltage input. This pin is an active low reset to the device. | | | | | | | PORTA is a bi-directional I/O port. | | RA0/AN0 | 2 | 2 | I/O | TTL | RA0 can also be analog input0 | | RA1/AN1 | 3 | 3 | I/O | TTL | RA1 can also be analog input1 | | RA2/AN2 | 4 | 4 | I/O | TTL | RA2 can also be analog input2 | | RA3/AN3/VREF | 5 | 5 | I/O | TTL | RA3 can also be analog input3 or analog reference voltage | | RA4/T0CKI | 6 | 6 | I/O | ST | RA4 can also be the clock input to the Timer0 module. | | | | | | | Output is open drain type. | | RA5/SS/AN4 | 7 | 7 | I/O | TTL | RA5 can also be analog input4 or the slave select for the synchronous serial port. | | | | | | | PORTB is a bi-directional I/O port. PORTB can be software | | | | | | 40 | programmed for internal weak pull-up on all inputs. | | RB0/INT | 21 | 21 | I/O | TTL/ST <sup>(1)</sup> | RB0 can also be the external interrupt pin. | | RB1 | 22 | 22 | I/O | TTL | | | RB2 | 23 | 23 | I/O | TTL | | | RB3 | 24 | 24 | I/O | TTL | | | RB4 | 25 | 25 | I/O | TTL | Interrupt on change pin. | | RB5 | 26 | 26 | I/O | TTL | Interrupt on change pin. | | RB6 | 27 | 27 | I/O | TTL/ST <sup>(2)</sup> | Interrupt on change pin. Serial programming clock. | | RB7 | 28 | 28 | I/O | TTL/ST <sup>(2)</sup> | Interrupt on change pin. Serial programming data. | | | | | | | PORTC is a bi-directional I/O port. | | RC0/T1OSO/T1CKI | 11 | 11 | I/O | ST | RC0 can also be the Timer1 oscillator output or Timer1 clock input. | | RC1/T1OSI/CCP2 | 12 | 12 | I/O | ST | RC1 can also be the Timer1 oscillator input or Capture2 input/Compare2 output/PWM2 output. | | RC2/CCP1 | 13 | 13 | I/O | ST | RC2 can also be the Capture1 input/Compare1 output/PWM1 output. | | RC3/SCK/SCL | 14 | 14 | I/O | ST | RC3 can also be the synchronous serial clock input/output for both SPI and I <sup>2</sup> C modes. | | RC4/SDI/SDA | 15 | 15 | I/O | ST | RC4 can also be the SPI Data In (SPI mode) or data I/O (I <sup>2</sup> C mode). | | RC5/SDO | 16 | 16 | I/O | ST | RC5 can also be the SPI Data Out (SPI mode). | | RC6/TX/CK | 17 | 17 | I/O | ST | RC6 can also be the USART Asynchronous Transmit or Synchronous Clock. | | RC7/RX/DT | 18 | 18 | I/O | ST | RC7 can also be the USART Asynchronous Receive or Synchronous Data. | | Vss | 8, 19 | 8, 19 | Р | _ | Ground reference for logic and I/O pins. | | VDD | 20 | 20 | Р | _ | Positive supply for logic and I/O pins. | | | O outr | | 1/0 | innut/outnut | D nower | Legend: I = input O = output I/O = input/output P = power — = Not used TTL = TTL input ST = Schmitt Trigger input Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt. - 2: This buffer is a Schmitt Trigger input when used in serial programming mode. - 3: This buffer is a Schmitt Trigger input when configured in RC oscillator mode and a CMOS input otherwise. #### 4.2.2.5 PIR1 REGISTER Applicable Devices 72 | 73 | 73 A | 74 | 74 A | 76 | 77 This register contains the individual flag bits for the Peripheral interrupts. Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. #### FIGURE 4-12: PIR1 REGISTER PIC16C72 (ADDRESS 0Ch) | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |------|-------|-----|-----|-------|--------|--------|--------|--------------------------| | _ | ADIF | 1 | - | SSPIF | CCP1IF | TMR2IF | TMR1IF | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit | | | | | | | | | | U = Unimplemented bit, | | | | | | | | | | read as '0' | | | | | | | | | | - n = Value at POR reset | Note: - bit 7: Unimplemented: Read as '0' - bit 6: ADIF: A/D Converter Interrupt Flag bit - 1 = An A/D conversion completed (must be cleared in software) - 0 = The A/D conversion is not complete - bit 5-4: Unimplemented: Read as '0' - bit 3: SSPIF: Synchronous Serial Port Interrupt Flag bit - 1 = The transmission/reception is complete (must be cleared in software) - 0 = Waiting to transmit/receive - bit 2: CCP1IF: CCP1 Interrupt Flag bit #### Capture Mode - 1 = A TMR1 register capture occurred (must be cleared in software) - 0 = No TMR1 register capture occurred #### Compare Mode - 1 = A TMR1 register compare match occurred (must be cleared in software) - 0 = No TMR1 register compare match occurred #### **PWM Mode** Unused in this mode - bit 1: TMR2IF: TMR2 to PR2 Match Interrupt Flag bit - 1 = TMR2 to PR2 match occurred (must be cleared in software) - 0 = No TMR2 to PR2 match occurred - bit 0: TMR1IF: TMR1 Overflow Interrupt Flag bit - 1 = TMR1 register overflowed (must be cleared in software) - 0 = TMR1 register did not overflow Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. #### 7.2 <u>Using Timer0 with an External Clock</u> **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. #### 7.2.1 EXTERNAL CLOCK SYNCHRONIZATION When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device. #### 7.2.2 TMR0 INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-5 shows the delay from the external clock edge to the timer incrementing. To enable the serial port, SSP enable bit SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear enable bit SSPEN, re-initialize SSPCON register, and then set enable bit SSPEN. This configures the SDI, SDO, SCK, and $\overline{SS}$ pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRIS register) appropriately programmed. That is: - SDI must have TRISC<4> set - SDO must have TRISC<5> cleared - SCK (Master mode) must have TRISC<3> cleared - SCK (Slave mode) must have TRISC<3> set - SS must have TRISA<5> set (if implemented) Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRIS) register to the opposite value. An example would be in master mode where you are only sending data (to a display driver), then both SDI and $\overline{SS}$ could be used as general purpose outputs by clearing their corresponding TRIS register bits. Figure 11-4 shows a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCK signal. Data is shifted out of both shift registers on their programmed clock edge, and latched on the opposite edge of the clock. Both processors should be programmed to the same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application software. This leads to three scenarios for data transmission: - Master sends data Slave sends dummy data - Master sends data Slave sends data - Master sends dummy data Slave sends data The master can initiate the data transfer at any time because it controls the SCK. The master determines when the slave (Processor 2) is to broadcast data by the software protocol. In master mode the data is transmitted/received as soon as the SSPBUF register is written to. If the SPI is only going to receive, the SCK output could be disabled (programmed as an input). The SSPSR register will continue to shift in the signal present on the SDI pin at the programmed clock rate. As each byte is received, it will be loaded into the SSPBUF register as if a normal received byte (interrupts and status bits appropriately set). This could be useful in receiver applications as a "line activity monitor" mode. In slave mode, the data is transmitted and received as the external clock pulses appear on SCK. When the last bit is latched interrupt flag bit SSPIF (PIR1<3>) is set The clock polarity is selected by appropriately programming bit CKP (SSPCON<4>). This then would give waveforms for SPI communication as shown in Figure 11-5 and Figure 11-6 where the MSB is transmitted first. In master mode, the SPI clock rate (bit rate) is user programmable to be one of the following: - Fosc/4 (or Tcy) - Fosc/16 (or 4 Tcy) - Fosc/64 (or 16 Tcy) - Timer2 output/2 This allows a maximum bit clock frequency (at 20 MHz) of 5 MHz. When in slave mode the external clock must meet the minimum high and low times. In sleep mode, the slave can transmit and receive data and wake the device from sleep. #### FIGURE 11-4: SPI MASTER/SLAVE CONNECTION #### 11.5.1 SLAVE MODE In slave mode, the SCL and SDA pins must be configured as inputs (TRISC<4:3> set). The SSP module will override the input state with the output data when required (slave-transmitter). When an address is matched or the data transfer after an address match is received, the hardware automatically will generate the acknowledge (ACK) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register. There are certain conditions that will cause the SSP module not to give this $\overline{ACK}$ pulse. These are if either (or both): - The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received. - The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received. In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 11-4 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register while bit SSPOV is cleared through software. The SCL clock input must have a minimum high and low for proper operation. The high and low times of the I<sup>2</sup>C specification as well as the requirement of the SSP module is shown in timing parameter #100 and parameter #101. #### 11.5.1.1 ADDRESSING Once the SSP module has been enabled, it waits for a START condition to occur. Following the START condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur: - The SSPSR register value is loaded into the SSPBUF register. - b) The buffer full bit, BF is set. - c) An ACK pulse is generated. - d) SSP interrupt flag bit, SSPIF (PIR1<3>) is set (interrupt is generated if enabled) - on the falling edge of the ninth SCL pulse. In 10-bit address mode, two address bytes need to be received by the slave (Figure 11-16). The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit $R\overline{W}$ (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for 10-bit address is as follows, with steps 7- 9 for slave-transmitter: - Receive first (high) byte of Address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set). - Update the SSPADD register with second (low) byte of Address (clears bit UA and releases the SCL line). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - Receive second (low) byte of Address (bits SSPIF, BF, and UA are set). - Update the SSPADD register with the first (high) byte of Address, if match releases SCL line, this will clear bit UA. - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - 7. Receive repeated START condition. - Receive first (high) byte of Address (bits SSPIF and BF are set). - 9. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. TABLE 11-4: DATA TRANSFER RECEIVED BYTE ACTIONS | | ts as Data<br>Received | | | Set bit SSPIF | |----|------------------------|---------------------|--------------------|-----------------------------------| | BF | SSPOV | $SSPSR \to SSPBUF$ | Generate ACK Pulse | (SSP Interrupt occurs if enabled) | | 0 | 0 | Yes | Yes | Yes | | 1 | 0 | No | No | Yes | | 1 | 1 | No | No | Yes | | 0 | 1 | No | No | Yes | ### 12.0 UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (USART) **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 The Universal Synchronous Asynchronous Receiver Transmitter (USART) module is one of the two serial I/O modules. (USART is also known as a Serial Communications Interface or SCI). The USART can be configured as a full duplex asynchronous system that can communicate with peripheral devices such as CRT terminals and personal computers, or it can be configured as a half duplex synchronous system that can communicate with peripheral devices such as A/D or D/A integrated circuits, Serial EEPROMs etc. The USART can be configured in the following modes: - · Asynchronous (full duplex) - Synchronous Master (half duplex) - Synchronous Slave (half duplex) Bit SPEN (RCSTA<7>), and bits TRISC<7:6>, have to be set in order to configure pins RC6/TX/CK and RC7/RX/DT as the Universal Synchronous Asynchronous Receiver Transmitter. #### FIGURE 12-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER (ADDRESS 98h) | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R-1 | R/W-0 | |-------|-------|-------|-------|-----|-------|------|-------| | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | | hit7 | | • | | | | | hitO | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n =Value at POR reset bit 7: CSRC: Clock Source Select bit Asynchronous mode Don't care Synchronous mode - 1 = Master mode (Clock generated internally from BRG) - 0 = Slave mode (Clock from external source) - bit 6: TX9: 9-bit Transmit Enable bit - 1 = Selects 9-bit transmission - 0 = Selects 8-bit transmission - bit 5: TXEN: Transmit Enable bit - 1 = Transmit enabled - 0 = Transmit disabled Note: SREN/CREN overrides TXEN in SYNC mode. - bit 4: SYNC: USART Mode Select bit - 1 = Synchronous mode - 0 = Asynchronous mode - bit 3: Unimplemented: Read as '0' - bit 2: BRGH: High Baud Rate Select bit Asynchronous mode 1 = High speed **Note:** For the PIC16C73/73A/74/74A, the asynchronous high speed mode (BRGH = 1) may experience a high rate of receive errors. It is recommended that BRGH = 0. If you desire a higher baud rate than BRGH = 0 can support, refer to the device errata for additional information, or use the PIC16C76/77. 0 = Low speed Synchronous mode Unused in this mode bit 1: TRMT: Transmit Shift Register Status bit 1 = TSR empty0 = TSR full bit 0: **TX9D**: 9th bit of transmit data. Can be parity bit. ## 12.3.2 USART SYNCHRONOUS MASTER RECEPTION Once Synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>) or enable bit CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to the RCREG register (if it is empty). When the transfer is complete, interrupt flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read only bit which is reset by the hardware. In this case it is reset when the RCREG register has been read and is empty. The RCREG is a double buffered register, i.e. it is a two deep FIFO. It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR register. On the clocking of the last bit of the third byte, if the RCREG register is still full then overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Bit OERR has to be cleared in software (by clearing bit CREN). If bit OERR is set, transfers from the RSR to the RCREG are inhibited, so it is essential to clear bit OERR if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register, will load bit RX9D with a new value, therefore it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old RX9D information. Steps to follow when setting up a Synchronous Master Reception: - 1. Initialize the SPBRG register for the appropriate baud rate. (Section 12.1) - Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC. - 3. Ensure bits CREN and SREN are clear. - If interrupts are desired, then set enable bit RCIE. - 5. If 9-bit reception is desired, then set bit RX9. - If a single reception is required, set bit SREN. For continuous reception set bit CREN. - Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. TABLE 12-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other Resets | |---------|----------------------------------------|----------------------|-----------|---------|-------|-------|--------|--------|-----------|--------------------------|---------------------------| | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 1Ah | RCREG | USART Re | eceive Re | egister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h | 99h SPBRG Baud Rate Generator Register | | | | | | | | 0000 0000 | 0000 0000 | | Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Reception. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C73/73A/76, always maintain these bits clear. # PIC16C7X **NOTES:** #### 13.4 A/D Conversions Applicable Devices 72 73 73 A 74 74 A 76 77 Example 13-2 shows how to perform an A/D conversion. The RA pins are configured as analog inputs. The analog reference (VREF) is the device VDD. The A/D interrupt is enabled, and the A/D conversion clock is FRC. The conversion is performed on the RAO pin (channel 0). **Note:** The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. Clearing the GO/DONE bit during a conversion will abort the current conversion. The ADRES register will NOT be updated with the partially completed A/D conversion sample. That is, the ADRES register will continue to contain the value of the last completed conversion (or the last value written to the ADRES register). After the A/D conversion is aborted, a 2TAD wait is required before the next acquisition is started. After this 2TAD wait, an acquisition is automatically started on the selected channel. #### **EXAMPLE 13-2: A/D CONVERSION** ``` BSF STATUS, RPO ; Select Bank 1 ; PIC16C76/77 only BCF STATUS, RP1 CLRF ADCON1 ; Configure A/D inputs BSF PIE1, ADIE ; Enable A/D interrupts STATUS, RP0 BCF ; Select Bank 0 0xC1 ; RC Clock, A/D is on, Channel 0 is selected MOVLW ADCON0 BCF PIR1, ADIF ; Clear A/D interrupt flag bit INTCON, PEIE BSF ; Enable peripheral interrupts BSF INTCON, GIE ; Enable all interrupts Ensure that the required sampling time for the selected input channel has elapsed. Then the conversion may be started. BSF ADCONO, GO ; Start A/D Conversion ; The ADIF bit will be set and the GO/DONE bit ; is cleared upon completion of the A/D Conversion. ``` #### 13.5 A/D Operation During Sleep **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 | The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed the $GO/\overline{DONE}$ bit will be cleared, and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the A/D module will then be turned off, although the ADON bit will remain set. When the A/D clock source is another clock option (not RC), a SLEEP instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set. Turning off the A/D places the A/D module in its lowest current consumption state. #### Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To perform an A/D conversion in SLEEP, ensure the SLEEP instruction immediately follows the instruction that sets the $GO/\overline{DONE}$ bit. #### 13.6 A/D Accuracy/Error **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 | The absolute accuracy specified for the A/D converter includes the sum of all contributions for quantization error, integral error, differential error, full scale error, offset error, and monotonicity. It is defined as the maximum deviation from an actual transition versus an ideal transition for any code. The absolute error of the A/D converter is specified at $<\pm 1$ LSb for VDD = VREF (over the device's specified operating range). However, the accuracy of the A/D converter will degrade as VDD diverges from VREF. For a given range of analog inputs, the output digital code will be the same. This is due to the quantization of the analog input to a digital code. Quantization error is typically $\pm$ 1/2 LSb and is inherent in the analog to digital conversion process. The only way to reduce quantization error is to increase the resolution of the A/D converter. Offset error measures the first actual transition of a code versus the first ideal transition of a code. Offset error shifts the entire transfer function. Offset error can be calibrated out of a system or introduced into a system through the interaction of the total leakage current and source impedance at the analog input. Gain error measures the maximum deviation of the last actual transition and the last ideal transition adjusted for offset error. This error appears as a change in slope of the transfer function. The difference in gain error to full scale error is that full scale does not take offset error into account. Gain error can be calibrated out in software. Linearity error refers to the uniformity of the code changes. Linearity errors cannot be calibrated out of the system. Integral non-linearity error measures the actual code transition versus the ideal code transition adjusted by the gain error for each code. Differential non-linearity measures the maximum actual code width versus the ideal code width. This measure is unadjusted. The maximum pin leakage current is $\pm$ 1 $\mu$ A. In systems where the device frequency is low, use of the A/D RC clock is preferred. At moderate to high frequencies, TAD should be derived from the device oscillator. TAD must not violate the minimum and should be $\leq 8~\mu s$ for preferred operation. This is because TAD, when derived from Tosc, is kept away from on-chip phase clock transitions. This reduces, to a large extent, the effects of digital switching noise. This is not possible with the RC derived clock. The loss of accuracy due to digital switching noise can be significant if many I/O pins are active. In systems where the device will enter SLEEP mode after the start of the A/D conversion, the RC clock source selection is required. In this mode, the digital noise from the modules in SLEEP are stopped. This method gives high accuracy. #### 13.7 Effects of a RESET Applicable Devices 72|73|73A|74|74A|76|77 A device reset forces all registers to their reset state. This forces the A/D module to be turned off, and any conversion is aborted. The value that is in the ADRES register is not modified for a Power-on Reset. The ADRES register will contain unknown data after a Power-on Reset. #### 14.2 <u>Oscillator Configurations</u> Applicable Devices 72 73 73A 74 74A 76 77 #### 14.2.1 OSCILLATOR TYPES The PIC16CXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes: LP Low Power Crystal XT Crystal/Resonator HS High Speed Crystal/Resonator RC Resistor/Capacitor ## 14.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS In XT, LP or HS modes a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 14-3). The PIC16CXX Oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 14-4). FIGURE 14-3: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION) See Table 14-1 and Table 14-2 for recommended values of C1 and C2. Note 1: A series resistor may be required for AT strip cut crystals. FIGURE 14-4: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION) TABLE 14-1: CERAMIC RESONATORS | Ranges Tested: | | | | | | | | | |------------------------------------|-----------------------------------|------------------------------------|---------------|--|--|--|--|--| | Mode | Freq | OSC1 | OSC2 | | | | | | | XT | 455 kHz | 68 - 100 pF | 68 - 100 pF | | | | | | | | 2.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | | | | | 4.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | | | | HS | 8.0 MHz | 10 - 68 pF | 10 - 68 pF | | | | | | | 16.0 MHz 10 - 22 pF 10 - 22 pF | | | | | | | | | | | se values are the sat bottom of p | f <b>or design guidar</b><br>page. | nce only. See | | | | | | | Resonator | rs Used: | | | | | | | | | 455 kHz | Panasonic E | FO-A455K04B | ± 0.3% | | | | | | | 2.0 MHz | Murata Erie | CSA2.00MG | ± 0.5% | | | | | | | 4.0 MHz | Murata Erie | CSA4.00MG | ± 0.5% | | | | | | | 8.0 MHz | Murata Erie CSA8.00MT ± 0.5% | | | | | | | | | 16.0 MHz | MHz Murata Erie CSA16.00MX ± 0.5% | | | | | | | | | All reso | nators used did | d not have built-in | capacitors. | | | | | | TABLE 14-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | | Crystal | Can Banga | Can Banga | | | | | |----------|-----------------|------------------|------------------|--|--|--|--| | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 | | | | | | LP | 32 kHz | 32 kHz 33 pF | | | | | | | | 200 kHz | 15 pF | 15 pF | | | | | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | | | | | 1 MHz | 15 pF | 15 pF | | | | | | | 4 MHz | 15 pF | 15 pF | | | | | | HS | 4 MHz | 15 pF | 15 pF | | | | | | | 8 MHz | 15-33 pF | 15-33 pF | | | | | | | 20 MHz | 15-33 pF | 15-33 pF | | | | | | | | for design guida | nce only. See | | | | | | notes a | at bottom of | page. | | | | | | | | Crys | tals Used | | | | | | | 32 kHz | Epson C-00 | 01R32.768K-A | ± 20 PPM | | | | | | 200 kHz | STD XTL 2 | 00.000KHz | ± 20 PPM | | | | | | 1 MHz | ECS ECS- | ECS ECS-10-13-1 | | | | | | | 4 MHz | ECS ECS-4 | ± 50 PPM | | | | | | | 8 MHz | EPSON CA | ± 30 PPM | | | | | | | 20 MHz | EPSON CA | A-301 20.000M-C | ± 30 PPM | | | | | - Note 1: Recommended values of C1 and C2 are identical to the ranges tested (Table 14-1). - Higher capacitance increases the stability of oscillator but also increases the start-up time. - Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - 4: Rs may be required in HS mode as well as XT mode to avoid overdriving crystals with low drive level specification. #### 14.7 Watchdog Timer (WDT) Applicable Devices 72 73 73 A 74 74 A 76 77 The Watchdog Timer is as a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The WDT can be permanently disabled by clearing configuration bit WDTE (Section 14.1). #### 14.7.1 WDT PERIOD The WDT has a nominal time-out period of 18 ms, (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized. The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET condition The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out. #### 14.7.2 WDT PROGRAMMING CONSIDERATIONS It should also be taken into account that under worst case conditions (VDD = Min., Temperature = Max., and max. WDT prescaler) it may take several seconds before a WDT time-out occurs. Note: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed. #### FIGURE 14-18: WATCHDOG TIMER BLOCK DIAGRAM #### FIGURE 14-19: SUMMARY OF WATCHDOG TIMER REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|--------------|-------|----------------------|-------|-------|----------------------|-------|-------|-------| | 2007h | Config. bits | (1) | BODEN <sup>(1)</sup> | CP1 | CP0 | PWRTE <sup>(1)</sup> | WDTE | FOSC1 | FOSC0 | | 81h,181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | Legend: Shaded cells are not used by the Watchdog Timer. Note 1: See Figure 14-1, and Figure 14-2 for operation of these bits. # PIC16C7X | XORLW | Exclusive OR Literal with W | XORWF | Exclusive OR W with f | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] XORLW k | Syntax: | [label] XORWF f,d | | Operands: | $0 \le k \le 255$ | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: Status Affected: Encoding: | (W) .XOR. $k \rightarrow (W)$ Z 11 1010 kkkk kkkk | Operation:<br>Status Affected: | (W) .XOR. (f) $\rightarrow$ (destination) | | Description: | The contents of the W register are XOR'ed with the eight bit literal 'k'. The result is placed in the W register. | Encoding: Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is | | Words: | 1 | Marda. | 1 the result is stored back in register 'f'. | | Cycles: | 1 | Words: | 1 | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Cycles: | 1 | | | Decode Read Process Write to data W | Q Cycle Activity: | Q1 Q2 Q3 Q4 Decode Read Process Write to destination | | Example: | XORLW 0xAF | | | | | Before Instruction | Example | XORWF REG 1 | | | W = 0xB5 | | Before Instruction | | | After Instruction $W = 0x1A$ | | $ \begin{array}{rcl} REG & = & 0xAF \\ W & = & 0xB5 \end{array} $ | | | | | After Instruction | | | | | REG = 0x1A W = 0xB5 | ### **Applicable Devices** 72 73 73A 74 74A 76 77 Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended, $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial Operating voltage VDD range as described in DC spec Section 17.1 and Section 17.2. | Param | Characteristic | Sym | Min | Тур | Max | Units | Conditions | |-------|-----------------------------------------|-------------------|-----------|-----|-----|-------|-------------------------------------------------------------------| | No. | | | | † | | | | | | Output High Voltage | | | | | | | | D090 | I/O ports (Note 3) | Voн | VDD - 0.7 | - | - | V | IOH = $-3.0$ mA, VDD = $4.5$ V, $-40$ °C to $+85$ °C | | D090A | | | VDD - 0.7 | - | - | V | IOH = $-2.5$ mA, VDD = $4.5$ V, $-40$ °C to $+125$ °C | | D092 | OSC2/CLKOUT (RC osc config) | | VDD - 0.7 | - | - | V | IOH = -1.3 mA, VDD = $4.5V$ , $-40^{\circ}$ C to $+85^{\circ}$ C | | D092A | | | VDD - 0.7 | - | - | V | IOH = -1.0 mA, VDD = $4.5V$ , $-40^{\circ}$ C to $+125^{\circ}$ C | | D150* | Open-Drain High Voltage | Vod | - | - | 14 | V | RA4 pin | | | Capacitive Loading Specs on Output Pins | | | | | | | | D100 | OSC2 pin | Cosc <sub>2</sub> | - | - | 15 | pF | In XT, HS and LP modes when external clock is used to drive OSC1. | | D101 | All I/O pins and OSC2 (in RC mode) | Cio | - | - | 50 | pF | | | D102 | SCL, SDA in I <sup>2</sup> C mode | Св | - | - | 400 | pF | | <sup>\*</sup> These parameters are characterized but not tested. DC CHARACTERISTICS - Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt trigger input. It is not recommended that the PIC16C7X be driven with external clock in RC mode. - 2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Applicable Devices** 72 73 73A 74 74A 76 77 #### 17.5 <u>Timing Diagrams and Specifications</u> #### FIGURE 17-2: EXTERNAL CLOCK TIMING TABLE 17-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------|-------|--------------------| | | Fosc | External CLKIN Frequency | DC | | 4 | MHz | XT and RC osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | | _ | μs | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μs | LP oscillator | | | | | 15 | | <u> </u> | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise or | _ | _ | 25 | ns | XT oscillator | | | TosF | Fall Time | - | _ | 50 | ns | LP oscillator | | | | and the second s | _ | _ | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. **Applicable Devices** 72 73 73A 74 74A 76 77 ### FIGURE 19-10: I<sup>2</sup>C BUS START/STOP BITS TIMING TABLE 19-9: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Тур | Max | Units | Conditions | |---------------|---------|-----------------|--------------|------|-----|-----|-------|------------------------------------------------------| | 90 | Tsu:sta | START condition | 100 kHz mode | 4700 | _ | _ | ns | Only relevant for repeated START | | | | Setup time | 400 kHz mode | 600 | _ | _ | 113 | condition | | 91 | THD:STA | START condition | 100 kHz mode | 4000 | _ | _ | ns | After this period the first clock pulse is generated | | | | Hold time | 400 kHz mode | 600 | _ | _ | | | | 92 | Tsu:sto | STOP condition | 100 kHz mode | 4700 | _ | _ | ns | | | | | Setup time | 400 kHz mode | 600 | _ | _ | | | | 93 | THD:STO | STOP condition | 100 kHz mode | 4000 | _ | _ | ns | | | | | Hold time | 400 kHz mode | 600 | _ | _ | | | FIGURE 21-29: TYPICAL IDD vs. FREQUENCY (HS MODE, 25°C) FIGURE 21-30: MAXIMUM IDD vs. FREQUENCY (HS MODE, -40°C TO 85°C) # PIC16C7X | Table 18-2: | external Clock Timing Requirements189 | Table 20-1: | Cross Reference of Device Specs for Oscillator Configurations and | | |------------------------------|--------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------|-----| | Table 18-3: | CLKOUT and I/O Timing Requirements190 | | Frequencies of Operation (Commercial Devices) | 220 | | Table 18-4: | Reset, Watchdog Timer, Oscillator | Table 20-2: | External Clock Timing | 220 | | | Start-up Timer and Power-up Timer | | Requirements | 226 | | | Requirements191 | Table 20-3: | CLKOUT and I/O Timing | | | Table 18-5: | Timer0 and Timer1 External Clock | | Requirements | 227 | | | Requirements192 | Table 20-4: | Reset, Watchdog Timer, | | | Table 18-6: | Capture/Compare/PWM | | Oscillator Start-up Timer, Power-up | | | | Requirements (CCP1 and CCP2)193 | | Timer, and brown-out reset | | | Table 18-7: | Parallel Slave Port Requirements | | Requirements | 228 | | | (PIC16C74)194 | Table 20-5: | Timer0 and Timer1 External Clock | | | Table 18-8: | SPI Mode Requirements195 | | Requirements | 229 | | Table 18-9: | I <sup>2</sup> C Bus Start/Stop Bits | Table 20-6: | Capture/Compare/PWM | 000 | | Table 10 10: | Requirements | Table 20.7: | Requirements (CCP1 and CCP2) | 230 | | Table 18-10:<br>Table 18-11: | I <sup>2</sup> C Bus Data Requirements | Table 20-7: | Parallel Slave Port Requirements | 221 | | Table To-TT. | USART Synchronous Transmission Requirements198 | Table 20-8: | (PIC16C77)SPI Mode requirements | | | Table 18-12: | usart Synchronous Receive | Table 20-9: | I <sup>2</sup> C Bus Start/Stop Bits Requirements | | | Table 10-12. | Requirements198 | Table 20-10: | I <sup>2</sup> C Bus Data Requirements | | | Table 18-13: | A/D Converter Characteristics:199 | Table 20-11: | USART Synchronous Transmission | 200 | | . 45.5 . 5 . 5. | PIC16C73/74-04 | | Requirements | 237 | | | (Commercial, Industrial) | Table 20-12: | USART Synchronous Receive | | | | PIC16C73/74-10 | | Requirements | 237 | | | (Commercial, Industrial) | Table 20-13: | A/D Converter Characteristics: | | | | PIC16C73/74-20 | | PIC16C76/77-04 | | | | (Commercial, Industrial) | | (Commercial, Industrial, Extended) | | | | PIC16LC73/74-04 | | PIC16C76/77-10 | | | | (Commercial, Industrial)199 | | (Commercial, Industrial, Extended) | | | Table 18-14: | A/D Conversion Requirements200 | | PIC16C76/77-20 | | | Table 19-1: | Cross Reference of Device Specs | | (Commercial, Industrial, Extended) | | | | for Oscillator Configurations and | | PIC16LC76/77-04 | 000 | | | Frequencies of Operation | Table 20 14: | (Commercial, Industrial) | | | Table 19-2: | (Commercial Devices)201 | Table 20-14:<br>Table 21-1: | A/D Conversion Requirements | | | Table 19-2. | External Clock Timing Requirements207 | Table 21-1. | RC Oscillator Frequencies Capacitor Selection for Crystal | 241 | | Table 19-3: | CLKOUT and I/O Timing | Table 21-2. | Oscillators | 248 | | Table 15 6. | Requirements208 | Table E-1: | Pin Compatible Devices | | | Table 19-4: | Reset, Watchdog Timer, Oscillator | | Copa | | | | Start-up Timer, Power-up Timer, | | | | | | and brown-out reset Requirements209 | | | | | Table 19-5: | Timer0 and Timer1 External Clock | | | | | | Requirements210 | | | | | Table 19-6: | Capture/Compare/PWM | | | | | | Requirements (CCP1 and CCP2)211 | | | | | Table 19-7: | Parallel Slave Port Requirements | | | | | T 11 10 0 | (PIC16C74A)212 | | | | | Table 19-8: | SPI Mode Requirements | | | | | Table 19-9: | I <sup>2</sup> C Bus Start/Stop Bits Requirements 214 | | | | | Table 19-10:<br>Table 19-11: | I <sup>2</sup> C Bus Data Requirements215 USART Synchronous Transmission | | | | | Table 19-11. | Requirements216 | | | | | Table 19-12: | USART Synchronous Receive | | | | | 14510 15 12. | Requirements216 | | | | | Table 19-13: | A/D Converter Characteristics:217 | | | | | | PIC16C73A/74A-04 | | | | | | (Commercial, Industrial, Extended)<br>PIC16C73A/74A-10 | | | | | | (Commercial, Industrial, Extended) | | | | | | PIC16C73A/74A-20 | | | | | | (Commercial, Industrial, Extended) | | | | | | PIC16LC73A/74A-04<br>(Commercial, Industrial)217 | | | | | Table 19-14: | A/D Conversion Requirements218 | | | | | | | | | |