Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 10MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | A/D 8x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c74a-10-l | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Table of Contents** | 1.0 General Description | 5 | |----------------------------------------------------------------------|-----| | 2.0 PIC16C7X Device Varieties | 7 | | 3.0 Architectural Overview | 9 | | 4.0 Memory Organization | 19 | | 5.0 I/O Ports | 43 | | 6.0 Overview of Timer Modules | 57 | | 7.0 Timer0 Module | 59 | | 8.0 Timer1 Module | 65 | | 9.0 Timer2 Module | 69 | | 10.0 Capture/Compare/PWM Module(s) | 71 | | 11.0 Synchronous Serial Port (SSP) Module | 77 | | 12.0 Universal Synchronous Asynchronous Receiver Transmitter (USART) | 99 | | 13.0 Analog-to-Digital Converter (A/D) Module | 117 | | 14.0 Special Features of the CPU | 129 | | 15.0 Instruction Set Summary | 147 | | 16.0 Development Support | 163 | | 17.0 Electrical Characteristics for PIC16C72 | 167 | | 18.0 Electrical Characteristics for PIC16C73/74 | | | 19.0 Electrical Characteristics for PIC16C73A/74A | 201 | | 20.0 Electrical Characteristics for PIC16C76/77 | | | 21.0 DC and AC Characteristics Graphs and Tables | 241 | | 22.0 Packaging Information | 251 | | Appendix A: | 263 | | Appendix B: Compatibility | 263 | | Appendix C: What's New | 264 | | Appendix D: What's Changed | 264 | | Appendix E: PIC16/17 Microcontrollers | | | Pin Compatibility | 271 | | Index | 273 | | List of Examples | 279 | | List of Figures | 280 | | List of Tables | 283 | | Reader Response | 286 | | PIC16C7X Product Identification System | 287 | For register and module descriptions in this data sheet, device legends show which devices apply to those sections. As an example, the legend below would mean that the following section applies only to the PIC16C72, PIC16C73A and PIC16C74A devices. Applicable Devices 72 73 73A 74 74A 76 77 ## To Our Valued Customers We constantly strive to improve the quality of all our products and documentation. We have spent an exceptional amount of time to ensure that these documents are correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please use the reader response form in the back of this data sheet to inform us. We appreciate your assistance in making this a better document. #### 5.2 PORTB and TRISB Registers **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 PORTB is an 8-bit wide bi-directional port. The corresponding data direction register is TRISB. Setting a bit in the TRISB register puts the corresponding output driver in a hi-impedance input mode. Clearing a bit in the TRISB register puts the contents of the output latch on the selected pin(s). #### **EXAMPLE 5-2: INITIALIZING PORTB** ``` BCF STATUS, RPO CLRF ; Initialize PORTB by PORTR ; clearing output ; data latches BSF STATUS, RPO ; Select Bank 1 M.TVOM OxCF ; Value used to ; initialize data ; direction MOVWF ; Set RB<3:0> as inputs TRISB ; RB<5:4> as outputs ; RB<7:6> as inputs ``` Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. FIGURE 5-3: BLOCK DIAGRAM OF RB3:RB0 PINS Four of PORTB's pins, RB7:RB4, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e. any RB7:RB4 pin configured as an output is excluded from the interrupt on change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB. This will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition, and allow flag bit RBIF to be cleared. This interrupt on mismatch feature, together with software configurable pull-ups on these four pins allow easy interface to a keypad and make it possible for wake-up on key-depression. Refer to the Embedded Control Handbook, "Implementing Wake-Up on Key Stroke" (AN552). Note: For the PIC16C73/74, if a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then interrupt flag bit RBIF may not get set. The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature. 1x =Prescaler is 16 #### FIGURE 9-2: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h) U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 TOUTPS3 TOUTPS2 TOUTPS1 TOUTPS0 TMR2ON T2CKPS1 T2CKPS0 R = Readable bit W = Writable bit bit7 U = Unimplemented bit, read as '0' - n = Value at POR reset bit 7: Unimplemented: Read as '0' TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits bit 6-3: 0000 = 1:1 Postscale 0001 = 1:2 Postscale 1111 = 1:16 Postscale TMR2ON: Timer2 On bit bit 2: 1 = Timer2 is on 0 = Timer2 is off bit 1-0: T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 #### TABLE 9-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on<br>all other<br>resets | |-----------------------|--------|-----------------------------|-------------|---------------------|---------------------|---------|--------|---------|---------|--------------------------|---------------------------------| | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(1,2)</sup> | ADIF | RCIF <sup>(2)</sup> | TXIF <sup>(2)</sup> | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1,2)</sup> | ADIE | RCIE <sup>(2)</sup> | TXIE <sup>(2)</sup> | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 11h | TMR2 | Z2 Timer2 module's register | | | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 92h | PR2 | Timer2 Peri | od Register | | | • | • | | | 1111 1111 | 1111 1111 | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by the Timer2 module. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C73/73A/76, always maintain these bits clear. 2: The PIC16C72 does not have a Parallel Slave Port or a USART, these bits are unimplemented, read as '0'. ### FIGURE 11-8: SSPCON: SYNC SERIAL PORT CONTROL REGISTER (ADDRESS 14h)(PIC16C76/77) R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 WCOL **SSPOV SSPEN CKP** SSPM3 SSPM2 SSPM1 SSPM0 R = Readable bit W = Writable bit bit7 bit0 U = Unimplemented bit, read as '0' - n =Value at POR reset bit 7: WCOL: Write Collision Detect bit 1 = The SSPBUF register is written while it is still transmitting the previous word (must be cleared in software) 0 = No collision bit 6: SSPOV: Receive Overflow Indicator bit #### In SPI mode 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In master mode the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register. 0 = No overflow #### In I<sup>2</sup>C mode 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in transmit mode. SSPOV must be cleared in software in either mode. 0 = No overflow bit 5: SSPEN: Synchronous Serial Port Enable bit #### In SPI mode - 1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins #### In I<sup>2</sup>C mode - 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins - 0 = Disables serial port and configures these pins as I/O port pins In both modes, when enabled, these pins must be properly configured as input or output. bit 4: CKP: Clock Polarity Select bit #### In SPI mode - 1 = Idle state for clock is a high level - 0 = Idle state for clock is a low level #### In I<sup>2</sup>C mode #### SCK release control - 1 = Enable clock - 0 = Holds clock low (clock stretch) (Used to ensure data setup time) #### bit 3-0: SSPM3:SSPM0: Synchronous Serial Port Mode Select bits - 0000 = SPI master mode, clock = Fosc/4 - 0001 = SPI master mode, clock = Fosc/16 - 0010 = SPI master mode, clock = Fosc/64 - 0011 = SPI master mode, clock = TMR2 output/2 - 0100 = SPI slave mode, clock = SCK pin. $\overline{SS}$ pin control enabled. - 0101 = SPI slave mode, clock = SCK pin. SS pin control disabled. SS can be used as I/O pin - $0110 = I^2C$ slave mode, 7-bit address - $0111 = I^2C$ slave mode, 10-bit address - $1011 = I^2C$ firmware controlled master mode (slave idle) - $1110 = I^2C$ slave mode, 7-bit address with start and stop bit interrupts enabled - $1111 = I^2C$ slave mode, 10-bit address with start and stop bit interrupts enabled The $\overline{SS}$ pin allows a synchronous slave mode. The SPI must be in slave mode (SSPCON<3:0> = 04h) and the TRISA<5> bit must be set for the synchronous slave mode to be enabled. When the $\overline{SS}$ pin is low, transmission and reception are enabled and the SDO pin is driven. When the $\overline{SS}$ pin goes high, the SDO pin is no longer driven, even if in the middle of a transmitted byte, and becomes a floating output. If the $\overline{SS}$ pin is taken low without resetting SPI mode, the transmission will continue from the point at which it was taken high. External pull-up/pull-down resistors may be desirable, depending on the application. Note: When the SPI is in Slave Mode with $\overline{SS}$ pin control enabled, (SSPCON<3:0> = 0100) the SPI module will reset if the $\overline{SS}$ pin is set to VDD. **Note:** If the SPI is used in Slave Mode with CKE = '1', then the $\overline{SS}$ pin control must be enabled. To emulate two-wire communication, the SDO pin can be connected to the SDI pin. When the SPI needs to operate as a receiver the SDO pin can be configured as an input. This disables transmissions from the SDO. The SDI can always be left as an input (SDI function) since it cannot create a bus conflict. FIGURE 11-11: SPI MODE TIMING, MASTER MODE (PIC16C76/77) FIGURE 11-12: SPI MODE TIMING (SLAVE MODE WITH CKE = 0) (PIC16C76/77) ## FIGURE 11-27: OPERATION OF THE I<sup>2</sup>C MODULE IN IDLE\_MODE, RCV\_MODE OR XMIT\_MODE ``` IDLE_MODE (7-bit): if (Addr_match) Set interrupt; if (R/\overline{W} = 1) Send \overline{ACK} = 0: set XMIT_MODE; else if (R/\overline{W} = 0) set RCV_MODE; RCV_MODE: if ((SSPBUF=Full) OR (SSPOV = 1)) Set SSPOV; Do not acknowledge; else transfer SSPSR \rightarrow SSPBUF; send \overline{ACK} = 0; Receive 8-bits in SSPSR; Set interrupt; XMIT_MODE: While ((SSPBUF = Empty) AND (CKP=0)) Hold SCL Low; Send byte; Set interrupt; if (\overline{ACK} Received = 1) End of transmission; Go back to IDLE_MODE; else if ( ACK Received = 0) Go back to XMIT_MODE; IDLE_MODE (10-Bit): If (High_byte_addr_match AND (R/\overline{W} = 0)) PRIOR_ADDR_MATCH = FALSE; Set interrupt; if ((SSPBUF = Full) OR ((SSPOV = 1)) Set SSPOV; { Do not acknowledge; else Set UA = 1; Send \overline{ACK} = 0; While (SSPADD not updated) Hold SCL low; Clear UA = 0; Receive Low_addr_byte; Set interrupt; Set UA = 1; If (Low_byte_addr_match) PRIOR_ADDR_MATCH = TRUE; Send \overline{ACK} = 0; while (SSPADD not updated) Hold SCL low; Clear UA = 0; Set RCV_MODE; } } else if (High_byte_addr_match AND (R/W = 1) if (PRIOR_ADDR_MATCH) send \overline{ACK} = 0; set XMIT_MODE; else PRIOR_ADDR_MATCH = FALSE; ``` Steps to follow when setting up an Asynchronous Transmission: - Initialize the SPBRG register for the appropriate baud rate. If a high speed baud rate is desired, set bit BRGH. (Section 12.1) - Enable the asynchronous serial port by clearing bit SYNC and setting bit SPEN. - If interrupts are desired, then set enable bit TXIE. - 4. If 9-bit transmission is desired, then set transmit bit TX9. - Enable the transmission by setting bit TXEN, which will also set bit TXIF. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Load data to the TXREG register (starts transmission). #### FIGURE 12-8: ASYNCHRONOUS MASTER TRANSMISSION #### FIGURE 12-9: ASYNCHRONOUS MASTER TRANSMISSION (BACK TO BACK) #### TABLE 12-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value<br>PO<br>BO | R, | Valu<br>all o<br>Res | ther | |---------|-------|------------------------------------|----------|--------|-------|-------|--------|--------|--------|-------------------|------|----------------------|------| | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 | 0000 | 0000 | 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 | -00x | 0000 | -00x | | 19h | TXREG | USART Trar | nsmit Re | gister | | | | | | 0000 | 0000 | 0000 | 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 | 0000 | 0000 | 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 | -010 | 0000 | -010 | | 99h | SPBRG | SPBRG Baud Rate Generator Register | | | | | | | | 0000 | 0000 | 0000 | 0000 | $\label{eq:locations} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ - \textbf{e} \textbf{unimplemented locations read as '0'}. \ \textbf{Shaded cells are not used for Asynchronous Transmission}.$ Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C73/73A/76, always maintain these bits clear. #### 13.8 Use of the CCP Trigger **Applicable Devices** 72 73 73 A 74 74 A 76 77 **Note:** In the PIC16C72, the "special event trigger" is implemented in the CCP1 module. An A/D conversion can be started by the "special event trigger" of the CCP2 module (CCP1 on the PIC16C72 only). This requires that the CCP2M3:CCP2M0 bits (CCP2CON<3:0>) be programmed as 1011 and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving the ADRES to the desired location). The appropriate analog input channel must be selected and the minimum acquisition done before the "special event trigger" sets the GO/DONE bit (starts a conversion). If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter. #### 13.9 Connection Considerations **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 If the input voltage exceeds the rail values (Vss or VDD) by greater than 0.2V, then the accuracy of the conversion is out of specification. An external RC filter is sometimes added for anti-aliasing of the input signal. The R component should be selected to ensure that the total source impedance is kept under the 10 k $\Omega$ recommended specification. Any external components connected (via hi-impedance) to an analog input pin (capacitor, zener diode, etc.) should have very little leakage current at the pin. #### 13.10 <u>Transfer Function</u> **Applicable Devices** 72 | 73 | 73 | 74 | 74 | 76 | 77 The ideal transfer function of the A/D converter is as follows: the first transition occurs when the analog input voltage (VAIN) is Analog VREF/256 (Figure 13-5). #### FIGURE 13-5: A/D TRANSFER FUNCTION #### 13.11 References A very good reference for understanding A/D converters is the "Analog-Digital Conversion Handbook" third edition, published by Prentice Hall (ISBN 0-13-03-2848-0). TABLE 14-8: INITIALIZATION CONDITIONS FOR ALL REGISTERS (Cont.'d) | Register | | Α | pplica | ble l | Device | es | | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset | Wake-up via WDT<br>or<br>Interrupt | |----------|----|----|--------|-------|--------|----|----|------------------------------------|--------------------------|------------------------------------| | INTCON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 000x | 0000 000u | uuuu uuuu(1) | | | 72 | 73 | 73A | 74 | 74A | 76 | 77 | -0 0000 | -0 0000 | -u uuuu(1) | | PIR1 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | -000 0000 | -000 0000 | -uuu uuuu(1) | | | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu(1) | | PIR2 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0 | 0 | (1) | | TMR1L | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TMR1H | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | T1CON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 00 0000 | uu uuuu | uu uuuu | | TMR2 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu | | T2CON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | -000 0000 | -000 0000 | -uuu uuuu | | SSPBUF | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | SSPCON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR1L | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR1H | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP1CON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 00 0000 | 00 0000 | uu uuuu | | RCSTA | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 -00x | 0000 -00x | uuuu -uuu | | TXREG | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu | | RCREG | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu | | CCPR2L | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCPR2H | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | CCP2CON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu | | ADRES | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ADCON0 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 00-0 | 0000 00-0 | uuuu uu-u | | OPTION | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISA | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 11 1111 | 11 1111 | uu uuuu | | TRISB | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISC | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISD | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 1111 1111 | 1111 1111 | uuuu uuuu | | TRISE | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 -111 | 0000 -111 | uuuu -uuu | | | 72 | 73 | 73A | 74 | 74A | 76 | 77 | -0 0000 | -0 0000 | -u uuuu | | PIE1 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | -000 0000 | -000 0000 | -uuu uuuu | | | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000 0000 | 0000 0000 | uuuu uuuu | | PIE2 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0 | 0 | u | | DCON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0- | u- | u- | | PCON | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0u | uu | uu | | PR2 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 1111 1111 | 1111 1111 | 1111 1111 | Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', <math>q = value depends on condition Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up). <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h) <sup>3:</sup> See Table 14-7 for reset value for specific condition. FIGURE 14-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 14-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 FIGURE 14-12: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) ## 15.1 <u>Instruction Descriptions</u> | ADDLW | Add Literal and W | ANDLW | AND Literal with W | |-------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------| | Syntax: | [ <i>label</i> ] ADDLW k | Syntax: | [label] ANDLW k | | Operands: | $0 \le k \le 255$ | Operands: | $0 \le k \le 255$ | | Operation: | $(W) + k \to (W)$ | Operation: | (W) .AND. (k) $\rightarrow$ (W) | | Status Affected: | C, DC, Z | Status Affected: | Z | | Encoding: | 11 111x kkkk kkkk | Encoding: | 11 1001 kkkk kkkk | | Description: | The contents of the W register are added to the eight bit literal 'k' and the result is placed in the W register. | Description: | The contents of W register are AND'ed with the eight bit literal 'k'. The result is placed in the W register. | | Words: | 1 | Words: | 1 | | Cycles: | 1 | Cycles: | 1 | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Q Cycle Activity: | Q1 Q2 Q3 Q4 | | | Decode Read Process Write to literal 'k' data W | | Decode Read Iteral "k" Process data Write to | | Example: | ADDLW 0x15 | Example | ANDLW 0x5F | | | Before Instruction | | Before Instruction | | | W = 0x10<br>After Instruction | | W = 0xA3<br>After Instruction | | | W = 0x25 | | W = 0x03 | | ADDWF | Add W and f | ANDWF | AND W with f | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDWF f,d | Syntax: | [label] ANDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) + (f) $\rightarrow$ (destination) | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | Status Affected: | C, DC, Z | Status Affected: | Z | | Encoding: | 00 0111 dfff ffff | Encoding: | 00 0101 dfff ffff | | Description: | Add the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. | Description: | AND the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. | | Words: | 1 | Words: | 1 | | Cycles: | 1 | Cycles: | 1 | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Q Cycle Activity: | Q1 Q2 Q3 Q4 | | | Decode Read register data Write to destination | | Decode Read Process Write to destination | | Example | ADDWF FSR, 0 | Example | ANDWF FSR, 1 | | | Before Instruction | | Before Instruction | | | W = 0x17<br>FSR = 0xC2<br>After Instruction | | W = 0x17<br>FSR = 0xC2<br>After Instruction | | | W = 0xD9 $FSR = 0xC2$ | | W = 0x17 $FSR = 0x02$ | | GOTO | Uncondi | tional Br | anch | | INCF | Increme | nt f | | | | |-------------------|--------------------------------------------------------|------------------------------------|--------------------------------------|---------------------------|-------------------|-------------------------------------|---------------------------------------------------------------|----------------------------|----------------------|--| | Syntax: | [ label ] | GOTO | k | | Syntax: | [ label ] | INCF 1 | ,d | | | | Operands: | $0 \le k \le 20$ | 047 | | | Operands: | $0 \le f \le 12$ | 27 | | | | | Operation: | $k \to PC <$ | 10:0> | | | | d ∈ [0,1] | d ∈ [0,1] | | | | | | PCLATH- | <4:3> → I | PC<12:11 | > | Operation: | (f) + 1 $\rightarrow$ (destination) | | | | | | Status Affected: | None | | | | Status Affected: | Z | | | | | | Encoding: | 10 | 1kkk | kkkk | kkkk | Encoding: | 0.0 | 1010 | dfff | ffff | | | Description: | GOTO is ar eleven bit into PC bit PC are loa GOTO is a | immediate<br>s <10:0>.<br>ded from | value is lo<br>The upper<br>PCLATH<4 | eaded<br>bits of<br>1:3>. | Description: | mented. It<br>the W reg | ents of reg<br>f 'd' is 0 th<br>ister. If 'd'<br>ock in regis | e result is<br>is 1 the re | placed in | | | Words: | 1 | | | | Words: | 1 | | | | | | Cycles: | 2 | | | | Cycles: | 1 | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | 1st Cycle | Decode | Read<br>literal 'k' | Process<br>data | Write to PC | | Decode | Read<br>register | Process<br>data | Write to destination | | | 2nd Cycle | No-<br>Operation | No-<br>Operation | No-<br>Operation | No-<br>Operation | Example | INCF | CNT, | 1 | | | | Example | GOTO TI | ruction | Address | ГНЕКЕ | ZAMIPIO | | nstruction<br>CNT<br>Z | | | | | | | | | | | | Z | = 1 | 0 | | **Applicable Devices** 72 73 73A 74 74A 76 77 FIGURE 17-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1) ## TABLE 17-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1) | Param<br>No. | Sym | Characteristic | | | Min | Тур† | Max | Units | Conditions | |--------------|------|-----------------------|----------------|--------------------|----------------|------|-----|-------|-----------------------------------| | 50* | TccL | CCP1 input low time | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | | With Prescaler | PIC16 <b>C</b> 72 | 10 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 72 | 20 | _ | _ | ns | | | 51* | TccH | CCP1 input high time | No Prescaler | | 0.5Tcy + 20 | | _ | ns | | | | | | With Prescaler | PIC16 <b>C</b> 72 | 10 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 72 | 20 | _ | _ | ns | | | 52* | TccP | CCP1 input period | | | 3Tcy + 40<br>N | | _ | ns | N = prescale<br>value (1,4 or 16) | | 53* | TccR | CCP1 output rise time | | PIC16 <b>C</b> 72 | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 72 | _ | 25 | 45 | ns | | | 54* | TccF | CCP1 output fall time | | PIC16 <b>C</b> 72 | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 72 | _ | 25 | 45 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Applicable Devices** 72 73 73A 74 74A 76 77 FIGURE 17-8: SPI MODE TIMING TABLE 17-7: SPI MODE REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-----------------------|------------------------------------------|----------|------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | Tcy | _ | _ | ns | | | 71 | TscH | SCK input high time (slave mode) | Tcy + 20 | | | ns | | | 72 | TscL | SCK input low time (slave mode) | Tcy + 20 | _ | _ | ns | | | 73 | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK edge | 50 | _ | _ | ns | | | 74 | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge | 50 | _ | _ | ns | | | 75 | TdoR | SDO data output rise time | _ | 10 | 25 | ns | | | 76 | TdoF | SDO data output fall time | _ | 10 | 25 | ns | | | 77 | TssH2doZ | SS↑ to SDO output hi-impedance | 10 | _ | 50 | ns | | | 78 | TscR | SCK output rise time (master mode) | _ | 10 | 25 | ns | | | 79 | TscF | SCK output fall time (master mode) | _ | 10 | 25 | ns | | | 80 | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge | _ | _ | 50 | ns | | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. DC CHARACTERISTICS ### **Applicable Devices** 72 73 73A 74 74A 76 77 18.3 DC Characteristics: PIC16C73/74-04 (Commercial, Industrial) PIC16C73/74-10 (Commercial, Industrial) PIC16C73/74-20 (Commercial, Industrial) PIC16LC73/74-04 (Commercial, Industrial) #### Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial and $0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial Operating voltage $\ensuremath{\text{VDD}}$ range as described in DC spec Section 18.1 and Section 18.2. | Param | Characteristic | Sym | Min | Тур | Max | Units | Conditions | |-------|-----------------------------|-------|-----------|-----|---------|-------|---------------------------------------| | No. | | | | ť | | | | | | Input Low Voltage | | | | | | | | | I/O ports | VIL | | | | | | | D030 | with TTL buffer | | Vss | - | 0.15Vpd | V | For entire VDD range | | D030A | | | Vss | - | 0.8V | V | 4.5V ≤ VDD ≤ 5.5V | | D031 | with Schmitt Trigger buffer | | Vss | - | 0.2VDD | V | | | D032 | MCLR, OSC1 (in RC mode) | | Vss | - | 0.2Vdd | V | | | D033 | OSC1 (in XT, HS and LP) | | Vss | - | 0.3Vdd | V | Note1 | | | Input High Voltage | | | | | | | | | I/O ports | ViH | | - | | | | | D040 | with TTL buffer | | 2.0 | - | Vdd | V | 4.5V ≤ VDD ≤ 5.5V | | D040A | | | 0.25VDD | - | Vdd | V | For entire VDD range | | | | | + 0.8V | | | | | | | | | | | | | | | D041 | with Schmitt Trigger buffer | | 0.8VDD | - | VDD | V | For entire VDD range | | D042 | MCLR | | 0.8VDD | - | VDD | V | | | D042A | OSC1 (XT, HS and LP) | | 0.7VDD | - | VDD | V | Note1 | | D043 | OSC1 (in RC mode) | | 0.9VDD | - | VDD | V | | | D070 | PORTB weak pull-up current | IPURB | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | Input Leakage Current | | | | | | | | Doco | (Notes 2, 3) | 1 | | | | | Vac < VDW < VDD Die et hi immed | | D060 | I/O ports | lıL | - | - | ±1 | μΑ | Vss ≤ VPIN ≤ VDD, Pin at hi-impedance | | D061 | MCLR, RA4/T0CKI | | _ | _ | ±5 | μA | Vss < Vpin < VDD | | D063 | OSC1 | | _ | _ | 5<br>±5 | μA | Vss ≤ VPIN ≤ VDD, XT, HS and LP osc | | D003 | 0361 | | _ | _ | | μΛ | configuration | | | Output Low Voltage | | | | | | - comigaration | | D080 | I/O ports | VOL | _ | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, | | | | | | | | - | -40°C to +85°C | | D083 | OSC2/CLKOUT (RC osc config) | | - | - | 0.6 | V | loL = 1.6 mA, VDD = 4.5V, | | | | | | | | | -40°C to +85°C | | | Output High Voltage | | | | | | | | D090 | I/O ports (Note 3) | Voн | VDD - 0.7 | - | - | V | IOH = -3.0 mA, VDD = 4.5V, | | | | | | | | | -40°C to +85°C | | D092 | OSC2/CLKOUT (RC osc config) | | VDD - 0.7 | - | - | V | IOH = -1.3 mA, VDD = 4.5V, | | | | | | | | | -40°C to +85°C | | D150* | Open-Drain High Voltage | Vod | - | - | 14 | V | RA4 pin | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C7X be driven with external clock in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as current sourced by the pin. ## **Applicable Devices** 72 73 73A 74 74A 76 77 ## FIGURE 20-14: I<sup>2</sup>C BUS DATA TIMING TABLE 20-10: I<sup>2</sup>C BUS DATA REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Max | Units | Conditions | |---------------|---------|------------------------|--------------|------------|------|-------|---------------------------------------------| | 100 | THIGH | Clock high time | 100 kHz mode | 4.0 | _ | μs | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μs | Device must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5TcY | _ | | | | 101 | TLOW | Clock low time | 100 kHz mode | 4.7 | _ | μs | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μs | Device must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5TcY | _ | | | | 102 | Tr | SDA and SCL rise | 100 kHz mode | _ | 1000 | ns | | | | | time | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10 to 400 pF | | 103 | TF | SDA and SCL fall time | 100 kHz mode | _ | 300 | ns | | | | | | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10 to 400 pF | | 90 | Tsu:sta | START condition | 100 kHz mode | 4.7 | _ | μs | Only relevant for repeated | | | | setup time | 400 kHz mode | 0.6 | _ | μs | START condition | | 91 | THD:STA | START condition hold | 100 kHz mode | 4.0 | _ | μs | After this period the first clock | | | | time | 400 kHz mode | 0.6 | _ | μs | pulse is generated | | 106 | THD:DAT | Data input hold time | 100 kHz mode | 0 | _ | ns | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | 107 | TSU:DAT | Data input setup time | 100 kHz mode | 250 | _ | ns | Note 2 | | | | | 400 kHz mode | 100 | _ | ns | | | 92 | Tsu:sto | STOP condition setup | 100 kHz mode | 4.7 | _ | μs | | | | | time | 400 kHz mode | 0.6 | _ | μs | | | 109 | TAA | Output valid from | 100 kHz mode | _ | 3500 | ns | Note 1 | | | | clock | 400 kHz mode | | _ | ns | | | 110 | TBUF | Bus free time | 100 kHz mode | 4.7 | _ | μs | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission can start | | | Cb | Bus capacitive loading | | | 400 | pF | | Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions. <sup>2:</sup> A fast-mode (400 kHz) I²C-bus device can be used in a standard-mode (100 kHz) I²C-bus system, but the requirement tsu;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I²C bus specification) before the SCL line is released. #### APPENDIX C: WHAT'S NEW Added the following devices: - PIC16C76 - PIC16C77 Removed the PIC16C710, PIC16C711, PIC16C711 from this datasheet. Added PIC16C76 and PIC16C77 devices. The PIC16C76/77 devices have 368 bytes of data memory distributed in 4 banks and 8K of program memory in 4 pages. These two devices have an enhanced SPI that supports both clock phase and polarity. The USART has been enhanced. When upgrading to the PIC16C76/77 please note that the upper 16 bytes of data memory in banks 1,2, and 3 are mapped into bank 0. This may require relocation of data memory usage in the user application code. Added Q-cycle definitions to the Instruction Set Summary section. #### APPENDIX D: WHAT'S CHANGED Minor changes, spelling and grammatical changes. Added the following note to the USART section. This note applies to all devices except the PIC16C76 and PIC16C77. For the PIC16C73/73A/74/74A the asynchronous high speed mode (BRGH = 1) may experience a high rate of receive errors. It is recommended that BRGH = 0. If you desire a higher baud rate than BRGH = 0 can support, refer to the device errata for additional information or use the PIC16C76/77. Divided SPI section into SPI for the PIC16C76/77 and SPI for all other devices. ### E.7 PIC16C6X Family of Devices | | | PIC16C61 | PIC16C62A | PIC16CR62 | PIC16C63 | PIC16CR63 | |-------------|-------------------------------------------------|----------------|----------------------------|----------------------------|--------------------------------|-------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | 20 | 20 | | | EPROM Program Memory (x14 words) | 1K | 2K | | 4K | | | Memory | ROM Program Memory<br>(x14 words) | _ | _ | 2K | _ | 4K | | | Data Memory (bytes) | 36 | 128 | 128 | 192 | 192 | | | Timer Module(s) | TMR0 | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | TMR0,<br>TMR1,<br>TMR2 | | Peripherals | Capture/Compare/<br>PWM Module(s) | | 1 | 1 | 2 | 2 | | | Serial Port(s)<br>(SPI/I <sup>2</sup> C, USART) | | SPI/I <sup>2</sup> C | SPI/I <sup>2</sup> C | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C<br>USART | | | Parallel Slave Port | _ | _ | _ | _ | _ | | | Interrupt Sources | 3 | 7 | 7 | 10 | 10 | | | I/O Pins | 13 | 22 | 22 | 22 | 22 | | | Voltage Range (Volts) | 3.0-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | | Features | In-Circuit Serial Programming | Yes | Yes | Yes | Yes | Yes | | | Brown-out Reset | _ | Yes | Yes | Yes | Yes | | | Packages | 18-pin DIP, SO | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC, SSOP | 28-pin SDIP,<br>SOIC | 28-pin SDIP,<br>SOIC | | | | PIC16C64A | PIC16CR64 | PIC16C65A | PIC16CR65 | PIC16C66 | PIC16C67 | |-------------|----------------------------------------------|----------------------|----------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------| | Clock | Maximum Frequency of Operation (MHz) | 20 | 20 | 20 | 20 | 20 | 20 | | | EPROM Program Memory (x14 words) | 2K | _ | 4K | _ | 8K | 8K | | Memory | ROM Program Memory (x14 words) | | 2K | _ | 4K | _ | _ | | | Data Memory (bytes) | 128 | 128 | 192 | 192 | 368 | 368 | | | Timer Module(s) | TMR0, | TMR0, | TMR0, | TMR0, | TMR0, | TMR0, | | | | TMR1, | TMR1, | TMR1, | TMR1, | TMR1, | TMR1, | | | | TMR2 | TMR2 | TMR2 | TMR2 | TMR2 | TMR2 | | Peripherals | Capture/Compare/PWM Mod-<br>ule(s) | 1 | 1 | 2 | 2 | 2 | 2 | | | Serial Port(s) (SPI/I <sup>2</sup> C, USART) | SPI/I <sup>2</sup> C | SPI/I <sup>2</sup> C | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C,<br>USART | SPI/I <sup>2</sup> C,<br>USART | | | Parallel Slave Port | Yes | Yes | Yes | Yes | | Yes | | | Interrupt Sources | 8 | 8 | 11 | 11 | 10 | 11 | | | I/O Pins | 33 | 33 | 33 | 33 | 22 | 33 | | | Voltage Range (Volts) | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | 2.5-6.0 | | | In-Circuit Serial Programming | Yes | Yes | Yes | Yes | Yes | Yes | | Features | Brown-out Reset | Yes | Yes | Yes | Yes | Yes | Yes | | | Packages | | 40-pin DIP; | 40-pin DIP; | 40-pin DIP; | 28-pin SDIP, | 40-pin DIP; | | | | | 44-pin PLCC, | | 44-pin | SOIC | 44-pin | | | | MQFP, TQFP | MQFP, TQFP | MQFP, TQFP | PLCC, | | PLCC, | | | | | | | MQFP, | | MQFP, | | | | | | | TQFP | | TQFP | All PIC16/17 Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C6X Family devices use serial programming with clock pin RB6 and data pin RB7. | LIST OF FIGURES | | Figure 8-1: | T1CON: Timer1 Control Register | | | |-----------------|----------------------------------------|----------------------------|---------------------------------------------|-------|--| | Figure 2.4. | DICACCZO Dia da Dia mana | Figure 9.2: | (Address 10h) | | | | Figure 3-1: | PIC16C72 Block Diagram | Figure 8-2:<br>Figure 9-1: | Timer1 Block Diagram | | | | Figure 3-2: | PIC16C73/73A/76 Block Diagram | - | Timer2 Block Diagram | 09 | | | Figure 3-3: | PIC16C74/74A/77 Block Diagram12 | Figure 9-2: | T2CON: Timer2 Control Register | 70 | | | Figure 3-4: | Clock/Instruction Cycle17 | Figure 40.4. | (Address 12h) | 70 | | | Figure 4-1: | PIC16C72 Program Memory Map | Figure 10-1: | CCP1CON Register (Address 17h)/ | 70 | | | = | and Stack | F: 40.0 | CCP2CON Register (Address 1Dh) | / 2 | | | Figure 4-2: | PIC16C73/73A/74/74A Program | Figure 10-2: | Capture Mode Operation | 70 | | | | Memory Map and Stack19 | Fi | Block Diagram | 72 | | | Figure 4-3: | PIC16C76/77 Program Memory | Figure 10-3: | Compare Mode Operation | 70 | | | | Map and Stack20 | F: 40 4 | Block Diagram | | | | Figure 4-4: | PIC16C72 Register File Map21 | Figure 10-4: | Simplified PWM Block Diagram | | | | Figure 4-5: | PIC16C73/73A/74/74A Register | Figure 10-5: | PWM Output | /4 | | | | File Map21 | Figure 11-1: | SSPSTAT: Sync Serial Port Status | 70 | | | Figure 4-6: | PIC16C76/77 Register File Map22 | Fig. 44.0 | Register (Address 94h) | /8 | | | Figure 4-7: | Status Register (Address 03h, | Figure 11-2: | SSPCON: Sync Serial Port Control | 70 | | | | 83h, 103h, 183h)30 | F: 44.0 | Register (Address 14h) | | | | Figure 4-8: | OPTION Register (Address 81h, | Figure 11-3: | SSP Block Diagram (SPI Mode) | | | | | 181h)31 | Figure 11-4: | SPI Master/Slave Connection | 81 | | | Figure 4-9: | INTCON Register | Figure 11-5: | SPI Mode Timing, Master Mode | 00 | | | | (Address 0Bh, 8Bh, 10bh, 18bh)32 | F: 44.0 | or Slave Mode w/o SS Control | 82 | | | Figure 4-10: | PIE1 Register PIC16C72 | Figure 11-6: | SPI Mode Timing, Slave Mode with | | | | | (Address 8Ch)33 | F: 44.7 | SS Control | 82 | | | Figure 4-11: | PIE1 Register PIC16C73/73A/ | Figure 11-7: | SSPSTAT: Sync Serial Port Status | | | | | 74/74A/76/77 (Address 8Ch)34 | = | Register (Address 94h)(PIC16C76/77) | 83 | | | Figure 4-12: | PIR1 Register PIC16C72 | Figure 11-8: | SSPCON: Sync Serial Port Control | | | | | (Address 0Ch)35 | | Register (Address 14h)(PIC16C76/77) | 84 | | | Figure 4-13: | PIR1 Register PIC16C73/73A/ | Figure 11-9: | SSP Block Diagram (SPI Mode) | | | | | 74/74A/76/77 (Address 0Ch)36 | | (PIC16C76/77) | 85 | | | Figure 4-14: | PIE2 Register (Address 8Dh)37 | Figure 11-10: | SPI Master/Slave Connection | | | | Figure 4-15: | PIR2 Register (Address 0Dh)38 | | PIC16C76/77) | 86 | | | Figure 4-16: | PCON Register (Address 8Eh)39 | Figure 11-11: | SPI Mode Timing, Master Mode | | | | Figure 4-17: | Loading of PC In Different | | (PIC16C76/77) | 87 | | | | Situations40 | Figure 11-12: | SPI Mode Timing (Slave Mode | | | | Figure 4-18: | Direct/Indirect Addressing41 | | With CKE = 0) (PIC16C76/77) | 87 | | | Figure 5-1: | Block Diagram of RA3:RA0 | Figure 11-13: | SPI Mode Timing (Slave Mode | | | | | and RA5 Pins43 | | With CKE = 1) (PIC16C76/77) | | | | Figure 5-2: | Block Diagram of RA4/T0CKI Pin43 | Figure 11-14: | Start and Stop Conditions | | | | Figure 5-3: | Block Diagram of RB3:RB0 Pins45 | Figure 11-15: | 7-bit Address Format | | | | Figure 5-4: | Block Diagram of RB7:RB4 Pins | Figure 11-16: | I <sup>2</sup> C 10-bit Address Format | | | | | (PIC16C73/74)46 | Figure 11-17: | Slave-receiver Acknowledge | | | | Figure 5-5: | Block Diagram of | Figure 11-18: | Data Transfer Wait State | | | | | RB7:RB4 Pins (PIC16C72/73A/ | Figure 11-19: | Master-transmitter Sequence | | | | | 74A/76/77)46 | Figure 11-20: | Master-receiver Sequence | | | | Figure 5-6: | PORTC Block Diagram | Figure 11-21: | Combined Format | 91 | | | | (Peripheral Output Override)48 | Figure 11-22: | Multi-master Arbitration | | | | Figure 5-7: | PORTD Block Diagram | =: | (Two Masters) | | | | | (in I/O Port Mode)50 | Figure 11-23: | Clock Synchronization | 92 | | | Figure 5-8: | PORTE Block Diagram | Figure 11-24: | SSP Block Diagram | | | | | (in I/O Port Mode)51 | | (I <sup>2</sup> C Mode) | 93 | | | Figure 5-9: | TRISE Register (Address 89h)51 | Figure 11-25: | I <sup>2</sup> C Waveforms for Reception | | | | Figure 5-10: | Successive I/O Operation53 | | (7-bit Address) | 95 | | | Figure 5-11: | PORTD and PORTE Block Diagram | Figure 11-26: | I <sup>2</sup> C Waveforms for Transmission | | | | | (Parallel Slave Port)54 | =:= | (7-bit Address) | 96 | | | Figure 5-12: | Parallel Slave Port Write Waveforms 55 | Figure 11-27: | Operation of the I <sup>2</sup> C Module in | | | | Figure 5-13: | Parallel Slave Port Read Waveforms55 | | IDLE_MODE, RCV_MODE or | | | | Figure 7-1: | Timer0 Block Diagram59 | | XMIT_MODE | 98 | | | Figure 7-2: | Timer0 Timing: Internal Clock/No | Figure 12-1: | TXSTA: Transmit Status and | | | | | Prescale59 | <b>_</b> | Control Register (Address 98h) | 99 | | | Figure 7-3: | Timer0 Timing: Internal | Figure 12-2: | RCSTA: Receive Status and | | | | | Clock/Prescale 1:260 | | Control Register (Address 18h) | . 100 | | | Figure 7-4: | Timer0 Interrupt Timing60 | Figure 12-3: | RX Pin Sampling Scheme. BRGH = 0 | | | | Figure 7-5: | Timer0 Timing with External Clock61 | | (PIC16C73/73A/74/74A) | . 104 | | | Figure 7-6: | Block Diagram of the Timer0/WDT | Figure 12-4: | RX Pin Sampling Scheme, BRGH = 1 | | | | | Prescaler62 | | (PIC16C73/73A/74/74A) | . 104 | |