Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 10MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 33 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 6V | | Data Converters | A/D 8x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c74a-10i-l | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 4.2.2 SPECIAL FUNCTION REGISTERS The Special Function Registers are registers used by the CPU and Peripheral Modules for controlling the desired operation of the device. These registers are implemented as static RAM. The special function registers can be classified into two sets (core and peripheral). Those registers associated with the "core" functions are described in this section, and those related to the operation of the peripheral features are described in the section of that peripheral feature. TABLE 4-1: PIC16C72 SPECIAL FUNCTION REGISTER SUMMARY | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (3) | |----------------------|---------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------|---------------|---------------|------------------|---------------|-----------|--------------------------|-------------------------------| | Bank 0 | | | | | | | | | | | | | 00h <sup>(1)</sup> | INDF | Addressing | this location | uses conten | ts of FSR to | address data | a memory (n | ot a physical | register) | 0000 0000 | 0000 0000 | | 01h | TMR0 | Timer0 mod | dule's registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 02h <sup>(1)</sup> | PCL | Program Co | ounter's (PC) | Least Signif | icant Byte | | | | | 0000 0000 | 0000 0000 | | 03h <sup>(1)</sup> | STATUS | IRP <sup>(4)</sup> | RP1 <sup>(4)</sup> | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 04h <sup>(1)</sup> | FSR | Indirect dat | a memory ac | dress pointe | r | | | | | xxxx xxxx | uuuu uuuu | | 05h | PORTA | _ | _ | PORTA Dat | a Latch whe | n written: PO | RTA pins wh | en read | | 0x 0000 | 0u 0000 | | 06h | PORTB | PORTB Da | ta Latch whe | | xxxx xxxx | uuuu uuuu | | | | | | | 07h | PORTC | PORTC Da | ta Latch whe | xxxx xxxx | uuuu uuuu | | | | | | | | 08h | _ | Unimpleme | nted | | | | | | | _ | _ | | 09h | _ | Unimpleme | nted | | | | | | | _ | _ | | 0Ah <sup>(1,2)</sup> | PCLATH | _ | _ | _ | Write Buffer | for the uppe | er 5 bits of the | e Program C | ounter | 0 0000 | 0 0000 | | 0Bh <sup>(1)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | ADIF | _ | _ | SSPIF | CCP1IF | TMR2IF | TMR1IF | -0 0000 | -0 0000 | | 0Dh | _ | Unimplemented | | | | | | | | _ | _ | | 0Eh | TMR1L | Holding register for the Least Significant Byte of the 16-bit TMR1 register | | | | | | | | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holding reg | Holding register for the Most Significant Byte of the 16-bit TMR1 register | | | | | | | xxxx xxxx | uuuu uuuu | | 10h | T1CON | _ | _ | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 11h | TMR2 | Timer2 mod | dule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 13h | SSPBUF | Synchronou | us Serial Port | Receive Bu | ffer/Transmit | Register | | | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 15h | CCPR1L | Capture/Co | mpare/PWM | Register (LS | SB) | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/Co | mpare/PWM | Register (M | SB) | | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | _ | _ | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 18h | _ | Unimpleme | nted | | | | | | | _ | _ | | 19h | _ | Unimpleme | nted | | | | | | | _ | _ | | 1Ah | _ | Unimpleme | nted | | | | | | | _ | _ | | 1Bh | _ | Unimpleme | nted | | | | | | | _ | _ | | 1Ch | _ | Unimpleme | nted | | | | | | | _ | _ | | 1Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | 1Eh | ADRES | A/D Result | Register | | | | | | | xxxx xxxx | uuuu uuuu | | 1Fh | ADCON0 | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | 0000 00-0 | 0000 00-0 | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'. Shaded locations are unimplemented, read as '0'. - Note 1: These registers can be addressed from either bank. - 2: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. - 3: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset. - 4: The IRP and RP1 bits are reserved on the PIC16C72, always maintain these bits clear. TABLE 4-3: PIC16C76/77 SPECIAL FUNCTION REGISTER SUMMARY | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (2) | |----------------------|---------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------|-----------------|---------------|-----------------|---------------|----------|--------------------------|-------------------------------| | Bank 0 | | | | | | | | | | | | | 00h <sup>(4)</sup> | INDF | Addressing | this location | uses conten | ts of FSR to a | ddress data r | nemory (not | a physical re | egister) | 0000 0000 | 0000 0000 | | 01h | TMR0 | Timer0 mod | ule's registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 02h <sup>(4)</sup> | PCL | Program Co | unter's (PC) | Least Signif | icant Byte | | | | | 0000 0000 | 0000 0000 | | 03h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 04h <sup>(4)</sup> | FSR | Indirect data | memory ad | ldress pointe | r | | | | | xxxx xxxx | uuuu uuuu | | 05h | PORTA | _ | _ | PORTA Dat | a Latch when | written: POR | TA pins wher | read | | 0x 0000 | 0u 0000 | | 06h | PORTB | PORTB Dat | PORTB Data Latch when written: PORTB pins when read | | | | | | | | | | 07h | PORTC | PORTC Dat | a Latch whe | n written: PC | ORTC pins whe | en read | | | | xxxx xxxx | uuuu uuuu | | 08h <sup>(5)</sup> | PORTD | PORTD Dat | a Latch whe | n written: PC | RTD pins whe | en read | | | | xxxx xxxx | uuuu uuuu | | 09h <sup>(5)</sup> | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 0Ah <sup>(1,4)</sup> | PCLATH | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 0 0000 | | 0Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(3)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 0Dh | PIR2 | _ | _ | _ | - | _ | _ | _ | CCP2IF | 0 | 0 | | 0Eh | TMR1L | Holding register for the Least Significant Byte of the 16-bit TMR1 register | | | | | | | | xxxx xxxx | uuuu uuuu | | 0Fh | TMR1H | Holding reg | Holding register for the Most Significant Byte of the 16-bit TMR1 register | | | | | | | | uuuu uuuu | | 10h | T1CON | _ | ı | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 11h | TMR2 | Timer2 mod | ule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 13h | SSPBUF | Synchronou | s Serial Port | Receive Bu | ffer/Transmit R | egister | | | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 15h | CCPR1L | Capture/Co | mpare/PWM | Register1 (L | SB) | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/Co | mpare/PWM | Register1 (M | MSB) | | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | _ | - | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 19h | TXREG | USART Tran | nsmit Data R | egister | | | | | | 0000 0000 | 0000 0000 | | 1Ah | RCREG | USART Red | eive Data R | egister | | | | | | 0000 0000 | 0000 0000 | | 1Bh | CCPR2L | Capture/Co | mpare/PWM | Register2 (L | -SB) | | | | | xxxx xxxx | uuuu uuuu | | 1Ch | CCPR2H | Capture/Co | mpare/PWM | Register2 (M | MSB) | | | | | xxxx xxxx | uuuu uuuu | | 1Dh | CCP2CON | _ | _ | CCP2X | CCP2Y | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | 00 0000 | | 1Eh | ADRES | A/D Result | Register | | | | | | | xxxx xxxx | uuuu uuuu | | 1Fh | ADCON0 | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | 0000 00-0 | 0000 00-0 | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'. Shaded locations are unimplemented, read as '0'. - Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. - 2: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset. - 3: Bits PSPIE and PSPIF are reserved on the PIC16C76, always maintain these bits clear. - 4: These registers can be addressed from any bank. - 5: PORTD and PORTE are not physically implemented on the PIC16C76, read as '0'. TABLE 4-3: PIC16C76/77 SPECIAL FUNCTION REGISTER SUMMARY (Cont.'d) | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (2) | |-----------------------|--------|---------------|---------------|--------------|-----------------|---------------|-----------------|---------------|----------|--------------------------|-------------------------------| | Bank 2 | | | | | | | | | | | • | | 100h <sup>(4)</sup> | INDF | Addressing | this location | uses conten | ts of FSR to a | ddress data r | memory (not | a physical re | egister) | 0000 0000 | 0000 0000 | | 101h | TMR0 | Timer0 mod | ule's registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 102h <sup>(4)</sup> | PCL | Program Co | unter's (PC) | Least Signif | icant Byte | | | | | 0000 0000 | 0000 0000 | | 103h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 104h <sup>(4)</sup> | FSR | Indirect data | memory ad | dress pointe | r | • | | • | | xxxx xxxx | uuuu uuuu | | 105h | _ | Unimplemen | nted | | | | | | | _ | _ | | 106h | PORTB | PORTB Dat | a Latch whe | | xxxx xxxx | uuuu uuuu | | | | | | | 107h | _ | Unimplemented | | | | | | | | | _ | | 108h | _ | Unimplemer | nted | _ | _ | | | | | | | | 109h | _ | Unimplemen | nted | | | | | | | _ | _ | | 10Ah <sup>(1,4)</sup> | PCLATH | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 0 0000 | | 10Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 10Ch-<br>10Fh | _ | Unimplemented | | | | | | | | | _ | | Bank 3 | | | | | | | | | | | | | 180h <sup>(4)</sup> | INDF | Addressing | this location | uses conten | ts of FSR to a | ddress data r | memory (not | a physical re | egister) | 0000 0000 | 0000 0000 | | 181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 182h <sup>(4)</sup> | PCL | Program Co | unter's (PC) | Least Sign | ificant Byte | | | | | 0000 0000 | 0000 0000 | | 183h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | то | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 184h <sup>(4)</sup> | FSR | Indirect data | memory ad | dress pointe | r | | | | | xxxx xxxx | uuuu uuuu | | 185h | _ | Unimpleme | nted | | | | | | | _ | _ | | 186h | TRISB | PORTB Dat | a Direction F | Register | | | | | | 1111 1111 | 1111 1111 | | 187h | _ | Unimpleme | nted | | | | | | | _ | _ | | 188h | _ | Unimplemer | nted | | | | | | | _ | _ | | 189h | _ | Unimplemen | nted | | | | | | | _ | _ | | 18Ah <sup>(1,4)</sup> | PCLATH | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 0 0000 | | 18Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 18Ch-<br>18Fh | _ | Unimpleme | nted | | | | | | | _ | _ | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'. Shaded locations are unimplemented, read as '0'. - Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. - 2: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset. - 3: Bits PSPIE and PSPIF are reserved on the PIC16C76, always maintain these bits clear. - 4: These registers can be addressed from any bank. - 5: PORTD and PORTE are not physically implemented on the PIC16C76, read as '0'. FIGURE 5-4: **BLOCK DIAGRAM OF RB7:RB4 PINS (PIC16C73/74)** FIGURE 5-5: **BLOCK DIAGRAM OF** RB7:RB4 PINS (PIC16C72/ 73A/74A/76/77) 2: To enable weak pull-ups, set the appropriate TRIS bit(s) and clear the RBPU bit (OPTION<7>). **TABLE 5-3:** PORTB FUNCTIONS | Name | Bit# | Buffer | Function | |---------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------| | RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up. | | RB1 | bit1 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB2 | bit2 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB3 | bit3 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB4 | bit4 | TTL | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. | | RB5 | bit5 | TTL | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. | | RB6 | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock. | | RB7 | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data. | Legend: TTL = TTL input, ST = Schmitt Trigger input Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt. 2: This buffer is a Schmitt Trigger input when used in serial programming mode. # 6.0 OVERVIEW OF TIMER MODULES **Applicable Devices** 72 | 73 | 73 A | 74 | 74 A | 76 | 77 The PIC16C72, PIC16C73/73A, PIC16C74/74A, PIC16C76/77 each have three timer modules. Each module can generate an interrupt to indicate that an event has occurred (i.e. timer overflow). Each of these modules is explained in full detail in the following sections. The timer modules are: - Timer0 Module (Section 7.0) - Timer1 Module (Section 8.0) - Timer2 Module (Section 9.0) #### 6.1 Timer0 Overview **Applicable Devices** 72 73 73A 74 74A 76 77 The Timer0 module is a simple 8-bit overflow counter. The clock source can be either the internal system clock (Fosc/4) or an external clock. When the clock source is an external clock, the Timer0 module can be selected to increment on either the rising or falling edge. The Timer0 module also has a programmable prescaler option. This prescaler can be assigned to either the Timer0 module or the Watchdog Timer. Bit PSA (OPTION<3>) assigns the prescaler, and bits PS2:PS0 (OPTION<2:0>) determine the prescaler value. Timer0 can increment at the following rates: 1:1 (when prescaler assigned to Watchdog timer), 1:2, 1:4, 1:8, 1:16, 1:32, 1:64, 1:128, and 1:256 (Timer0 only). Synchronization of the external clock occurs after the prescaler. When the prescaler is used, the external clock frequency may be higher then the device's frequency. The maximum frequency is 50 MHz, given the high and low time requirements of the clock. #### 6.2 <u>Timer1 Overview</u> Applicable Devices 72 73 73 A 74 74 A 76 77 Timer1 is a 16-bit timer/counter. The clock source can be either the internal system clock (Fosc/4), an external clock, or an external crystal. Timer1 can operate as either a timer or a counter. When operating as a counter (external clock source), the counter can either operate synchronized to the device or asynchronously to the device. Asynchronous operation allows Timer1 to operate during sleep, which is useful for applications that require a real-time clock as well as the power savings of SLEEP mode. Timer1 also has a prescaler option which allows Timer1 to increment at the following rates: 1:1, 1:2, 1:4, and 1:8. Timer1 can be used in conjunction with the Capture/Compare/PWM module. When used with a CCP module, Timer1 is the time-base for 16-bit Capture or the 16-bit Compare and must be synchronized to the device. #### 6.3 Timer2 Overview Applicable Devices 72 73 73 A 74 74 A 76 77 Timer2 is an 8-bit timer with a programmable prescaler and postscaler, as well as an 8-bit period register (PR2). Timer2 can be used with the CCP1 module (in PWM mode) as well as the Baud Rate Generator for the Synchronous Serial Port (SSP). The prescaler option allows Timer2 to increment at the following rates: 1:1, 1:4, 1:16. The postscaler allows the TMR2 register to match the period register (PR2) a programmable number of times before generating an interrupt. The postscaler can be programmed from 1:1 to 1:16 (inclusive). #### 6.4 CCP Overview **Applicable Devices** 72 73 73 A 74 74 A 76 77 The CCP module(s) can operate in one of these three modes: 16-bit capture, 16-bit compare, or up to 10-bit Pulse Width Modulation (PWM). Capture mode captures the 16-bit value of TMR1 into the CCPRxH:CCPRxL register pair. The capture event can be programmed for either the falling edge, rising edge, fourth rising edge, or the sixteenth rising edge of the CCPx pin. Compare mode compares the TMR1H:TMR1L register pair to the CCPRxH:CCPRxL register pair. When a match occurs an interrupt can be generated, and the output pin CCPx can be forced to given state (High or Low), TMR1 can be reset (CCP1), or TMR1 reset and start A/D conversion (CCP2). This depends on the control bits CCPxM3:CCPxM0. PWM mode compares the TMR2 register to a 10-bit duty cycle register (CCPRxH:CCPRxL<5:4>) as well as to an 8-bit period register (PR2). When the TMR2 register = Duty Cycle register, the CCPx pin will be forced low. When TMR2 = PR2, TMR2 is cleared to 00h, an interrupt can be generated, and the CCPx pin (if an output) will be forced high. #### 7.3.1 SWITCHING PRESCALER ASSIGNMENT The prescaler assignment is fully under software control, i.e., it can be changed "on the fly" during program execution. Note: To avoid an unintended device RESET, the following instruction sequence (shown in Example 7-1) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled. #### **EXAMPLE 7-1: CHANGING PRESCALER (TIMER0→WDT)** Lines 2 and 3 do NOT have to be included if the final desired prescale value is other than 1:1. If 1:1 is final desired value, then a temporary prescale value is set in lines 2 and 3 and the final prescale value will be set in lines 10 and 11. ``` STATUS, RPO 1) BSF 2) MOVLW b'xx0x0xxx' ;Select clock source and prescale value of 3) MOVWF OPTION_REG ;other than 1:1 BCF STATUS, RPO ;Bank 0 5) CLRF TMR0 ;Clear TMR0 and prescaler 6) BSF STATUS, RP1 ;Bank 1 MOVLW b'xxxx1xxx' ;Select WDT, do not change prescale value 7) MOVWF OPTION_REG 8) 9) CLRWDT ;Clears WDT and prescaler 10) MOVLW b'xxxx1xxx' ;Select new prescale value and WDT 11) MOVWF OPTION_REG 12) BCF STATUS, RPO ;Bank 0 ``` To change prescaler from the WDT to the Timer0 module use the sequence shown in Example 7-2. #### **EXAMPLE 7-2: CHANGING PRESCALER (WDT→TIMER0)** ``` CLRWDT ;Clear WDT and prescaler BSF STATUS, RP0 ;Bank 1 MOVLW b'xxxx0xxx' ;Select TMR0, new prescale value and MOVWF OPTION_REG ;clock source BCF STATUS, RP0 ;Bank 0 ``` #### TABLE 7-1: REGISTERS ASSOCIATED WITH TIMERO | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |-----------------------|--------|--------|-------------|----------|--------------|-----------|-------|-------|-------|--------------------------|---------------------------| | 01h,101h | TMR0 | Timer0 | module's re | egister | | | | | | xxxx xxxx | uuuu uuuu | | 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | T0IF | INTF | RBIF | 0000 000x | 0000 000u | | 81h,181h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | | 85h | TRISA | _ | _ | PORTA Da | ta Direction | on Regist | ər | | | 11 1111 | 11 1111 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by Timer0. #### 11.5.1.2 RECEPTION When the $R/\overline{W}$ bit of the address byte is clear and an address match occurs, the $R/\overline{W}$ bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register. When the address byte overflow condition exists, then no acknowledge (ACK) pulse is given. An overflow condition is defined as either bit BF (SSPSTAT<0>) is set or bit SSPOV (SSPCON<6>) is set. An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR1<3>) must be cleared in software. The SSPSTAT register is used to determine the status of the byte. ### FIGURE 11-25: 1<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS) #### 12.4 <u>USART Synchronous Slave Mode</u> Applicable Devices 72 73 73 A 74 74 A 76 77 Synchronous slave mode differs from the Master mode in the fact that the shift clock is supplied externally at the RC6/TX/CK pin (instead of being supplied internally in master mode). This allows the device to transfer or receive data while in SLEEP mode. Slave mode is entered by clearing bit CSRC (TXSTA<7>). ### 12.4.1 USART SYNCHRONOUS SLAVE TRANSMIT The operation of the synchronous master and slave modes are identical except in the case of the SLEEP mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - The first word will immediately transfer to the TSR register and transmit. - b) The second word will remain in TXREG register. - c) Flag bit TXIF will not be set. - d) When the first word has been shifted out of TSR, the TXREG register will transfer the second word to the TSR and flag bit TXIF will now be set. - e) If enable bit TXIE is set, the interrupt will wake the chip from SLEEP and if the global interrupt is enabled, the program will branch to the interrupt vector (0004h). Steps to follow when setting up a Synchronous Slave Transmission: - Enable the synchronous slave serial port by setting bits SYNC and SPEN and clearing bit CSRC. - 2. Clear bits CREN and SREN. - If interrupts are desired, then set enable bit TXIE. - 4. If 9-bit transmission is desired, then set bit TX9. - Enable the transmission by setting enable bit TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Start transmission by loading data to the TXREG register. ### 12.4.2 USART SYNCHRONOUS SLAVE RECEPTION The operation of the synchronous master and slave modes is identical except in the case of the SLEEP mode. Also, bit SREN is a don't care in slave mode. If receive is enabled, by setting bit CREN, prior to the SLEEP instruction, then a word may be received during SLEEP. On completely receiving the word, the RSR register will transfer the data to the RCREG register and if enable bit RCIE bit is set, the interrupt generated will wake the chip from SLEEP. If the global interrupt is enabled, the program will branch to the interrupt vector (0004h). Steps to follow when setting up a Synchronous Slave Reception: - Enable the synchronous master serial port by setting bits SYNC and SPEN and clearing bit CSRC. - If interrupts are desired, then set enable bit RCIE. - 3. If 9-bit reception is desired, then set bit RX9. - 4. To enable reception, set enable bit CREN. - Flag bit RCIF will be set when reception is complete and an interrupt will be generated, if enable bit RCIE was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. ### 14.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance, or one with parallel resonance. Figure 14-5 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$ resistor provides the negative feedback for stability. The 10 k $\Omega$ potentiometer biases the 74AS04 in the linear region. This could be used for external oscillator designs. FIGURE 14-5: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT Figure 14-6 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330 k $\Omega$ resistors provide the negative feedback to bias the inverters in their linear region. FIGURE 14-6: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT #### 14.2.4 RC OSCILLATOR For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 14-7 shows how the R/C combination is connected to the PIC16CXX. For Rext values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high Rext values (e.g. 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3 k $\Omega$ and 100 k $\Omega$ . Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance. See characterization data for desired device for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more). See characterization data for desired device for variation of oscillator frequency due to VDD for given Rext/ Cext values as well as frequency variation due to operating temperature for given R, C, and VDD values. The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (see Figure 3-4 for waveform). FIGURE 14-7: RC OSCILLATOR MODE #### 14.3 Reset Applicable Devices 72 73 73 A 74 74 A 76 77 The PIC16CXX differentiates between various kinds of reset: - Power-on Reset (POR) - MCLR reset during normal operation - MCLR reset during SLEEP - · WDT Reset (normal operation) - Brown-out Reset (BOR) (PIC16C72/73A/74A/76/ 77) Some registers are not affected in any reset condition; their status is unknown on POR and unchanged in any other reset. Most other registers are reset to a "reset state" on Power-on Reset (POR), on the $\overline{\text{MCLR}}$ and WDT Reset, on $\overline{\text{MCLR}}$ reset during SLEEP, and Brownout Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are set or cleared differently in different reset situations as indicated in Table 14-5 and Table 14-6. These bits are used in software to determine the nature of the reset. See Table 14-8 for a full description of reset states of all registers. A simplified block diagram of the on-chip reset circuit is shown in Figure 14-8. The PIC16C72/73A/74A/76/77 have a $\overline{\text{MCLR}}$ noise filter in the $\overline{\text{MCLR}}$ reset path. The filter will detect and ignore small pulses. It should be noted that a WDT Reset does not drive $\overline{\text{MCLR}}$ pin low. FIGURE 14-8: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT TABLE 14-6: STATUS BITS AND THEIR SIGNIFICANCE, PIC16C72/73A/74A/76/77 | POR | BOR | TO | PD | | |-----|-----|----|----|---------------------------------------------------------| | 0 | х | 1 | 1 | Power-on Reset | | 0 | х | 0 | х | Illegal, TO is set on POR | | 0 | х | х | 0 | Illegal, PD is set on POR | | 1 | 0 | х | х | Brown-out Reset | | 1 | 1 | 0 | 1 | WDT Reset | | 1 | 1 | 0 | 0 | WDT Wake-up | | 1 | 1 | u | u | MCLR Reset during normal operation | | 1 | 1 | 1 | 0 | MCLR Reset during SLEEP or interrupt wake-up from SLEEP | TABLE 14-7: RESET CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register<br>PIC16C73/74 | PCON<br>Register<br>PIC16C72/73A/74A/76/77 | |------------------------------------|-----------------------|--------------------|---------------------------------|--------------------------------------------| | Power-on Reset | 000h | 0001 1xxx | 0- | 0x | | MCLR Reset during normal operation | 000h | 000u uuuu | u- | uu | | MCLR Reset during SLEEP | 000h | 0001 0uuu | u- | uu | | WDT Reset | 000h | 0000 1uuu | u- | uu | | WDT Wake-up | PC + 1 | uuu0 0uuu | u- | uu | | Brown-out Reset | 000h | 0001 1uuu | N/A | u0 | | Interrupt wake-up from SLEEP | PC + 1 <sup>(1)</sup> | uuu1 0uuu | u- | uu | Legend: u = unchanged, x = unknown, - = unimplemented bit read as '0'. Note 1: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). TABLE 14-8: INITIALIZATION CONDITIONS FOR ALL REGISTERS | Register | Applicable Devices | | | | es | | Power-on Reset,<br>Brown-out Reset | MCLR Resets<br>WDT Reset | Wake-up via WDT<br>or<br>Interrupt | | |----------|--------------------|----|-----|----|-----|----|------------------------------------|--------------------------|------------------------------------|-----------------------| | W | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | INDF | 72 | 73 | 73A | 74 | 74A | 76 | 77 | N/A | N/A | N/A | | TMR0 | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0000h | 0000h | PC + 1 <sup>(2)</sup> | | STATUS | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0001 1xxx | 000q quuu <b>(3)</b> | uuuq quuu(3) | | FSR | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTA | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0x 0000 | 0u 0000 | uu uuuu | | PORTB | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTC | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTD | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PORTE | 72 | 73 | 73A | 74 | 74A | 76 | 77 | xxx | uuu | uuu | | PCLATH | 72 | 73 | 73A | 74 | 74A | 76 | 77 | 0 0000 | 0 0000 | u uuuu | Legend: u = unchanged, x = unknown, -= unimplemented bit, read as '0', q = value depends on condition Note 1: One or more bits in INTCON, PIR1 and/or PIR2 will be affected (to cause wake-up). 3: See Table 14-7 for reset value for specific condition. <sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). #### FIGURE 14-13: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $R < 40 \text{ k}\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. - 3: $R1 = 100\Omega$ to 1 k $\Omega$ will limit any current flowing into $\overline{MCLR}$ from external capacitor C in the event of $\overline{MCLR}$ /VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). ## FIGURE 14-14: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1 - Note 1: This circuit will activate reset when VDD goes below (Vz + 0.7V) where Vz = Zener voltage. - 2: Internal brown-out detection on the PIC16C72/73A/74A/76/77 should be disabled when using this circuit. - 3: Resistors should be adjusted for the characteristics of the transistor. ## FIGURE 14-15: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2 Note 1: This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that: $$VDD \bullet \frac{R1}{R1 + R2} = 0.7V$$ - 2: Internal brown-out detection on the PIC16C72/73A/74A/76/77 should be disabled when using this circuit. - 3: Resistors should be adjusted for the characteristics of the transistor. **SLEEP** Syntax: [label] SLEEP Operands: None Operation: $00h \rightarrow WDT$ , $0 \rightarrow WDT$ prescaler, $1 \to \overline{TO}, \\ 0 \to \overline{PD}$ Status Affected: TO, PD Encoding: 00 0000 0110 0011 Description: The power-down status bit, $\overline{PD}$ is cleared. Time-out status bit, TO is set. Watchdog Timer and its pres- caler are cleared. The processor is put into SLEEP mode with the oscillator stopped. See Section 14.8 for more details. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode No-Operation No-Operation Sleep Example: SLEEP SUBLW Subtract W from Literal Syntax: [label] SUBLW k Status Affected: C, DC, Z Encoding: 11 110x kkkk kkkk Description: The W register is subtracted (2's complement method) from the eight bit literal 'k'. The result is placed in the W register. Words: 1 Cycles: 1 Q Cycle Activity: Q1 Q2 Q3 Q4 Decode Read Process Write to W literal 'k' data Example 1: SUBLW 0x02 Before Instruction W = 1 C = ? Z = ? After Instruction W = 1 C = 1; result is positive Z = 0 Example 2: Before Instruction W = 2 C = ? After Instruction W = 0 C = 1; result is zero Z = 1 Example 3: Before Instruction W = 3 C = ? Z = ? After Instruction W = 0xFF C = 0; result is negative Z = 0 MPASM has the following features to assist in developing software for specific use applications. - Provides translation of Assembler source code to object code for all Microchip microcontrollers. - · Macro assembly capability. - Produces all the files (Object, Listing, Symbol, and special) required for symbolic debug with Microchip's emulator systems. - Supports Hex (default), Decimal and Octal source and listing formats. MPASM provides a rich directive language to support programming of the PIC16/17. Directives are helpful in making the development of your assemble source code shorter and more maintainable. #### 16.11 Software Simulator (MPLAB-SIM) The MPLAB-SIM Software Simulator allows code development in a PC host environment. It allows the user to simulate the PIC16/17 series microcontrollers on an instruction level. On any given instruction, the user may examine or modify any of the data areas or provide external stimulus to any of the pins. The input/output radix can be set by the user and the execution can be performed in; single step, execute until break, or in a trace mode. MPLAB-SIM fully supports symbolic debugging using MPLAB-C and MPASM. The Software Simulator offers the low cost flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool. #### 16.12 C Compiler (MPLAB-C) The MPLAB-C Code Development System is a complete 'C' compiler and integrated development environment for Microchip's PIC16/17 family of microcontrollers. The compiler provides powerful integration capabilities and ease of use not found with other compilers. For easier source level debugging, the compiler provides symbol information that is compatible with the MPLAB IDE memory display (PICMASTER emulator software versions 1.13 and later). ## 16.13 <u>Fuzzy Logic Development System</u> (fuzzyTECH-MP) fuzzyTECH-MP fuzzy logic development tool is available in two versions - a low cost introductory version, MP Explorer, for designers to gain a comprehensive working knowledge of fuzzy logic system design; and a full-featured version, fuzzyTECH-MP, edition for implementing more complex systems. Both versions include Microchip's $\mathit{fuzzy}\mathsf{LAB^{\textsc{tm}}}$ demonstration board for hands-on experience with fuzzy logic systems implementation. #### 16.14 <u>MP-DriveWay™ – Application Code</u> Generator MP-DriveWay is an easy-to-use Windows-based Application Code Generator. With MP-DriveWay you can visually configure all the peripherals in a PIC16/17 device and, with a click of the mouse, generate all the initialization and many functional code modules in C language. The output is fully compatible with Microchip's MPLAB-C C compiler. The code produced is highly modular and allows easy integration of your own code. MP-DriveWay is intelligent enough to maintain your code through subsequent code generation. # 16.15 <u>SEEVAL® Evaluation and Programming System</u> The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials™ and secure serials. The Total Endurance™ Disk is included to aid in tradeoff analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system. ## 16.16 <u>TrueGauge® Intelligent Battery</u> Management The TrueGauge development tool supports system development with the MTA11200B TrueGauge Intelligent Battery Management IC. System design verification can be accomplished before hardware prototypes are built. User interface is graphically-oriented and measured data can be saved in a file for exporting to Microsoft Excel. # 16.17 <u>KEELOQ® Evaluation and Programming Tools</u> KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters. TABLE 16-1: DEVELOPMENT TOOLS FROM MICROCHIP | PIC14000 | |----------| | > | | 7 | | 7 | | > | | 7 | | > | | | | 7 | | 7 | | > | | | | | | 7 | | | | | | | DC CHARACTERISTICS #### **Applicable Devices** 72 73 73A 74 74A 76 77 18.3 DC Characteristics: PIC16C73/74-04 (Commercial, Industrial) PIC16C73/74-10 (Commercial, Industrial) PIC16C73/74-20 (Commercial, Industrial) PIC16LC73/74-04 (Commercial, Industrial) #### Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial and $0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial Operating voltage $\ensuremath{\text{VDD}}$ range as described in DC spec Section 18.1 and Section 18.2. | Param | Characteristic | Sym | Min | Тур | Max | Units | Conditions | |-------|-----------------------------|-------|-----------|-----|---------|-------|---------------------------------------| | No. | | | | ť | | | | | | Input Low Voltage | | | | | | | | | I/O ports | VIL | | | | | | | D030 | with TTL buffer | | Vss | - | 0.15Vpd | V | For entire VDD range | | D030A | | | Vss | - | 0.8V | V | 4.5V ≤ VDD ≤ 5.5V | | D031 | with Schmitt Trigger buffer | | Vss | - | 0.2VDD | V | | | D032 | MCLR, OSC1 (in RC mode) | | Vss | - | 0.2Vdd | V | | | D033 | OSC1 (in XT, HS and LP) | | Vss | - | 0.3Vdd | V | Note1 | | | Input High Voltage | | | | | | | | | I/O ports | ViH | | - | | | | | D040 | with TTL buffer | | 2.0 | - | Vdd | V | 4.5V ≤ VDD ≤ 5.5V | | D040A | | | 0.25VDD | - | Vdd | V | For entire VDD range | | | | | + 0.8V | | | | | | | | | | | | | | | D041 | with Schmitt Trigger buffer | | 0.8VDD | - | VDD | V | For entire VDD range | | D042 | MCLR | | 0.8VDD | - | VDD | V | | | D042A | OSC1 (XT, HS and LP) | | 0.7VDD | - | VDD | V | Note1 | | D043 | OSC1 (in RC mode) | | 0.9VDD | - | VDD | V | | | D070 | PORTB weak pull-up current | IPURB | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | Input Leakage Current | | | | | | | | Doco | (Notes 2, 3) | 1 | | | | | Vac < VDW < VDD Die et hi immed | | D060 | I/O ports | lıL | - | - | ±1 | μΑ | Vss ≤ VPIN ≤ VDD, Pin at hi-impedance | | D061 | MCLR, RA4/T0CKI | | _ | _ | ±5 | μA | Vss < Vpin < VDD | | D063 | OSC1 | | _ | _ | 5<br>±5 | μA | Vss ≤ VPIN ≤ VDD, XT, HS and LP osc | | D003 | 0361 | | _ | _ | | μΛ | configuration | | | Output Low Voltage | | | | | | - comigaration | | D080 | I/O ports | VOL | _ | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, | | | | | | | | - | -40°C to +85°C | | D083 | OSC2/CLKOUT (RC osc config) | | - | - | 0.6 | V | loL = 1.6 mA, VDD = 4.5V, | | | | | | | | | -40°C to +85°C | | | Output High Voltage | | | | | | | | D090 | I/O ports (Note 3) | Voн | VDD - 0.7 | - | - | V | IOH = -3.0 mA, VDD = 4.5V, | | | | | | | | | -40°C to +85°C | | D092 | OSC2/CLKOUT (RC osc config) | | VDD - 0.7 | - | - | V | IOH = -1.3 mA, VDD = 4.5V, | | | | | | | | | -40°C to +85°C | | D150* | Open-Drain High Voltage | Vod | - | - | 14 | V | RA4 pin | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C7X be driven with external clock in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as current sourced by the pin. **Applicable Devices** 72 73 73A 74 74A 76 77 #### 20.5 <u>Timing Diagrams and Specifications</u> #### FIGURE 20-2: EXTERNAL CLOCK TIMING #### TABLE 20-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Parameter No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |---------------|-------|--------------------------------------|-----|------|--------|-------|--------------------| | | Fosc | External CLKIN Frequency | DC | | 4 | MHz | XT and RC osc mode | | | | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | | DC | _ | 10 | MHz | HS osc mode (-10) | | | | | DC | _ | 20 | MHz | HS osc mode (-20) | | | | | DC | _ | 200 | kHz | LP osc mode | | | | Oscillator Frequency | DC | _ | 4 | MHz | RC osc mode | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | 1 | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | XT and RC osc mode | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 100 | _ | _ | ns | HS osc mode (-10) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μs | LP osc mode | | | | Oscillator Period | 250 | | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 100 | _ | 250 | ns | HS osc mode (-10) | | | | | | | | | HS osc mode (-20) | | | | | 50 | _ | 250 | ns | | | | | | 5 | | _ | μs | LP osc mode | | 2 | Tcy | Instruction Cycle Time (Note 1) | 200 | Tcy | DC | ns | Tcy = 4/Fosc | | 3 | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μs | LP oscillator | | | | | 15 | | _ | ns | HS oscillator | | 4 | TosR, | External Clock in (OSC1) Rise or | _ | _ | 25 | ns | XT oscillator | | | TosF | Fall Time | - | _ | 50 | ns | LP oscillator | | + Dots | | column is at EV 25°C unless athemais | _ | | 15 | ns | HS oscillator | <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. ### PIC16C7X ### **Applicable Devices** 72 73 73A 74 74A 76 77 ### FIGURE 20-14: I<sup>2</sup>C BUS DATA TIMING TABLE 20-10: I<sup>2</sup>C BUS DATA REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Max | Units | Conditions | |---------------|---------|----------------------------|--------------|------------|------|-------|---------------------------------------------| | 100 | THIGH | Clock high time | 100 kHz mode | 4.0 | | μs | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μs | Device must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5TcY | _ | | | | 101 | TLOW | Clock low time | 100 kHz mode | 4.7 | _ | μs | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 1.3 | _ | μs | Device must operate at a minimum of 10 MHz | | | | | SSP Module | 1.5TcY | _ | | | | 102 | Tr | SDA and SCL rise | 100 kHz mode | _ | 1000 | ns | | | | | time | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10 to 400 pF | | 103 | TF | SDA and SCL fall time | 100 kHz mode | _ | 300 | ns | | | | | | 400 kHz mode | 20 + 0.1Cb | 300 | ns | Cb is specified to be from 10 to 400 pF | | 90 | Tsu:sta | START condition setup time | 100 kHz mode | 4.7 | _ | μs | Only relevant for repeated START condition | | | | | 400 kHz mode | 0.6 | _ | μs | | | 91 | THD:STA | START condition hold | 100 kHz mode | 4.0 | | μs | After this period the first clock | | | | time | 400 kHz mode | 0.6 | | μs | pulse is generated | | 106 | THD:DAT | Data input hold time | 100 kHz mode | 0 | | ns | | | | | | 400 kHz mode | 0 | 0.9 | μs | | | 107 | TSU:DAT | Data input setup time | 100 kHz mode | 250 | _ | ns | Note 2 | | | | | 400 kHz mode | 100 | _ | ns | | | 92 | Tsu:sto | STOP condition setup | 100 kHz mode | 4.7 | _ | μs | | | | | time | 400 kHz mode | 0.6 | _ | μs | | | 109 | TAA | Output valid from | 100 kHz mode | _ | 3500 | ns | Note 1 | | | | clock | 400 kHz mode | _ | _ | ns | | | 110 | TBUF | Bus free time | 100 kHz mode | 4.7 | _ | μs | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μs | before a new transmission can start | | | Cb | Bus capacitive loading | | _ | 400 | pF | | Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions. <sup>2:</sup> A fast-mode (400 kHz) I²C-bus device can be used in a standard-mode (100 kHz) I²C-bus system, but the requirement tsu;DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I²C bus specification) before the SCL line is released. #### Package Marking Information (Cont'd) 44-Lead TQFP #### Example | 0 | AABBCDE | |---|---------| | | | | Legend: | MMM<br>XXX<br>AA<br>BB<br>C | Microchip part number information Customer specific information* Year code (last 2 digits of calender year) Week code (week of January 1 is week '01') Facility code of the plant at which wafer is manufactured. C = Chandler, Arizona, U.S.A. S = Tempe, Arizona, U.S.A. | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | D <sub>1</sub><br>E | Mask revision number for microcontroller Assembly code of the plant or country of origin in which | | | | part was assembled. | | Note: | In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information. | | <sup>\*</sup> Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask revision number, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price. #### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578. Please list the following information, and use this outline to provide us with your comments about this Data Sheet. | To: | Technical Publications Manager | Total Pages Sent | | | | | | | | |------|--------------------------------------------------|---------------------------------------------------|--|--|--|--|--|--|--| | RE: | : Reader Response | | | | | | | | | | Fror | m: Name | | | | | | | | | | | Company | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | ۸nn | Telephone: () | FAX: () | | | | | | | | | | | | | | | | | | | | VVOC | uld you like a reply?YN | | | | | | | | | | Dev | vice: PIC16C6X Literature | Number: DS30390E | | | | | | | | | Que | estions: | | | | | | | | | | 1. | What are the best features of this documer | nt? | | | | | | | | | 2. | How does this document meet your hardwa | are and software development needs? | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 3. | Do you find the organization of this data sh | eet easy to follow? If not, why? | | | | | | | | | | | | | | | | | | | | 4. | What additions to the data sheet do you thi | ink would enhance the structure and subject? | | | | | | | | | | | | | | | | | | | | 5. | What deletions from the data sheet could be | pe made without affecting the overall usefulness? | | | | | | | | | | | | | | | | | | | | 6. | Is there any incorrect or misleading information | ation (what and where)? | | | | | | | | | | | | | | | | | | | | 7. | How would you improve this document? | | | | | | | | | | | | | | | | | | | | | 8. | How would you improve our software, syste | ems, and silicon products? | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |