Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | A/D 5x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc73a-04-so | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Pin Diagrams** # 4.0 MEMORY ORGANIZATION Applicable Devices 72 73 73 A 74 74 A 76 77 # 4.1 **Program Memory Organization** The PIC16C7X family has a 13-bit program counter capable of addressing an 8K x 14 program memory space. The amount of program memory available to each device is listed below: | Device | Program<br>Memory | Address Range | | | |-----------|-------------------|---------------|--|--| | PIC16C72 | 2K x 14 | 0000h-07FFh | | | | PIC16C73 | 4K x 14 | 0000h-0FFFh | | | | PIC16C73A | 4K x 14 | 0000h-0FFFh | | | | PIC16C74 | 4K x 14 | 0000h-0FFFh | | | | PIC16C74A | 4K x 14 | 0000h-0FFFh | | | | PIC16C76 | 8K x 14 | 0000h-1FFFh | | | | PIC16C77 | 8K x 14 | 0000h-1FFFh | | | For those devices with less than 8K program memory, accessing a location above the physically implemented address will cause a wraparound. The reset vector is at 0000h and the interrupt vector is at 0004h. FIGURE 4-1: PIC16C72 PROGRAM MEMORY MAP AND STACK FIGURE 4-2: PIC16C73/73A/74/74A PROGRAM MEMORY MAP AND STACK TABLE 4-3: PIC16C76/77 SPECIAL FUNCTION REGISTER SUMMARY | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets (2) | |----------------------|---------|-------------------------------------|-----------------------------------------------------------------------------|----------------|-----------------|---------------|-----------------|---------------|----------|--------------------------|-------------------------------| | Bank 0 | Bank 0 | | | | | | | | | | | | 00h <sup>(4)</sup> | INDF | Addressing | this location | uses conten | ts of FSR to a | ddress data r | nemory (not | a physical re | egister) | 0000 0000 | 0000 0000 | | 01h | TMR0 | Timer0 mod | ule's registe | r | | | | | | xxxx xxxx | uuuu uuuu | | 02h <sup>(4)</sup> | PCL | Program Co | unter's (PC) | Least Signif | icant Byte | | | | | 0000 0000 | 0000 0000 | | 03h <sup>(4)</sup> | STATUS | IRP | RP1 | RP0 | TO | PD | Z | DC | С | 0001 1xxx | 000q quuu | | 04h <sup>(4)</sup> | FSR | Indirect data | memory ad | ldress pointe | r | | | | | xxxx xxxx | uuuu uuuu | | 05h | PORTA | _ | _ | PORTA Dat | a Latch when | written: POR | TA pins wher | read | | 0x 0000 | 0u 0000 | | 06h | PORTB | PORTB Dat | a Latch whe | n written: PC | RTB pins whe | n read | | | | xxxx xxxx | uuuu uuuu | | 07h | PORTC | PORTC Dat | a Latch whe | n written: PC | ORTC pins whe | en read | | | | xxxx xxxx | uuuu uuuu | | 08h <sup>(5)</sup> | PORTD | PORTD Dat | a Latch whe | n written: PC | ORTD pins whe | en read | | | | xxxx xxxx | uuuu uuuu | | 09h <sup>(5)</sup> | PORTE | _ | _ | _ | _ | _ | RE2 | RE1 | RE0 | xxx | uuu | | 0Ah <sup>(1,4)</sup> | PCLATH | _ | _ | _ | Write Buffer fo | or the upper | 5 bits of the I | Program Cou | ınter | 0 0000 | 0 0000 | | 0Bh <sup>(4)</sup> | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | PSPIF <sup>(3)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 0Dh | PIR2 | _ | CCP2IF | | | | | | | 0 | 0 | | 0Eh | TMR1L | Holding reg | Holding register for the Least Significant Byte of the 16-bit TMR1 register | | | | | | | | uuuu uuuu | | 0Fh | TMR1H | Holding reg | ster for the N | Most Significa | ant Byte of the | 16-bit TMR1 | register | | | xxxx xxxx | uuuu uuuu | | 10h | T1CON | _ | ı | T1CKPS1 | T1CKPS0 | T1OSCEN | T1SYNC | TMR1CS | TMR10N | 00 0000 | uu uuuu | | 11h | TMR2 | Timer2 mod | ule's registe | r | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 13h | SSPBUF | Synchronou | s Serial Port | Receive Bu | ffer/Transmit R | egister | | | | xxxx xxxx | uuuu uuuu | | 14h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPM0 | 0000 0000 | 0000 0000 | | 15h | CCPR1L | Capture/Co | mpare/PWM | Register1 (L | SB) | | | | | xxxx xxxx | uuuu uuuu | | 16h | CCPR1H | Capture/Co | mpare/PWM | Register1 (M | MSB) | | | | | xxxx xxxx | uuuu uuuu | | 17h | CCP1CON | _ | - | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 | 00 0000 | 00 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 19h | TXREG | USART Tran | nsmit Data R | egister | | | | | | 0000 0000 | 0000 0000 | | 1Ah | RCREG | USART Red | eive Data R | egister | | | | | | 0000 0000 | 0000 0000 | | 1Bh | CCPR2L | Capture/Compare/PWM Register2 (LSB) | | | | | | | | xxxx xxxx | uuuu uuuu | | 1Ch | CCPR2H | Capture/Co | Capture/Compare/PWM Register2 (MSB) | | | | | | | xxxx xxxx | uuuu uuuu | | 1Dh | CCP2CON | _ | _ | CCP2X | CCP2Y | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 0000 | 00 0000 | | 1Eh | ADRES | A/D Result | Register | | | | | | | xxxx xxxx | uuuu uuuu | | 1Fh | ADCON0 | ADCS1 | ADCS0 | CHS2 | CHS1 | CHS0 | GO/DONE | _ | ADON | 0000 00-0 | 0000 00-0 | Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented read as '0'. Shaded locations are unimplemented, read as '0'. - Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose contents are transferred to the upper byte of the program counter. - 2: Other (non power-up) resets include external reset through MCLR and Watchdog Timer Reset. - 3: Bits PSPIE and PSPIF are reserved on the PIC16C76, always maintain these bits clear. - 4: These registers can be addressed from any bank. - 5: PORTD and PORTE are not physically implemented on the PIC16C76, read as '0'. #### 4.2.2.6 PIE2 REGISTER Applicable Devices 72 73 73 A 74 74 A 76 77 This register contains the individual enable bit for the CCP2 peripheral interrupt. # FIGURE 4-14: PIE2 REGISTER (ADDRESS 8Dh) Example 4-1 shows the calling of a subroutine in page 1 of the program memory. This example assumes that PCLATH is saved and restored by the interrupt service routine (if interrupts are used). # EXAMPLE 4-1: CALL OF A SUBROUTINE IN PAGE 1 FROM PAGE 0 ``` ORG 0x500 BSF PCLATH, 3 ; Select page 1 (800h-FFFh) BCF PCLATH, 4 ;Only on >4K devices CALL SUB1_P1 ;Call subroutine in ;page 1 (800h-FFFh) ORG 0x900 ; called subroutine SUB1_P1: ;page 1 (800h-FFFh) RETURN ;return to Call subroutine ; in page 0 (000h-7FFh) ``` # 4.5 <u>Indirect Addressing, INDF and FSR</u> <u>Registers</u> Applicable Devices 72 73 73 A 74 74 A 76 77 The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing. Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses the register pointed to by the File Select Register, FSR. Reading the INDF register itself indirectly (FSR = '0') will read 00h. Writing to the INDF register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-18. A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 4-2. ### **EXAMPLE 4-2: INDIRECT ADDRESSING** movlw 0x20 ;initialize pointer movwf FSR ;to RAM NEXT clear INDF register; clrf INDF incf FSR,F ;inc pointer btfss FSR,4 ;all done? NEXT ;no clear next goto CONTINUE ;yes continue ### FIGURE 4-18: DIRECT/INDIRECT ADDRESSING ### 5.7 Parallel Slave Port Applicable Devices 72 | 73 | 73 | 74 | 74 | 76 | 77 PORTD operates as an 8-bit wide Parallel Slave Port, or microprocessor port when control bit PSPMODE (TRISE<4>) is set. In slave mode it is asynchronously readable and writable by the external world through $\overline{RD}$ control input pin RE0/ $\overline{RD}$ /AN5 and $\overline{WR}$ control input pin RE1/ $\overline{WR}$ /AN6. It can directly interface to an 8-bit microprocessor data bus. The external microprocessor can read or write the PORTD latch as an 8-bit latch. Setting bit PSPMODE enables port pin RE0/ $\overline{RD}$ /AN5 to be the $\overline{RD}$ input, RE1/ $\overline{WR}$ /AN6 to be the $\overline{WR}$ input and RE2/ $\overline{CS}$ /AN7 to be the $\overline{CS}$ (chip select) input. For this functionality, the corresponding data direction bits of the TRISE register (TRISE<2:0>) must be configured as inputs (set) and the A/D port configuration bits PCFG2:PCFG0 (ADCON1<2:0>) must be set, which will configure pins RE2:RE0 as digital I/O. There are actually two 8-bit latches, one for data-out (from the PIC16/17) and one for data input. The user writes 8-bit data to PORTD data latch and reads data from the port pin latch (note that they have the same address). In this mode, the TRISD register is ignored, since the microprocessor is controlling the direction of data flow. A write to the PSP occurs when both the $\overline{\text{CS}}$ and $\overline{\text{WR}}$ lines are first detected low. When either the $\overline{\text{CS}}$ or $\overline{\text{WR}}$ lines become high (level triggered), then the Input Buffer Full status flag bit IBF (TRISE<7>) is set on the Q4 clock cycle, following the next Q2 cycle, to signal the write is complete (Figure 5-12). The interrupt flag bit PSPIF (PIR1<7>) is also set on the same Q4 clock cycle. IBF can only be cleared by reading the PORTD input latch. The input Buffer Overflow status flag bit IBOV (TRISE<5>) is set if a second write to the Parallel Slave Port is attempted when the previous byte has not been read out of the buffer. A read from the PSP occurs when both the $\overline{\text{CS}}$ and $\overline{\text{RD}}$ lines are first detected low. The Output Buffer Full status flag bit OBF (TRISE<6>) is cleared immediately (Figure 5-13) indicating that the PORTD latch is waiting to be read by the external bus. When either the $\overline{\text{CS}}$ or $\overline{\text{RD}}$ pin becomes high (level triggered), the interrupt flag bit PSPIF is set on the Q4 clock cycle, following the next Q2 cycle, indicating that the read is complete. OBF remains low until data is written to PORTD by the user firmware. When not in Parallel Slave Port mode, the IBF and OBF bits are held clear. However, if flag bit IBOV was previously set, it must be cleared in firmware. An interrupt is generated and latched into flag bit PSPIF when a read or write operation is completed. PSPIF must be cleared by the user in firmware and the interrupt can be disabled by clearing the interrupt enable bit PSPIE (PIE1<7>). FIGURE 5-11: PORTD AND PORTE BLOCK DIAGRAM (PARALLEL SLAVE PORT) ### 11.2.1 OPERATION OF SSP MODULE IN SPI MODE **Applicable Devices** 72 73 73 A 74 74 A 76 77 The SPI mode allows 8-bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used: - · Serial Data Out (SDO) - · Serial Data In (SDI) - · Serial Clock (SCK) Additionally a fourth pin may be used when in a slave mode of operation: Slave Select (SS) When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>). These control bits allow the following to be specified: - · Master Mode (SCK is the clock output) - Slave Mode (SCK is the clock input) - Clock Polarity (Output/Input data on the Rising/ Falling edge of SCK) - · Clock Rate (Master mode only) - Slave Select Mode (Slave mode only) The SSP consists of a transmit/receive Shift Register (SSPSR) and a Buffer register (SSPBUF). The SSPSR shifts the data in and out of the device, MSb first. The SSPBUF holds the data that was written to the SSPSR, until the received data is ready. Once the 8-bits of data have been received, that byte is moved to the SSPBUF register. Then the Buffer Full bit, BF (SSPSTAT<0>) and flag bit SSPIF are set. This double buffering of the received data (SSPBUF) allows the next byte to start reception before reading the data that was just received. Any write to the SSPBUF register during transmission/reception of data will be ignored, and the write collision detect bit, WCOL (SSPCON<7>) will be set. User software must clear bit WCOL so that it can be determined if the following write(s) to the SSPBUF completed successfully. When the application software is expecting to receive valid data, the SSPBUF register should be read before the next byte of data to transfer is written to the SSPBUF register. The Buffer Full bit BF (SSPSTAT<0>) indicates when the SSPBUF register has been loaded with the received data (transmission is complete). When the SSPBUF is read, bit BF is cleared. This data may be irrelevant if the SPI is only a transmitter. Generally the SSP Interrupt is used to determine when the transmission/reception has completed. The SSPBUF register must be read and/or written. If the interrupt method is not going to be used, then software polling can be done to ensure that a write collision does not occur. Example 11-1 shows the loading of the SSPBUF (SSPSR) register for data transmission. The shaded instruction is only required if the received data is meaningful. # EXAMPLE 11-1: LOADING THE SSPBUF (SSPSR) REGISTER | | BSF | STATUS, RPO | ;Specify Bank 1 | |------|-------|-------------|------------------------| | LOOP | BTFSS | SSPSTAT, BF | ;Has data been | | | | | ;received | | | | | ;(transmit | | | | | <pre>;complete)?</pre> | | | GOTO | LOOP | ;No | | | BCF | STATUS, RPO | ;Specify Bank 0 | | | MOVF | SSPBUF, W | ;W reg = contents | | | | | ;of SSPBUF | | | MOVWF | RXDATA | ;Save in user RAM | | | MOVF | TXDATA, W | ;W reg = contents | | | | | ; of TXDATA | | | MOVWF | SSPBUF | ;New data to xmit | The block diagram of the SSP module, when in SPI mode (Figure 11-3), shows that the SSPSR register is not directly readable or writable, and can only be accessed from addressing the SSPBUF register. Additionally, the SSP status register (SSPSTAT) indicates the various status conditions. # FIGURE 11-3: SSP BLOCK DIAGRAM (SPI MODE) #### 11.5.1 SLAVE MODE In slave mode, the SCL and SDA pins must be configured as inputs (TRISC<4:3> set). The SSP module will override the input state with the output data when required (slave-transmitter). When an address is matched or the data transfer after an address match is received, the hardware automatically will generate the acknowledge (ACK) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register. There are certain conditions that will cause the SSP module not to give this $\overline{ACK}$ pulse. These are if either (or both): - The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received. - The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received. In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 11-4 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register while bit SSPOV is cleared through software. The SCL clock input must have a minimum high and low for proper operation. The high and low times of the I<sup>2</sup>C specification as well as the requirement of the SSP module is shown in timing parameter #100 and parameter #101. #### 11.5.1.1 ADDRESSING Once the SSP module has been enabled, it waits for a START condition to occur. Following the START condition, the 8-bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur: - The SSPSR register value is loaded into the SSPBUF register. - b) The buffer full bit, BF is set. - c) An ACK pulse is generated. - d) SSP interrupt flag bit, SSPIF (PIR1<3>) is set (interrupt is generated if enabled) - on the falling edge of the ninth SCL pulse. In 10-bit address mode, two address bytes need to be received by the slave (Figure 11-16). The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit $R\overline{W}$ (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address. The sequence of events for 10-bit address is as follows, with steps 7- 9 for slave-transmitter: - Receive first (high) byte of Address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set). - Update the SSPADD register with second (low) byte of Address (clears bit UA and releases the SCL line). - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - Receive second (low) byte of Address (bits SSPIF, BF, and UA are set). - Update the SSPADD register with the first (high) byte of Address, if match releases SCL line, this will clear bit UA. - Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. - 7. Receive repeated START condition. - Receive first (high) byte of Address (bits SSPIF and BF are set). - 9. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF. TABLE 11-4: DATA TRANSFER RECEIVED BYTE ACTIONS | Status Bits as Data<br>Transfer is Received | | | | Set bit SSPIF | | | |---------------------------------------------|-------|---------------------|--------------------|-----------------------------------|--|--| | BF | SSPOV | $SSPSR \to SSPBUF$ | Generate ACK Pulse | (SSP Interrupt occurs if enabled) | | | | 0 | 0 | Yes | Yes | Yes | | | | 1 | 0 | No | No | Yes | | | | 1 | 1 | No | No | Yes | | | | 0 | 1 | No | No | Yes | | | ## 12.3 <u>USART Synchronous Master Mode</u> **Applicable Devices** 72 73 73 A 74 74 A 76 77 In Synchronous Master mode, the data is transmitted in a half-duplex manner i.e. transmission and reception do not occur at the same time. When transmitting data, the reception is inhibited and vice versa. Synchronous mode is entered by setting bit SYNC (TXSTA<4>). In addition enable bit SPEN (RCSTA<7>) is set in order to configure the RC6/TX/CK and RC7/RX/DT I/O pins to CK (clock) and DT (data) lines respectively. The Master mode indicates that the processor transmits the master clock on the CK line. The Master mode is entered by setting bit CSRC (TXSTA<7>). # 12.3.1 USART SYNCHRONOUS MASTER TRANSMISSION The USART transmitter block diagram is shown in Figure 12-7. The heart of the transmitter is the transmit (serial) shift register (TSR). The shift register obtains its data from the read/write transmit buffer register TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the last bit has been transmitted from the previous load. As soon as the last bit is transmitted, the TSR is loaded with new data from the TXREG (if available). Once the TXREG register transfers the data to the TSR register (occurs in one Tcycle), the TXREG is empty and interrupt bit, TXIF (PIR1<4>) is set. The interrupt can be enabled/disabled by setting/clearing enable bit TXIE (PIE1<4>). Flag bit TXIF will be set regardless of the state of enable bit TXIE and cannot be cleared in software. It will reset only when new data is loaded into the TXREG register. While flag bit TXIF indicates the status of the TXREG register, another bit TRMT (TXSTA<1>) shows the status of the TSR register. TRMT is a read only bit which is set when the TSR is empty. No interrupt logic is tied to this bit, so the user has to poll this bit in order to determine if the TSR register is empty. The TSR is not mapped in data memory so it is not available to the user. Transmission is enabled by setting enable bit TXEN (TXSTA<5>). The actual transmission will not occur until the TXREG register has been loaded with data. The first data bit will be shifted out on the next available rising edge of the clock on the CK line. Data out is stable around the falling edge of the synchronous clock (Figure 12-12). The transmission can also be started by first loading the TXREG register and then setting bit TXEN (Figure 12-13). This is advantageous when slow baud rates are selected, since the BRG is kept in reset when bits TXEN, CREN, and SREN are clear. Setting enable bit TXEN will start the BRG, creating a shift clock immediately. Normally when transmission is first started, the TSR register is empty, so a transfer to the TXREG register will result in an immediate transfer to TSR resulting in an empty TXREG. Back-to-back transfers are possible. Clearing enable bit TXEN, during a transmission, will cause the transmission to be aborted and will reset the transmitter. The DT and CK pins will revert to hi-impedance. If either bit CREN or bit SREN is set, during a transmission, the transmission is aborted and the DT pin reverts to a hi-impedance state (for a reception). The CK pin will remain an output if bit CSRC is set (internal clock). The transmitter logic however is not reset although it is disconnected from the pins. In order to reset the transmitter, the user has to clear bit TXEN. If bit SREN is set (to interrupt an on-going transmission and receive a single word), then after the single word is received, bit SREN will be cleared and the serial port will revert back to transmitting since bit TXEN is still set. The DT line will immediately switch from hi-impedance receive mode to transmit and start driving. To avoid this, bit TXEN should be cleared. In order to select 9-bit transmission, the TX9 (TXSTA<6>) bit should be set and the ninth bit should be written to bit TX9D (TXSTA<0>). The ninth bit must be written before writing the 8-bit data to the TXREG register. This is because a data write to the TXREG can result in an immediate transfer of the data to the TSR register (if the TSR is empty). If the TSR was empty and the TXREG was written before writing the "new" TX9D, the "present" value of bit TX9D is loaded. Steps to follow when setting up a Synchronous Master Transmission: - 1. Initialize the SPBRG register for the appropriate baud rate (Section 12.1). - Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC. - If interrupts are desired, then set enable bit TXIE. - 4. If 9-bit transmission is desired, then set bit TX9. - Enable the transmission by setting bit TXEN. - If 9-bit transmission is selected, the ninth bit should be loaded in bit TX9D. - Start transmission by loading data to the TXREG register. # 12.3.2 USART SYNCHRONOUS MASTER RECEPTION Once Synchronous mode is selected, reception is enabled by setting either enable bit SREN (RCSTA<5>) or enable bit CREN (RCSTA<4>). Data is sampled on the RC7/RX/DT pin on the falling edge of the clock. If enable bit SREN is set, then only a single word is received. If enable bit CREN is set, the reception is continuous until CREN is cleared. If both bits are set then CREN takes precedence. After clocking the last bit, the received data in the Receive Shift Register (RSR) is transferred to the RCREG register (if it is empty). When the transfer is complete, interrupt flag bit RCIF (PIR1<5>) is set. The actual interrupt can be enabled/disabled by setting/clearing enable bit RCIE (PIE1<5>). Flag bit RCIF is a read only bit which is reset by the hardware. In this case it is reset when the RCREG register has been read and is empty. The RCREG is a double buffered register, i.e. it is a two deep FIFO. It is possible for two bytes of data to be received and transferred to the RCREG FIFO and a third byte to begin shifting into the RSR register. On the clocking of the last bit of the third byte, if the RCREG register is still full then overrun error bit OERR (RCSTA<1>) is set. The word in the RSR will be lost. The RCREG register can be read twice to retrieve the two bytes in the FIFO. Bit OERR has to be cleared in software (by clearing bit CREN). If bit OERR is set, transfers from the RSR to the RCREG are inhibited, so it is essential to clear bit OERR if it is set. The 9th receive bit is buffered the same way as the receive data. Reading the RCREG register, will load bit RX9D with a new value, therefore it is essential for the user to read the RCSTA register before reading RCREG in order not to lose the old RX9D information. Steps to follow when setting up a Synchronous Master Reception: - 1. Initialize the SPBRG register for the appropriate baud rate. (Section 12.1) - Enable the synchronous master serial port by setting bits SYNC, SPEN, and CSRC. - 3. Ensure bits CREN and SREN are clear. - If interrupts are desired, then set enable bit RCIE. - 5. If 9-bit reception is desired, then set bit RX9. - If a single reception is required, set bit SREN. For continuous reception set bit CREN. - Interrupt flag bit RCIF will be set when reception is complete and an interrupt will be generated if enable bit RCIE was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If any error occurred, clear the error by clearing bit CREN. TABLE 12-9: REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER RECEPTION | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other Resets | |----------------------------------------|-------|----------------------|-----------|---------|-------|-------|--------|-----------|-----------|--------------------------|---------------------------| | 0Ch | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 0000 0000 | 0000 0000 | | 18h | RCSTA | SPEN | RX9 | SREN | CREN | _ | FERR | OERR | RX9D | 0000 -00x | 0000 -00x | | 1Ah | RCREG | USART Re | eceive Re | egister | | | | | | 0000 0000 | 0000 0000 | | 8Ch | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 0000 0000 | 0000 0000 | | 98h | TXSTA | CSRC | TX9 | TXEN | SYNC | _ | BRGH | TRMT | TX9D | 0000 -010 | 0000 -010 | | 99h SPBRG Baud Rate Generator Register | | | | | | | | 0000 0000 | 0000 0000 | | | Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for Synchronous Master Reception. Note 1: Bits PSPIE and PSPIF are reserved on the PIC16C73/73A/76, always maintain these bits clear. # 13.4.1 FASTER CONVERSION - LOWER RESOLUTION TRADE-OFF Not all applications require a result with 8-bits of resolution, but may instead require a faster conversion time. The A/D module allows users to make the trade-off of conversion speed to resolution. Regardless of the resolution required, the acquisition time is the same. To speed up the conversion, the clock source of the A/D module may be switched so that the TAD time violates the minimum specified time (see the applicable electrical specification). Once the TAD time violates the minimum specified time, all the following A/D result bits are not valid (see A/D Conversion Timing in the Electrical Specifications section.) The clock sources may only be switched between the three oscillator versions (cannot be switched from/to RC). The equation to determine the time before the oscillator can be switched is as follows: Conversion time = $2TAD + N \cdot TAD + (8 - N)(2TOSC)$ Where: N = number of bits of resolution required. Since the TAD is based from the device oscillator, the user must use some method (a timer, software loop, etc.) to determine when the A/D oscillator may be changed. Example 13-3 shows a comparison of time required for a conversion with 4-bits of resolution, versus the 8-bit resolution conversion. The example is for devices operating at 20 MHz and 16 MHz (The A/D clock is programmed for 32Tosc), and assumes that immediately after 6TAD, the A/D clock is programmed for 2Tosc. The 2Tosc violates the minimum TAD time since the last 4-bits will not be converted to correct values. ### **EXAMPLE 13-3: 4-BIT vs. 8-BIT CONVERSION TIMES** | | - (m. )(1) | Resolution | | | |---------------------------------|----------------------------|------------|---------|--| | | Freq. (MHz) <sup>(1)</sup> | 4-bit | 8-bit | | | TAD | 20 | 1.6 μs | 1.6 µs | | | | 16 | 2.0 μs | 2.0 μs | | | Tosc | 20 | 50 ns | 50 ns | | | | 16 | 62.5 ns | 62.5 ns | | | 2TAD + N • TAD + (8 - N)(2TOSC) | 20 | 10 μs | 16 μs | | | | 16 | 12.5 μs | 20 μs | | Note 1: PIC16C7X devices have a minimum TAD time of 1.6 µs. | INCFSZ | Increment f, Skip if 0 | IORLW | Inclusive OR Literal with W | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------| | Syntax: | [ label ] INCFSZ f,d | Syntax: | [ label ] IORLW k | | Operands: | $0 \le f \le 127$ | Operands: | $0 \leq k \leq 255$ | | | d ∈ [0,1] | Operation: | (W) .OR. $k \rightarrow$ (W) | | Operation: | (f) + 1 → (destination), skip if result = 0 | Status Affected: | Z | | Status Affected: | None | Encoding: | 11 1000 kkkk kkkk | | Encoding: | 00 1111 dfff ffff | Description: | The contents of the W register is OR'ed with the eight bit literal 'k'. The | | Description: | The contents of register 'f' are incremented. If 'd' is 0 the result is placed in | | result is placed in the W register. | | | the W register. If 'd' is 1 the result is | Words: | 1 | | | placed back in register 'f'. If the result is 1, the next instruction is | Cycles: | 1 | | | executed. If the result is 0, a NOP is executed instead making it a 2Tcy | Q Cycle Activity: | Q1 Q2 Q3 Q4 | | Words: | instruction. 1 | | Decode Read Process Write to data W | | Cycles: | 1(2) | | | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Example | IORLW 0x35 | | | Decode Read Process Write to | | Before Instruction<br>W = 0x9A | | | register 'f' data destination | | After Instruction | | If Skip: | (2nd Cycle) | | W = 0xBF $Z = 1$ | | | Q1 Q2 Q3 Q4 | | Z = 1 | | | No-<br>Operation | | | | Example | HERE INCFSZ CNT, 1 GOTO LOOP CONTINUE • • | | | | | Before Instruction PC = address HERE After Instruction CNT = CNT + 1 if CNT= 0, PC = address CONTINUE if CNT≠ 0, PC = address HERE +1 | | | | SUBWF | Subtract | W from f | 1 | | |-------------------|--------------------------------|--------------------------------|---------------------------------------------------------------------|----------------------| | Syntax: | [ label ] | SUBWF | f,d | | | Operands: | $0 \le f \le 12$ $d \in [0,1]$ | 7 | | | | Operation: | (f) - (W) - | → (destina | ation) | | | Status Affected: | C, DC, Z | | | | | Encoding: | 00 | 0010 | dfff | ffff | | Description: | ister from r<br>stored in th | register 'f'. I<br>ne W regist | ment metho<br>If 'd' is 0 the<br>ter. If 'd' is 1<br>in register 'f | e result is<br>the | | Words: | 1 | | | | | Cycles: | 1 | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | Decode | Read<br>register 'f' | Process<br>data | Write to destination | | Example 1: | SUBWF | REG1,1 | | | | | Before In: | struction | | | | | REG1 | = | 3 | | | | W<br>C | = | 2 | | | | Z | = | ? | | | | After Inst | ruction | | | | | REG1 | | 1 | | | | W<br>C | = = | 2<br>1; result is | positive | | | Z | = | 0 | | | Example 2: | Before In: | | | | | | REG1<br>W | =<br>= | 2 | | | | C | = | ? | | | | Z | = | ? | | | | After Inst | | | | | | REG1<br>W | = = | 0<br>2 | | | | C | = | 1; result is | zero | | Evenne 2 | Z<br>Defere In | = | 1 | | | Example 3: | Before In:<br>REG1 | | 1 | | | | W | = = | 2 | | | | C<br>Z | = | ? | | | | After Inst | _ | f | | | | REG1 | | 0xFF | | | | W | = | 2 | | | | C<br>Z | = | 0; result is<br>0 | negative | | | _ | _ | - | | | SWAPF | Swap Nibbles in f | | | | | | |-------------------|--------------------------------|--------------------------------------------------------|-------------------------------|----------------------|--|--| | Syntax: | [ label ] | SWAPF 1 | f,d | | | | | Operands: | $0 \le f \le 12$ $d \in [0,1]$ | 27 | | | | | | Operation: | , | ightarrow (destin $ ightarrow$ (destin | | , . | | | | Status Affected: | None | | | | | | | Encoding: | 0.0 | 1110 | dfff | ffff | | | | Description: | 'f' are excl | r and lower<br>nanged. If<br>W register.<br>n register | 'd' is 0 the<br>If 'd' is 1 t | result is | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | | | | Decode | Read register 'f' | Process<br>data | Write to destination | | | | Example | SWAPF | REG, | 0 | | | | | | Before In | struction | | | | | | | | REG1 | = 0xA | <b>\</b> 5 | | | After Instruction REG1 W 0xA5 0x5A | TRIS | Load TRIS Register | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Syntax: | [label] TRIS f | | | | | | Operands: | $5 \le f \le 7$ | | | | | | Operation: | (W) $\rightarrow$ TRIS register f; | | | | | | Status Affected: | None | | | | | | Encoding: | 00 0000 0110 Offf | | | | | | Description: | The instruction is supported for code compatibility with the PIC16C5X products. Since TRIS registers are readable and writable, the user can directly address them. | | | | | | Words: | 1 | | | | | | Cycles: | 1 | | | | | | Example | | | | | | | | To maintain upward compatibility with future PIC16CXX products, do not use this instruction. | | | | | | | | | | | | # FIGURE 17-9: I<sup>2</sup>C BUS START/STOP BITS TIMING TABLE 17-8: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Тур | Max | Units | Conditions | | |---------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|--| | 90 | Tsu:sta | START condition | 100 kHz mode | 4700 | _ | _ | ns | Only relevant for repeated START | | | | | Setup time | 400 kHz mode | 600 | _ | _ | 1113 | condition | | | 91 | THD:STA | START condition | 100 kHz mode | 4000 | _ | _ | ns | After this period the first clock | | | | | Hold time | 400 kHz mode | 600 | _ | _ | 115 | pulse is generated | | | 92 | Tsu:sto | STOP condition | 100 kHz mode | 4700 | _ | _ | ns | | | | | | Setup time | 400 kHz mode | 600 | _ | _ | 115 | | | | 93 | THD:STO | STOP condition | 100 kHz mode | 4000 | _ | _ | ns | | | | | | Hold time | 400 kHz mode | 600 | _ | _ | 1115 | | | FIGURE 18-6: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2) TABLE 18-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2) | Parameter No. | Sym | Characteristic | | | Min | Тур† | Max | Units | Conditions | |---------------|------------------------|----------------------------------|--------------------------------------|-----------------------|----------------|------|-----|-------|-----------------------------------| | 50* | TccL | CCP1 and CCP2 input low time | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | | With Prescaler | PIC16 <b>C</b> 73/74 | 10 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 73/74 | 20 | | _ | ns | | | 51* | TccH | CCP1 and CCP2 | No Prescaler | | 0.5Tcy + 20 | _ | | ns | | | | | input high time | With Prescaler | PIC16 <b>C</b> 73/74 | 10 | | _ | ns | | | | | | | PIC16 <b>LC</b> 73/74 | 20 | _ | _ | ns | | | 52* | TccP | CCP1 and CCP2 input period | | | 3Tcy + 40<br>N | | _ | ns | N = prescale value<br>(1,4 or 16) | | 53* | 53* TccR CCP1 and CCP2 | | utput fall time PIC16 <b>C</b> 73/74 | | _ | 10 | 25 | ns | | | | | PIC16 <b>LC</b> 73/74 | | _ | 25 | 45 | ns | | | | 54* | TccF | F CCP1 and CCP2 output fall time | | PIC16 <b>C</b> 73/74 | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 73/74 | _ | 25 | 45 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 19-7: CAPTURE/COMPARE/PWM TIMINGS (CCP1 AND CCP2) TABLE 19-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1 AND CCP2) | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | |--------------|----------|--------------------------------|-------------------------|-------------------------|----------------|-------|------------|----|-----------------------------------| | 50* | 50* TccL | CCP1 and CCP2 input low time | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | | | PIC16 <b>C</b> 73A/74A | 10 | _ | _ | ns | | | | | With Prescaler | PIC16 <b>LC</b> 73A/74A | 20 | _ | _ | ns | | | | 51* | 51* TccH | CCP1 and CCP2 input high time | No Prescaler | | 0.5Tcy + 20 | _ | _ | ns | | | | | | With Prescaler | PIC16 <b>C</b> 73A/74A | 10 | _ | _ | ns | | | | | | | PIC16 <b>LC</b> 73A/74A | 20 | _ | _ | ns | | | 52* | TccP | CCP1 and CCP2 input period | | | 3Tcy + 40<br>N | | _ | ns | N = prescale<br>value (1,4 or 16) | | 53* | TccR | CCP1 and CCP2 output rise time | | PIC16 <b>C</b> 73A/74A | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 73A/74A | _ | 25 | 45 | ns | | | 54* | TccF | CCP1 and CCP2 output fall time | | PIC16 <b>C</b> 73A/74A | _ | 10 | 25 | ns | | | | | | | PIC16 <b>LC</b> 73A/74A | _ | 25 | 45 | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. # FIGURE 19-14: A/D CONVERSION TIMING Note 1: If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. # **TABLE 19-14: A/D CONVERSION REQUIREMENTS** | Param<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |--------------|---------------------------|---------------------------------------------------|-------------------------|--------|----------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 130 | TAD | A/D clock period | PIC16 <b>C</b> 73A/74A | 1.6 | _ | _ | μs | Tosc based, VREF ≥ 3.0V | | | | | PIC16 <b>LC</b> 73A/74A | 2.0 | _ | _ | μs | Tosc based, VREF full range | | | | | PIC16 <b>C</b> 73A/74A | 2.0 | 4.0 | 6.0 | μs | A/D RC Mode | | | | | PIC16 <b>LC</b> 73A/74A | 3.0 | 6.0 | 9.0 | μs | A/D RC Mode | | 131 | TCNV | Conversion time (not including S/H time) (Note 1) | | _ | 9.5 | _ | TAD | | | 132 | 132 TACQ Acquisition time | | | Note 2 | 20 | _ | μs | | | | | | | 5* | _ | _ | μѕ | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). | | 134 | TGO | Q4 to A/D clock sta | rt | _ | Tosc/2 § | _ | _ | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. | | 135 | Tswc | Switching from convert → sample time | | 1.5 § | _ | _ | TAD | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>§</sup> This specification ensured by design. Note 1: ADRES register may be read on the following TcY cycle. <sup>2:</sup> See Section 13.1 for min conditions. # 22.5 28-Lead Plastic Surface Mount (SOIC - Wide, 300 mil Body) (SO) | Package Group: Plastic SOIC (SO) | | | | | | | | | |----------------------------------|--------|-------------|---------|--------|-------|---------|--|--| | | | Millimeters | | Inches | | | | | | Symbol | Min | Max | Notes | Min | Max | Notes | | | | α | 0° | 8° | | 0° | 8° | | | | | А | 2.362 | 2.642 | | 0.093 | 0.104 | | | | | A1 | 0.101 | 0.300 | | 0.004 | 0.012 | | | | | В | 0.355 | 0.483 | | 0.014 | 0.019 | | | | | С | 0.241 | 0.318 | | 0.009 | 0.013 | | | | | D | 17.703 | 18.085 | | 0.697 | 0.712 | | | | | Е | 7.416 | 7.595 | | 0.292 | 0.299 | | | | | е | 1.270 | 1.270 | Typical | 0.050 | 0.050 | Typical | | | | Н | 10.007 | 10.643 | | 0.394 | 0.419 | | | | | h | 0.381 | 0.762 | | 0.015 | 0.030 | | | | | L | 0.406 | 1.143 | | 0.016 | 0.045 | | | | | N | 28 | 28 | | 28 | 28 | | | | | CP | _ | 0.102 | | _ | 0.004 | | | | #### INDEX I<sup>2</sup>C Mode ......93 On-Chip Reset Circuit ......133 Α PIC16C72 ......10 A/D PIC16C73 ......11 PIC16C73A ......11 ADCON0 Register ...... 117 PIC16C74 ......12 ADCON1 Register ...... 118 PIC16C74A ......12 ADIF bit ......119 PIC16C76 ......11 Analog Input Model Block Diagram ......120 PIC16C77 ......12 Analog-to-Digital Converter ......117 PORTC ......48 Block Diagram ...... 119 PORTD (In I/O Port Mode) ......50 Configuring Analog Port Pins ......121 PORTD and PORTE as a Parallel Slave Port .....54 Configuring the Interrupt ......119 PORTE (In I/O Port Mode) .....51 Configuring the Module ......119 PWM ......74 Connection Considerations ...... 125 RA3:RA0 and RA5 Port Pins ......43 RA4/T0CKI Pin ......43 Conversion Time ...... 123 RB3:RB0 Port Pins ......45 Conversions ...... 122 RB7:RB4 Port Pins ......46 Converter Characteristics ................. 181, 199, 217, 238 SPI Master/Slave Connection ......81 Delays ......120 SSP in I<sup>2</sup>C Mode ......93 Effects of a Reset ......124 SSP in SPI Mode ......80, 85 Timer0 ......59 Faster Conversion - Lower Resolution Tradeoff ...... 123 Timer0/WDT Prescaler ......62 Flowchart of A/D Operation ...... 126 Timer1 ......66 Timer2 ......69 Internal Sampling Switch (Rss) Impedance ............. 120 USART Receive ......108 Operation During Sleep ......124 USART Transmit ......106 Sampling Requirements ......120 Watchdog Timer ......144 BOR bit ......39, 135 Source Impedance ......120 BRGH bit ......101 Time Delays ......120 Buffer Full Status bit, BF ......78, 83 Using the CCP Trigger ......125 Absolute Maximum Ratings ...... 167, 183, 201, 219 C bit ......30 C Compiler ......165 Capture/Compare/PWM ADIF bit .......35 Capture ADRES Register .......23, 25, 27, 117, 119 Block Diagram ......72 ALU ......9 CCP1CON Register ......72 **Application Notes** CCP1IF ......72 AN546 (Using the Analog-to-Digital Converter) ...... 117 CCPR1 ......72 AN552 (Implementing Wake-up on Key Strokes Using CCPR1H:CCPR1L .....72 PIC16CXXX) ......45 Mode ......72 AN556 (Table Reading Using PIC16CXX ......40 Prescaler ......73 AN578 (Use of the SSP Module in the I<sup>2</sup>C Multi-Master CCP Timer Resources ......71 Compare AN594 (Using the CCP Modules) ......71 Block Diagram ......73 AN607, Power-up Trouble Shooting .......134 Mode ......73 Software Interrupt Mode ......73 Special Event Trigger ......73 Overview ......9 Special Trigger Output of CCP1 ......73 von Neumann ......9 Special Trigger Output of CCP2 ......73 Assembler Interaction of Two CCP Modules .....71 MPASM Assembler ......164 Section ......71 Special Event Trigger and A/D Conversions ......73 В Capture/Compare/PWM (CCP) Baud Rate Error ......101 PWM Block Diagram .....74 Baud Rate Formula ......101 PWM Mode ......74 Raud Rates PWM, Example Frequencies/Resolutions ......75 Carry bit ......9 Synchronous Mode ......102 CCP1CON ......29 CCP1IE bit ......33 **Block Diagrams** CCP1IF bit ......35, 36 A/D ......119 Analog Input Model ......120 Capture .......72