Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 22 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | ОТР | | EEPROM Size | | | RAM Size | 192 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V | | Data Converters | A/D 5x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 28-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc73at-04-so | #### **Table of Contents** | 1.0 General Description | 5 | |----------------------------------------------------------------------|-----| | 2.0 PIC16C7X Device Varieties | 7 | | 3.0 Architectural Overview | 9 | | 4.0 Memory Organization | 19 | | 5.0 I/O Ports | 43 | | 6.0 Overview of Timer Modules | 57 | | 7.0 Timer0 Module | 59 | | 8.0 Timer1 Module | 65 | | 9.0 Timer2 Module | 69 | | 10.0 Capture/Compare/PWM Module(s) | 71 | | 11.0 Synchronous Serial Port (SSP) Module | 77 | | 12.0 Universal Synchronous Asynchronous Receiver Transmitter (USART) | 99 | | 13.0 Analog-to-Digital Converter (A/D) Module | 117 | | 14.0 Special Features of the CPU | 129 | | 15.0 Instruction Set Summary | 147 | | 16.0 Development Support | 163 | | 17.0 Electrical Characteristics for PIC16C72 | 167 | | 18.0 Electrical Characteristics for PIC16C73/74 | | | 19.0 Electrical Characteristics for PIC16C73A/74A | 201 | | 20.0 Electrical Characteristics for PIC16C76/77 | | | 21.0 DC and AC Characteristics Graphs and Tables | 241 | | 22.0 Packaging Information | 251 | | Appendix A: | 263 | | Appendix B: Compatibility | 263 | | Appendix C: What's New | 264 | | Appendix D: What's Changed | 264 | | Appendix E: PIC16/17 Microcontrollers | | | Pin Compatibility | 271 | | Index | 273 | | List of Examples | 279 | | List of Figures | 280 | | List of Tables | 283 | | Reader Response | 286 | | PIC16C7X Product Identification System | 287 | For register and module descriptions in this data sheet, device legends show which devices apply to those sections. As an example, the legend below would mean that the following section applies only to the PIC16C72, PIC16C73A and PIC16C74A devices. Applicable Devices 72 73 73A 74 74A 76 77 ### To Our Valued Customers We constantly strive to improve the quality of all our products and documentation. We have spent an exceptional amount of time to ensure that these documents are correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please use the reader response form in the back of this data sheet to inform us. We appreciate your assistance in making this a better document. **NOTES:** FIGURE 4-4: PIC16C72 REGISTER FILE MAP | File<br>Address | 3 | | File<br>Address | | | | | |-------------------|-----------------------|---------------------|--------------------------|--|--|--|--| | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | | | | | 01h | TMR0 | OPTION | 81h | | | | | | 02h | PCL | PCL | 82h | | | | | | 03h | STATUS | STATUS | 83h | | | | | | 04h | FSR | FSR | 84h | | | | | | 05h | PORTA | TRISA | 85h | | | | | | 06h | PORTB | TRISB | 86h | | | | | | 07h | PORTC | TRISC | 87h | | | | | | 08h | | | 88h | | | | | | 09h | | | 89h | | | | | | 0Ah | PCLATH | PCLATH | - 8Ah | | | | | | 0Bh | INTCON | INTCON | 8Bh | | | | | | 0Ch | PIR1 | PIE1 | 8Ch | | | | | | 0Dh | 1 11 11 | 1121 | 8Dh | | | | | | 0Eh | TMR1L | PCON | 8Eh | | | | | | 0En | TMR1H | 1 0014 | 8Fh | | | | | | 10h | T1CON | | 90h | | | | | | 11h | TMR2 | | 91h | | | | | | 12h | T2CON | PR2 | 92h | | | | | | 1211<br>13h | SSPBUF | | 93h | | | | | | 13h<br>14h | | SSPADD<br>SSPSTAT | 9311<br>94h | | | | | | 140<br>15h | SSPCON | SSPSTAI | 9 <del>4</del> 11<br>95h | | | | | | | CCPR1L | | _ | | | | | | 16h | CCPR1H | | 96h | | | | | | 17h | CCP1CON | | 97h | | | | | | 18h | | | 98h | | | | | | 19h | | | 99h | | | | | | 1Ah | | | 9Ah | | | | | | 1Bh | | | 9Bh | | | | | | 1Ch | | | 9Ch | | | | | | 1Dh | 10050 | | 9Dh | | | | | | 1Eh | ADRES | | 9Eh | | | | | | 1Fh | ADCON0 | ADCON1 | 9Fh | | | | | | 20h | Conorol | Conorol | A0h | | | | | | | General<br>Purpose | General<br>Purpose | | | | | | | | Register | Register | DEL | | | | | | | | | BFh | | | | | | | | | C0h | | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | 7Fh | D- 1.0 | D 1.1 | ᆜ FFh | | | | | | | Bank 0 Bank 1 | | | | | | | | | | | | | | | | | | nimplemented data | a memory location | s, read as | | | | | | '0'.<br>Note 1: I | Not a physical regis | ster | | | | | | | '**** ' | ioi a priyotoat regit | J.01. | | | | | | | | | | | | | | | FIGURE 4-5: PIC16C73/73A/74/74A REGISTER FILE MAP | REGISTER FILE MAP | | | | | | | | |----------------------------------------------|---------------------------------------|----------------------|------------------|--|--|--|--| | File<br>Addres | ss | | File<br>Address | | | | | | 00h | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h | | | | | | 01h | TMR0 | OPTION | 81h | | | | | | 02h | PCL | PCL | 82h | | | | | | 03h | STATUS | STATUS | 83h | | | | | | 04h | FSR | FSR | 84h | | | | | | 05h | PORTA | TRISA | 85h | | | | | | 06h | PORTB | TRISB | 86h | | | | | | 07h | PORTC | TRISC | 87h | | | | | | 08h | PORTD <sup>(2)</sup> | TRISD <sup>(2)</sup> | -<br>88h | | | | | | 09h | PORTE <sup>(2)</sup> | TRISE <sup>(2)</sup> | 89h | | | | | | 0Ah | PCLATH | PCLATH | -<br>8Ah | | | | | | 0Bh | INTCON | INTCON | -<br>8Bh | | | | | | 0Ch | PIR1 | PIE1 | 8Ch | | | | | | 0Dh | PIR2 | PIE2 | <sup>-</sup> 8Dh | | | | | | 0Eh | TMR1L | PCON | 8Eh | | | | | | 0Fh | TMR1H | | 8Fh | | | | | | 10h | T1CON | | 90h | | | | | | 11h | TMR2 | | 91h | | | | | | 12h | T2CON | PR2 | 92h | | | | | | 13h | SSPBUF | SSPADD | 93h | | | | | | 14h | SSPCON | SSPSTAT | 94h | | | | | | 15h | CCPR1L | 00.0 | 95h | | | | | | 16h | CCPR1H | | 96h | | | | | | 17h | CCP1CON | | 97h | | | | | | 18h | RCSTA | TXSTA | 98h | | | | | | 19h | TXREG | SPBRG | 99h | | | | | | 1Ah | RCREG | 0. 5.0 | 9Ah | | | | | | 17(i)<br>1Bh | CCPR2L | | 9Bh | | | | | | 1Ch | CCPR2H | | 9Ch | | | | | | 1Dh | CCP2CON | | 9Dh | | | | | | 1Eh | ADRES | | 9Eh | | | | | | 1Fh | ADCON0 | ADCON1 | 9Fh | | | | | | 20h | 71000140 | ABOON | - A0h | | | | | | 2011 | | | AUII | | | | | | | | | | | | | | | | General<br>Purpose | General<br>Purpose | | | | | | | | Register | Register | | | | | | | | - | | | | | | | | | | | | | | | | | 7Fh | | | FFh | | | | | | ' | Bank 0 | Bank 1 | | | | | | | | Bank 0 Bank 1 | | | | | | | | Unimplemented data memory locations, read as | | | | | | | | | | )'. | | | | | | | | Note 1: | Not a physical reg | | anla | | | | | | 2: | These registers are mented on the PIC | | | | | | | | mented on the PIC16C73/73A, read as '0'. | | | | | | | | #### FIGURE 4-13: PIR1 REGISTER PIC16C73/73A/74/74A/76/77 (ADDRESS 0Ch) R/W-0 R/W-0 R/W-0 R/W-0 R-0 R-0 R/W-0 R/W-0 PSPIF<sup>(1)</sup> **ADIF RCIF TXIF SSPIF** CCP1IF TMR2IF TMR1IF = Readable bit W = Writable bit bit7 bit0 U = Unimplemented bit, read as '0' n = Value at POR reset bit 7: PSPIF<sup>(1)</sup>: Parallel Slave Port Read/Write Interrupt Flag bit 1 = A read or a write operation has taken place (must be cleared in software) 0 = No read or write has occurred bit 6: ADIF: A/D Converter Interrupt Flag bit 1 = An A/D conversion completed (must be cleared in software) 0 = The A/D conversion is not complete bit 5: RCIF: USART Receive Interrupt Flag bit 1 = The USART receive buffer is full (cleared by reading RCREG) 0 = The USART receive buffer is empty bit 4: TXIF: USART Transmit Interrupt Flag bit 1 = The USART transmit buffer is empty (cleared by writing to TXREG) 0 = The USART transmit buffer is full bit 3: SSPIF: Synchronous Serial Port Interrupt Flag bit 1 = The transmission/reception is complete (must be cleared in software) 0 = Waiting to transmit/receive bit 2: CCP1IF: CCP1 Interrupt Flag bit Capture Mode 1 = A TMR1 register capture occurred (must be cleared in software) 0 = No TMR1 register capture occurred Compare Mode 1 = A TMR1 register compare match occurred (must be cleared in software) 0 = No TMR1 register compare match occurred **PWM Mode** Unused in this mode bit 1: TMR2IF: TMR2 to PR2 Match Interrupt Flag bit 1 = TMR2 to PR2 match occurred (must be cleared in software) 0 = No TMR2 to PR2 match occurred bit 0: TMR1IF: TMR1 Overflow Interrupt Flag bit 1 = TMR1 register overflowed (must be cleared in software) 0 = TMR1 register did not overflow Note 1: PIC16C73/73A/76 devices do not have a Parallel Slave Port implemented, this bit location is reserved on these devices, always maintain this bit clear. Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. #### 5.4 PORTD and TRISD Registers Applicable Devices 72 73 73A 74 74A 76 77 PORTD is an 8-bit port with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output. PORTD can be configured as an 8-bit wide microprocessor port (parallel slave port) by setting control bit PSPMODE (TRISE<4>). In this mode, the input buffers are TTL. FIGURE 5-7: PORTD BLOCK DIAGRAM (IN I/O PORT MODE) TABLE 5-7: PORTD FUNCTIONS | Name | Bit# | Buffer Type | Function | | |----------|------|-----------------------|---------------------------------------------------|--| | RD0/PSP0 | bit0 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit0 | | | RD1/PSP1 | bit1 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit1 | | | RD2/PSP2 | bit2 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit2 | | | RD3/PSP3 | bit3 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit3 | | | RD4/PSP4 | bit4 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit4 | | | RD5/PSP5 | bit5 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit5 | | | RD6/PSP6 | bit6 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit6 | | | RD7/PSP7 | bit7 | ST/TTL <sup>(1)</sup> | Input/output port pin or parallel slave port bit7 | | Legend: ST = Schmitt Trigger input TTL = TTL input Note 1: Input buffers are Schmitt Triggers when in I/O mode and TTL buffer when in Parallel Slave Port Mode. TABLE 5-8: SUMMARY OF REGISTERS ASSOCIATED WITH PORTD | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other resets | |---------|-------------------------------------|-------|-------|-------|---------|-------|-----------|---------------|-----------|--------------------------|---------------------------| | 08h | PORTD | RD7 | RD6 | RD5 | RD4 | RD3 | RD2 | RD1 | RD0 | xxxx xxxx | uuuu uuuu | | 88h | TRISD PORTD Data Direction Register | | | | | | | 1111 1111 | 1111 1111 | | | | 89h | TRISE | IBF | OBF | IBOV | PSPMODE | _ | PORTE Dat | a Direction B | 0000 -111 | 0000 -111 | | Legend: x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTD. **NOTES:** #### 8.1 <u>Timer1 Operation in Timer Mode</u> **Applicable Devices** 72 | 73 | 73 A | 74 | 74 A | 76 | 77 Timer mode is selected by clearing the TMR1CS (T1CON<1>) bit. In this mode, the input clock to the timer is Fosc/4. The synchronize control bit $\overline{T1SYNC}$ (T1CON<2>) has no effect since the internal clock is always in sync. #### 8.2 <u>Timer1 Operation in Synchronized</u> Counter Mode **Applicable Devices** 72 | 73 | 73 A | 74 | 74 A | 76 | 77 Counter mode is selected by setting bit TMR1CS. In this mode the timer increments on every rising edge of clock input on pin RC1/T1OSI/CCP2 when bit T1OSCEN is set or pin RC0/T1OSO/T1CKI when bit T1OSCEN is cleared. If T1SYNC is cleared, then the external clock input is synchronized with internal phase clocks. The synchronization is done after the prescaler stage. The prescaler stage is an asynchronous ripple-counter. In this configuration, during SLEEP mode, Timer1 will not increment even if the external clock is present, since the synchronization circuit is shut off. The prescaler however will continue to increment. ## 8.2.1 EXTERNAL CLOCK INPUT TIMING FOR SYNCHRONIZED COUNTER MODE When an external clock input is used for Timer1 in synchronized counter mode, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of TMR1 after synchronization. When the prescaler is 1:1, the external clock input is the same as the prescaler output. The synchronization of T1CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T1CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the appropriate electrical specifications, parameters 45, 46, and 47. When a prescaler other than 1:1 is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. In order for the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for T1CKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on T1CKI high and low time is that they do not violate the minimum pulse width requirements of 10 ns). Refer to the appropriate electrical specifications, parameters 40, 42, 45, 46, and 47. FIGURE 8-2: TIMER1 BLOCK DIAGRAM - Note 1: When the T1OSCEN bit is cleared, the inverter and feedback resistor are turned off. This eliminates power drain. - 2: The CCP2 module is not implemented in the PIC16C72. - 3: For the PIC16C73 and PIC16C74, the Schmitt Trigger is not implemented in external clock mode. #### 11.4 I<sup>2</sup>C™ Overview This section provides an overview of the Inter-Integrated Circuit (I<sup>2</sup>C) bus, with Section 11.5 discussing the operation of the SSP module in I<sup>2</sup>C mode. The I<sup>2</sup>C bus is a two-wire serial interface developed by the Philips Corporation. The original specification, or standard mode, was for data transfers of up to 100 Kbps. The enhanced specification (fast mode) is also supported. This device will communicate with both standard and fast mode devices if attached to the same bus. The clock will determine the data rate. The I<sup>2</sup>C interface employs a comprehensive protocol to ensure reliable transmission and reception of data. When transmitting data, one device is the "master" which initiates transfer on the bus and generates the clock signals to permit that transfer, while the other device(s) acts as the "slave." All portions of the slave protocol are implemented in the SSP module's hardware, except general call support, while portions of the master protocol need to be addressed in the PIC16CXX software. Table 11-3 defines some of the I<sup>2</sup>C bus terminology. For additional information on the I<sup>2</sup>C interface specification, refer to the Philips document "The I<sup>2</sup>C bus and how to use it."#939839340011, which can be obtained from the Philips Corporation. In the I<sup>2</sup>C interface protocol each device has an address. When a master wishes to initiate a data transfer, it first transmits the address of the device that it wishes to "talk" to. All devices "listen" to see if this is their address. Within this address, a bit specifies if the master wishes to read-from/write-to the slave device. The master and slave are always in opposite modes (transmitter/receiver) of operation during a data transfer. That is they can be thought of as operating in either of these two relations: - · Master-transmitter and Slave-receiver - · Slave-transmitter and Master-receiver In both cases the master generates the clock signal. The output stages of the clock (SCL) and data (SDA) lines must have an open-drain or open-collector in order to perform the wired-AND function of the bus. External pull-up resistors are used to ensure a high level when no device is pulling the line down. The number of devices that may be attached to the I<sup>2</sup>C bus is limited only by the maximum bus loading specification of 400 pF. ## 11.4.1 INITIATING AND TERMINATING DATA TRANSFER During times of no data transfer (idle time), both the clock line (SCL) and the data line (SDA) are pulled high through the external pull-up resistors. The START and STOP conditions determine the start and stop of data transmission. The START condition is defined as a high to low transition of the SDA when the SCL is high. The STOP condition is defined as a low to high transition of the SDA when the SCL is high. Figure 11-14 shows the START and STOP conditions. The master generates these conditions for starting and terminating data transfer. Due to the definition of the START and STOP conditions, when data is being transmitted, the SDA line can only change state when the SCL line is low. FIGURE 11-14: START AND STOP CONDITIONS TABLE 11-3: I<sup>2</sup>C BUS TERMINOLOGY | Term | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Transmitter | The device that sends the data to the bus. | | Receiver | The device that receives the data from the bus. | | Master | The device which initiates the transfer, generates the clock and terminates the transfer. | | Slave | The device addressed by a master. | | Multi-master | More than one master device in a system. These masters can attempt to control the bus at the same time without corrupting the message. | | Arbitration | Procedure that ensures that only one of the master devices will control the bus. This ensure that the transfer data does not get corrupted. | | Synchronization | Procedure where the clock signals of two or more devices are synchronized. | #### FIGURE 13-2: ADCON1 REGISTER (ADDRESS 9Fh) U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 — — — — PCFG2 PCFG1 PCFG0 bit7 bit0 R = Readable bit W = Writable bit U = Unimplementedbit, read as '0'n = Value at POR reset bit 7-3: Unimplemented: Read as '0' bit 2-0: PCFG2:PCFG0: A/D Port Configuration Control bits | PCFG2:PCFG0 | RA0 | RA1 | RA2 | RA5 | RA3 | RE0 <sup>(1)</sup> | RE1 <sup>(1)</sup> | RE2 <sup>(1)</sup> | VREF | |-------------|-----|-----|-----|-----|------|--------------------|--------------------|--------------------|------| | 000 | Α | Α | Α | Α | Α | Α | Α | Α | VDD | | 001 | Α | Α | Α | Α | VREF | Α | Α | Α | RA3 | | 010 | Α | Α | Α | Α | Α | D | D | D | VDD | | 011 | Α | Α | Α | Α | VREF | D | D | D | RA3 | | 100 | Α | Α | D | D | Α | D | D | D | VDD | | 101 | Α | Α | D | D | VREF | D | D | D | RA3 | | 11x | D | D | D | D | D | D | D | D | _ | A = Analog input D = Digital I/O Note 1: RE0, RE1, and RE2 are implemented on the PIC16C74/74A/77 only. #### 14.2 <u>Oscillator Configurations</u> Applicable Devices 72 73 73A 74 74A 76 77 #### 14.2.1 OSCILLATOR TYPES The PIC16CXX can be operated in four different oscillator modes. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes: LP Low Power Crystal XT Crystal/Resonator HS High Speed Crystal/Resonator RC Resistor/Capacitor ## 14.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS In XT, LP or HS modes a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 14-3). The PIC16CXX Oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 14-4). FIGURE 14-3: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION) See Table 14-1 and Table 14-2 for recommended values of C1 and C2. Note 1: A series resistor may be required for AT strip cut crystals. FIGURE 14-4: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION) TABLE 14-1: CERAMIC RESONATORS | Ranges Tested: | | | | | | |----------------|----------------------------------|------------------------------------|---------------|--|--| | Mode | Freq | OSC1 | OSC2 | | | | XT | 455 kHz | 68 - 100 pF | 68 - 100 pF | | | | | 2.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | | 4.0 MHz | 15 - 68 pF | 15 - 68 pF | | | | HS | 8.0 MHz | 10 - 68 pF | 10 - 68 pF | | | | | 16.0 MHz | 10 - 22 pF | 10 - 22 pF | | | | | se values are to sat bottom of p | f <b>or design guidar</b><br>page. | nce only. See | | | | Resonator | rs Used: | | | | | | 455 kHz | Panasonic E | FO-A455K04B | ± 0.3% | | | | 2.0 MHz | Murata Erie | CSA2.00MG | ± 0.5% | | | | 4.0 MHz | Hz Murata Erie CSA4.00MG ± 0.5% | | | | | | 8.0 MHz | Murata Erie CSA8.00MT ± 0.5% | | | | | | 16.0 MHz | Murata Erie CSA16.00MX ± 0.5% | | | | | | All reso | nators used did | d not have built-in | capacitors. | | | TABLE 14-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | | Crystal | Can Banga | Can Banga | |----------|-----------------|------------------|------------------| | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 | | LP | 32 kHz | 33 pF | 33 pF | | | 200 kHz | 15 pF | 15 pF | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | 1 MHz | 15 pF | 15 pF | | | 4 MHz | 15 pF | 15 pF | | HS | 4 MHz | 15 pF | 15 pF | | | 8 MHz | 15-33 pF | 15-33 pF | | | 20 MHz | 15-33 pF | 15-33 pF | | | | for design guida | nce only. See | | notes a | at bottom of | page. | | | | Crys | tals Used | | | 32 kHz | Epson C-00 | 01R32.768K-A | ± 20 PPM | | 200 kHz | STD XTL 2 | 00.000KHz | ± 20 PPM | | 1 MHz | ECS ECS- | ± 50 PPM | | | 4 MHz | ECS ECS-4 | ± 50 PPM | | | 8 MHz | EPSON CA | -301 8.000M-C | ± 30 PPM | | 20 MHz | EPSON CA | A-301 20.000M-C | ± 30 PPM | - Note 1: Recommended values of C1 and C2 are identical to the ranges tested (Table 14-1). - Higher capacitance increases the stability of oscillator but also increases the start-up time. - Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - 4: Rs may be required in HS mode as well as XT mode to avoid overdriving crystals with low drive level specification. FIGURE 14-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 14-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 FIGURE 14-12: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) #### 14.5 Interrupts Applicable Devices 72 73 73 A 74 74 A 76 77 The PIC16C7X family has up to 12 sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits. Note: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit. A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on reset. The "return from interrupt" instruction, RETFIE, exits the interrupt routine as well as sets the GIE bit, which re-enables interrupts. The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register. The peripheral interrupt flags are contained in the special function registers PIR1 and PIR2. The corresponding interrupt enable bits are contained in special function registers PIE1 and PIE2, and the peripheral interrupt enable bit is contained in special function register INTCON. When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the interrupt service routine the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts. For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs (Figure 14-17). The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit. Note: For the PIC16C73/74, if an interrupt occurs while the Global Interrupt Enable (GIE) bit is being cleared, the GIE bit may unintentionally be re-enabled by the user's Interrupt Service Routine (the RETFIE instruction). The events that would cause this to occur are: - An instruction clears the GIE bit while an interrupt is acknowledged. - The program branches to the Interrupt vector and executes the Interrupt Service Routine. - The Interrupt Service Routine completes with the execution of the RET-FIE instruction. This causes the GIE bit to be set (enables interrupts), and the program returns to the instruction after the one which was meant to disable interrupts. Perform the following to ensure that interrupts are globally disabled: ``` LOOP BCF INTCON, GIE ; Disable global ; interrupt bit BTFSC INTCON, GIE ; Global interrupt ; disabled? GOTO LOOP ; NO, try again ; Yes, continue ; with program ; flow ``` ### 15.1 <u>Instruction Descriptions</u> | ADDLW | Add Literal and W | ANDLW | AND Literal with W | |-------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------| | Syntax: | [ <i>label</i> ] ADDLW k | Syntax: | [label] ANDLW k | | Operands: | $0 \le k \le 255$ | Operands: | $0 \le k \le 255$ | | Operation: | $(W) + k \to (W)$ | Operation: | (W) .AND. (k) $\rightarrow$ (W) | | Status Affected: | C, DC, Z | Status Affected: | Z | | Encoding: | 11 111x kkkk kkkk | Encoding: | 11 1001 kkkk kkkk | | Description: | The contents of the W register are added to the eight bit literal 'k' and the result is placed in the W register. | Description: | The contents of W register are AND'ed with the eight bit literal 'k'. The result is placed in the W register. | | Words: | 1 | Words: | 1 | | Cycles: | 1 | Cycles: | 1 | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Q Cycle Activity: | Q1 Q2 Q3 Q4 | | | Decode Read Process Write to literal 'k' data W | | Decode Read Iteral "k" Process data Write to | | Example: | ADDLW 0x15 | Example | ANDLW 0x5F | | | Before Instruction | | Before Instruction | | | W = 0x10<br>After Instruction | | W = 0xA3<br>After Instruction | | | W = 0x25 | | W = 0x03 | | ADDWF | Add W and f | ANDWF | AND W with f | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDWF f,d | Syntax: | [label] ANDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) + (f) $\rightarrow$ (destination) | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | Status Affected: | C, DC, Z | Status Affected: | Z | | Encoding: | 00 0111 dfff ffff | Encoding: | 00 0101 dfff ffff | | Description: | Add the contents of the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. | Description: | AND the W register with register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. | | Words: | 1 | Words: | 1 | | Cycles: | 1 | Cycles: | 1 | | Q Cycle Activity: | Q1 Q2 Q3 Q4 | Q Cycle Activity: | Q1 Q2 Q3 Q4 | | | Decode Read register data Write to destination | | Decode Read Process Write to destination | | Example | ADDWF FSR, 0 | Example | ANDWF FSR, 1 | | | Before Instruction | | Before Instruction | | | W = 0x17<br>FSR = 0xC2<br>After Instruction | | W = 0x17<br>FSR = 0xC2<br>After Instruction | | | W = 0xD9 $FSR = 0xC2$ | | W = 0x17 $FSR = 0x02$ | TABLE 16-1: DEVELOPMENT TOOLS FROM MICROCHIP | PIC14000 | |----------| | > | | 7 | | 7 | | > | | , | | 7 | | | | 7 | | , | | > | | | | | | 7 | | | | | | | DC CHARACTERISTICS ### **Applicable Devices** 72 73 73A 74 74A 76 77 19.3 DC Characteristics: PIC16C73A/74A-04 (Commercial, Industrial, Extended) PIC16C73A/74A-10 (Commercial, Industrial, Extended) PIC16C73A/74A-20 (Commercial, Industrial, Extended) PIC16LC73A/74A-04 (Commercial, Industrial) Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended, $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial and $0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial Operating voltage VDD range as described in DC spec Section 19.1 and Section 19.2. | | | Section 19.2. | | | | | | |-------|-----------------------------|---------------|---------|-----|---------|-------|---------------------------------------------------| | Param | Characteristic | Sym | Min | Тур | Max | Units | Conditions | | No. | | | | † | | | | | | Input Low Voltage | | | | | | | | | I/O ports | VIL | | | | | | | D030 | with TTL buffer | | Vss | - | 0.15VDD | V | For entire VDD range | | D030A | | | Vss | - | 0.8V | | 4.5V ≤ VDD ≤ 5.5V | | D031 | with Schmitt Trigger buffer | | Vss | - | 0.2Vdd | V | | | D032 | MCLR, OSC1 (in RC mode) | | Vss | - | 0.2Vdd | V | | | D033 | OSC1 (in XT, HS and LP) | | Vss | - | 0.3VDD | V | Note1 | | | Input High Voltage | | | | | | | | | I/O ports | ViH | | - | | | | | D040 | with TTL buffer | | 2.0 | - | VDD | V | 4.5V ≤ VDD ≤ 5.5V | | D040A | | | 0.25VDD | - | VDD | V | For entire VDD range | | | | | + 0.8V | | | | | | | | | | | | | | | D041 | with Schmitt Trigger buffer | | 0.8VDD | - | VDD | V | For entire VDD range | | D042 | MCLR | | 0.8VDD | - | VDD | V | | | D042A | OSC1 (XT, HS and LP) | | 0.7Vdd | - | VDD | V | Note1 | | D043 | OSC1 (in RC mode) | | 0.9Vdd | - | VDD | V | | | D070 | PORTB weak pull-up current | IPURB | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | | | Input Leakage Current | | | | | | | | | (Notes 2, 3) | | | | | | | | D060 | I/O ports | lı∟ | - | - | ±1 | μΑ | Vss ≤ VPIN ≤ VDD, Pin at hi-imped- | | D004 | MOLD DAA/TOOKI | | | | | _ | ance | | D061 | MCLR, RA4/T0CKI | | - | - | ±5 | μΑ | Vss \le Vpin \le Vdd | | D063 | OSC1 | | - | - | ±5 | μΑ | Vss ≤ VPIN ≤ VDD, XT, HS and LP osc configuration | | | Output Low Voltage | | | | | | Configuration | | D080 | I/O ports | Vol | _ | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, | | D000 | I/O ports | VOL | _ | - | 0.0 | \ \ \ | -40°C to +85°C | | D080A | | | _ | _ | 0.6 | V | IOL = 7.0 mA, VDD = 4.5V, | | DOOOA | | | _ | | 0.0 | , v | -40°C to +125°C | | D083 | OSC2/CLKOUT (RC osc config) | | _ | _ | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V, | | | (100 000 comg) | | | | 0.0 | • | -40°C to +85°C | | D083A | | | - | _ | 0.6 | V | IOL = 1.2 mA, VDD = 4.5V, | | | | | | | | | -40°C to +125°C | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC16C7X be driven with external clock in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as current sourced by the pin. **Applicable Devices** 72 73 73A 74 74A 76 77 #### 20.0 ELECTRICAL CHARACTERISTICS FOR PIC16C76/77 #### **Absolute Maximum Ratings †** | Ambient temperature under bias | 55 to +125°C | |-----------------------------------------------------------------------------------------------------------------|----------------------------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, MCLR. and RA4) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | 0.3 to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0 to +14V | | Voltage on RA4 with respect to Vss | 0 to +14V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin | 300 mA | | Maximum current into VDD pin | 250 mA | | Input clamp current, lik (Vi < 0 or Vi > VDD) | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by PORTA, PORTB, and PORTE (combined) (Note 3) | 200 mA | | Maximum current sourced by PORTA, PORTB, and PORTE (combined) (Note 3) | 200 mA | | Maximum current sunk by PORTC and PORTD (combined) (Note 3) | 200 mA | | Maximum current sourced by PORTC and PORTD (combined) (Note 3) | 200 mA | | <b>Note 1:</b> Power dissipation is calculated as follows: Pdis = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD - VO) | $(N) \times (N) + \sum (N) \times (N)$ | - **Note 2:** Voltage spikes below Vss at the $\overline{MCLR}$ pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{MCLR}$ pin rather than pulling this pin directly to Vss. - Note 3: PORTD and PORTE are not implemented on the PIC16C76. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### **Applicable Devices** | 72 | 73 | 73A | 74 | 74A | 76 | 77 | ### TABLE 20-8: SPI MODE REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | |------------------|-----------------------|--------------------------------------------------|-------------|------|-----|-------|------------| | 70* | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input | Tcy | _ | _ | ns | | | 71* | TscH | SCK input high time (slave mode) | Tcy + 20 | _ | _ | ns | | | 72* | TscL | SCK input low time (slave mode) | Tcy + 20 | _ | _ | ns | | | 73* | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK edge | 100 | _ | _ | ns | | | 74* | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK edge | 100 | _ | _ | ns | | | 75* | TdoR | SDO data output rise time | _ | 10 | 25 | ns | | | 76* | TdoF | SDO data output fall time | _ | 10 | 25 | ns | | | 77* | TssH2doZ | SS↑ to SDO output hi-impedance | 10 | _ | 50 | ns | | | 78* | TscR | SCK output rise time (master mode) | _ | 10 | 25 | ns | | | 79* | TscF | SCK output fall time (master mode) | _ | 10 | 25 | ns | | | 80* | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge | _ | _ | 50 | ns | | | 81* | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK edge | Tcy | _ | _ | ns | | | 82* | TssL2doV | SDO data output valid after <del>SS</del> ↓ edge | _ | _ | 50 | ns | | | 83* | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge | 1.5Tcy + 40 | _ | _ | ns | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Applicable Devices** | 72 | 73 | 73A | 74 | 74A | 76 | 77 FIGURE 21-22: TYPICAL XTAL STARTUP TIME vs. VDD (LP MODE, 25°C) FIGURE 21-23: TYPICAL XTAL STARTUP TIME vs. VDD (HS MODE, 25°C) FIGURE 21-24: TYPICAL XTAL STARTUP TIME vs. VDD (XT MODE, 25°C) TABLE 21-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATORS | Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 | |------------------|-----------------|------------------|------------------| | LP | 32 kHz | 33 pF | 33 pF | | | 200 kHz | 15 pF | 15 pF | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | 1 MHz | 15 pF | 15 pF | | | 4 MHz | 15 pF | 15 pF | | HS | 4 MHz | 15 pF | 15 pF | | | 8 MHz | 15-33 pF | 15-33 pF | | | 20 MHz | 15-33 pF | 15-33 pF | | | | | | | Crystals<br>Used | | | | | 32 kHz | Epson C-00 | 01R32.768K-A | ± 20 PPM | | 200 kHz | STD XTL 2 | ± 20 PPM | | | 1 MHz | ECS ECS- | 10-13-1 | ± 50 PPM | | 4 MHz | ECS ECS-4 | 10-20-1 | ± 50 PPM | | 8 MHz | EPSON CA | -301 8.000M-C | ± 30 PPM | | 20 MHz | EPSON CA | x-301 20.000M-C | ± 30 PPM | | Synchronous Serial Port Mode Select bits | , | External Clock Timing | 173, 189, 207, 226 | |-------------------------------------------|--------------------|--------------------------------------------|----------------------| | SSPM3:SSPM0 | 79, 84 | I <sup>2</sup> C Bus Data | 180, 197, 215, 236 | | Synchronous Serial Port Module | 77 | I <sup>2</sup> C Bus Start/Stop bits | 179, 196, 214, 235 | | Synchronous Serial Port Status Register . | 83 | I <sup>2</sup> C Clock Synchronization | 92 | | т | | I <sup>2</sup> C Data Transfer Wait State | 90 | | Т | | I <sup>2</sup> C Multi-Master Arbitration | 92 | | T0CS bit | 31 | I <sup>2</sup> C Reception (7-bit Address) | 95 | | T1CKPS0 bit | 65 | Parallel Slave Port | | | T1CKPS1 bit | 65 | Power-up Timer | | | T1CON | 29 | Reset | | | T1CON Register | 29, 65 | SPI Master Mode | | | T1OSCEN bit | 65 | SPI Mode | | | T1SYNC bit | 65 | SPI Mode, Master/Slave Mode, No | , , | | T2CKPS0 bit | 70 | SPI Mode, Slave Mode With SS C | | | T2CKPS1 bit | | SPI Slave Mode (CKE = 1) | | | T2CON Register | | SPI Slave Mode Timing (CKE = 0) | | | TAD | · | Start-up Timer | | | Timer Modules, Overview | | Time-out Sequence | | | Timer0 | | Time-out Sequence | | | RTCC | 136 | Timer0 Interrupt Timing | | | Timers | 130 | , , | | | | | Timer0 with External Clock | | | Timer0 | EQ. | Timer1 | | | Block Diagram | | USART Asynchronous Master Tra | | | External Clock | | USART Asynchronous Reception | | | External Clock Timing | | USART RX Pin Sampling | · | | Increment Delay | 61 | USART Synchronous Receive | 198, 216, 237 | | Interrupt | 59 | USART Synchronous Reception . | 113 | | Interrupt Timing | 60 | USART Synchronous Transmission | n 111, 198, 216, 237 | | Overview | 57 | Wake-up from Sleep via Interrupt | 146 | | Prescaler | 62 | Watchdog Timer | | | Prescaler Block Diagram | 62 | TMR0 | | | Section | 59 | TMR0 Register | | | Switching Prescaler Assignment | | TMR1CS bit | · | | Synchronization | | TMR1H | | | T0CKI | | TMR1H Register | | | T0IF | | TMR1IE bit | | | Timing | | TMR1IF bit | | | TMR0 Interrupt | | | , | | • | 143 | TMR1L | | | Timer1 | 67 | TMR1L Register | | | Asynchronous Counter Mode | | TMR1ON bit | | | Block Diagram | | TMR2 | | | Capacitor Selection | | TMR2 Register | | | External Clock Input | | TMR2IE bit | | | External Clock Input Timing | 67 | TMR2IF bit | 35, 36 | | Operation in Timer Mode | 66 | TMR2ON bit | 70 | | Oscillator | 67 | TO bit | 30 | | Overview | 57 | TOUTPS0 bit | 70 | | Prescaler | 66, 68 | TOUTPS1 bit | 70 | | Resetting of Timer1 Registers . | 68 | TOUTPS2 bit | 70 | | Resetting Timer1 using a CCP 1 | | TOUTPS3 bit | | | Synchronized Counter Mode | | TRISA | | | T1CON | | TRISA Register | | | TMR1H | | TRISB | | | TMR1L | | | | | Timer2 | 07 | TRISB Register | | | | 60 | TRISC | | | Block Diagram | | TRISC Register | | | Module | | TRISD | | | Overview | _ | TRISD Register | , , | | Postscaler | | TRISE | 29 | | Prescaler | | TRISE Register | 26, 28, 51 | | T2CON | 70 | Two's Complement | 9 | | Timing Diagrams | | TXIE bit | 34 | | A/D Conversion | 182, 200, 218, 239 | TXIF bit | 36 | | Brown-out Reset | 134, 175, 209, 228 | TXREG | | | Capture/Compare/PWM | | TXSTA | | | CLKOUT and I/O | | TXSTA Register | | | *************************************** | | | | | Table 18-2: | external Clock Timing Requirements189 | Table 20-1: | Cross Reference of Device Specs for Oscillator Configurations and | | |------------------------------|--------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------|-----| | Table 18-3: | CLKOUT and I/O Timing Requirements190 | | Frequencies of Operation (Commercial Devices) | 220 | | Table 18-4: | Reset, Watchdog Timer, Oscillator | Table 20-2: | External Clock Timing | 220 | | | Start-up Timer and Power-up Timer | | Requirements | 226 | | | Requirements191 | Table 20-3: | CLKOUT and I/O Timing | | | Table 18-5: | Timer0 and Timer1 External Clock | | Requirements | 227 | | | Requirements192 | Table 20-4: | Reset, Watchdog Timer, | | | Table 18-6: | Capture/Compare/PWM | | Oscillator Start-up Timer, Power-up | | | | Requirements (CCP1 and CCP2)193 | | Timer, and brown-out reset | | | Table 18-7: | Parallel Slave Port Requirements | | Requirements | 228 | | | (PIC16C74)194 | Table 20-5: | Timer0 and Timer1 External Clock | | | Table 18-8: | SPI Mode Requirements195 | | Requirements | 229 | | Table 18-9: | I <sup>2</sup> C Bus Start/Stop Bits | Table 20-6: | Capture/Compare/PWM | 000 | | Table 10 10: | Requirements | Table 20.7: | Requirements (CCP1 and CCP2) | 230 | | Table 18-10:<br>Table 18-11: | I <sup>2</sup> C Bus Data Requirements | Table 20-7: | Parallel Slave Port Requirements | 221 | | Table To-TT. | USART Synchronous Transmission Requirements198 | Table 20-8: | (PIC16C77)SPI Mode requirements | | | Table 18-12: | usart Synchronous Receive | Table 20-9: | I <sup>2</sup> C Bus Start/Stop Bits Requirements | | | Table 10-12. | Requirements198 | Table 20-10: | I <sup>2</sup> C Bus Data Requirements | | | Table 18-13: | A/D Converter Characteristics:199 | Table 20-11: | USART Synchronous Transmission | 200 | | . 45.5 . 5 . 5. | PIC16C73/74-04 | | Requirements | 237 | | | (Commercial, Industrial) | Table 20-12: | USART Synchronous Receive | | | | PIC16C73/74-10 | | Requirements | 237 | | | (Commercial, Industrial) | Table 20-13: | A/D Converter Characteristics: | | | | PIC16C73/74-20 | | PIC16C76/77-04 | | | | (Commercial, Industrial) | | (Commercial, Industrial, Extended) | | | | PIC16LC73/74-04 | | PIC16C76/77-10 | | | | (Commercial, Industrial)199 | | (Commercial, Industrial, Extended) | | | Table 18-14: | A/D Conversion Requirements200 | | PIC16C76/77-20 | | | Table 19-1: | Cross Reference of Device Specs | | (Commercial, Industrial, Extended) | | | | for Oscillator Configurations and | | PIC16LC76/77-04 | 000 | | | Frequencies of Operation | Table 20 14: | (Commercial, Industrial) | | | Table 19-2: | (Commercial Devices)201 | Table 20-14:<br>Table 21-1: | A/D Conversion Requirements | | | Table 19-2. | External Clock Timing Requirements207 | Table 21-1. | RC Oscillator Frequencies Capacitor Selection for Crystal | 241 | | Table 19-3: | CLKOUT and I/O Timing | Table 21-2. | Oscillators | 248 | | Table 15 6. | Requirements208 | Table E-1: | Pin Compatible Devices | | | Table 19-4: | Reset, Watchdog Timer, Oscillator | | Copa | | | | Start-up Timer, Power-up Timer, | | | | | | and brown-out reset Requirements209 | | | | | Table 19-5: | Timer0 and Timer1 External Clock | | | | | | Requirements210 | | | | | Table 19-6: | Capture/Compare/PWM | | | | | | Requirements (CCP1 and CCP2)211 | | | | | Table 19-7: | Parallel Slave Port Requirements | | | | | T 11 10 0 | (PIC16C74A)212 | | | | | Table 19-8: | SPI Mode Requirements | | | | | Table 19-9: | I <sup>2</sup> C Bus Start/Stop Bits Requirements 214 | | | | | Table 19-10:<br>Table 19-11: | I <sup>2</sup> C Bus Data Requirements215 USART Synchronous Transmission | | | | | Table 19-11. | Requirements216 | | | | | Table 19-12: | USART Synchronous Receive | | | | | 14510 15 12. | Requirements216 | | | | | Table 19-13: | A/D Converter Characteristics:217 | | | | | | PIC16C73A/74A-04 | | | | | | (Commercial, Industrial, Extended)<br>PIC16C73A/74A-10 | | | | | | (Commercial, Industrial, Extended) | | | | | | PIC16C73A/74A-20 | | | | | | (Commercial, Industrial, Extended) | | | | | | PIC16LC73A/74A-04<br>(Commercial, Industrial)217 | | | | | Table 19-14: | A/D Conversion Requirements218 | | | | | | | | | |