Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8L180 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 20MHz | | Co-Processors/DSP | - | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | 0°C ~ 70°C (TA) | | Security Features | - | | Package / Case | 64-DIP (0.750", 19.05mm) | | Supplier Device Package | 64-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8l18020psg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### PIN IDENTIFICATION (Continued) Figure 3. Z8S180/Z8L180 68-Pin PLCC Pin Configuration #### PIN DESCRIPTIONS **A0–A19** Address Bus (Output, 3-state). A0–A19 form a 20-bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 1 MB) and I/O data bus exchanges (up to 64 KB). The address bus enters a high–impedance state during reset and external bus acknowledge cycles. Address line A18 is multiplexed with the output of PRT channel 1 (T<sub>OUT</sub>, selected as address output on reset), and address line A19 is not available in DIP versions of the Z8S180. **BUSACK**. Bus Acknowledge (Output, active Low). BUSACK indicates that the requesting device, the MPU address and data bus, and some control signals enter their high-impedance state. **BUSREQ.** Bus Request (Input, active Low). This input is used by external devices (such as DMA controllers) to request access to the system bus. This request demands a higher priority than $\overline{\text{NMI}}$ and is always recognized at the end of the current machine cycle. This signal stops the CPU from executing further instructions, places addresses, data buses, and other control signals into the high-impedance state. **CKAO**, **CKA1**. Asynchronous Clock 0 and 1 (bidirectional). When in output mode, these pins are the transmit and receive clock outputs from the ASCI baud rate generators. When in input mode, these pins serve as the external clock inputs for the ASCI baud rate generators. CKAO is multiplexed with $\overline{\text{DREQO}}$ , and CKA1 is multiplexed with $\overline{\text{TENDO}}$ . **CKS.** Serial Clock (bidirectional). This line is the clock for the CSI/O channel. **CTS0**-**CTS1**. Clear to send 0 and 1 (Inputs, active Low). These lines are modem control signals for the ASCI channels. CTS1 is multiplexed with RXS. **D0–D7.** Data Bus = (bidirectional, 3-state). D0–D7 constitute an 8-bit bidirectional data bus, used for the transfer of information to and from I/O and memory devices. The data bus enters the high-impedance state during reset and external bus acknowledge cycles. **DCDO.** Data Carrier Detect 0 (Input, active Low); a programmable modem control signal for ASCI channel 0. DREQO, DREQT. DMA Request 0 and 1 (Input, active Low). DREQ is used to request a DMA transfer from one of the on-chip DMA channels. The DMA channels monitor these inputs to determine when an external device is ready for a READ or WRITE operation. These inputs can be programmed to be either level or edge sensed. DREQO is multiplexed with CKAO. **E.** Enable Clock (Output). This pin functions as a synchronous, machine-cycle clock output during bus transactions. **EXTAL.** External Clock Crystal (Input). Crystal oscillator connections. An external clock can be input to the Z8S180/Z8L180 on this pin when a crystal is not used. This input is Schmitt triggered. HALT. HALT/SLEEP (Output, active Low). This output is asserted after the CPU executes either the HALT or SLEEP instruction and is waiting for either a nonmaskable or a maskable interrupt before operation can resume. It is also used with the M1 and ST signals to decode the status of the CPU machine cycle. **INTO.** Maskable Interrupt Request 0 (Input, active Low). This signal is generated by external I/O devices. The CPU honors these requests at the end of the current instruction cycle as long as the NMI and BUSREQ signals are inactive. The CPU acknowledges this interrupt request with an interrupt acknowledge cycle. During this cycle, both the M1 and $\overline{IORQ}$ signals become active. **INT1**, **INT2**. Maskable Interrupt Request 1 and 2 (Inputs, active Low). This signal is generated by external I/O devices. The CPU honors these requests at the end of the current instruction cycle as long as the NMI, BUSREQ, and INTO signals are inactive. The CPU acknowledges these requests with an interrupt acknowledge cycle. Unlike the acknowledgment for INTO, neither the MT or IORQ signals become active during this cycle. $\overline{\text{IORQ}}$ . I/O Request (Output, active Low, 3-state). $\overline{\text{IORQ}}$ indicates that the address bus contains a valid I/O address for an I/O READ or I/O WRITE operation. $\overline{\text{IORQ}}$ is also generated, along with $\overline{\text{M1}}$ , during the acknowledgment of the $\overline{\text{INTO}}$ input signal to indicate that an interrupt response vector can be place onto the data bus. This signal is analogous to the $\overline{\text{IOE}}$ signal of the Z64180. M1. Machine Cycle 1 (Output, active Low). Together with MREQ, M1 indicates that the current cycle is the opcodefetch cycle of instruction execution. Together with IORQ, M1 indicates that the current cycle is for interrupt acknowledgment. It is also used with the HALT and ST signal to decode the status of the CPU machine cycle. This signal is analogous to the LIR signal of the Z64180. MREQ. Memory Request (Output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory READ or memory WRITE operation. This signal is analogous to the ME signal of Z64180. **NMI.** Nonmaskable Interrupt (Input, negative edge triggered). NMI demands a higher priority than INT and is al- #### **ARCHITECTURE** The Z180 combines a high-performance CPU core with a variety of system and I/O resources useful in a broad range of applications. The CPU core consists of five functional blocks: clock generator, bus state controller, Interrupt controller, memory management unit (MMU), and the central processing unit (CPU). The integrated I/O resources make up the remaining four functional blocks: direct memory access (DMA) control (2 channels), asynchronous serial communication interface (ASCI, 2 channels) programmable reload timers (PRT, 2 channels), and a clock serial I/O (CSI/O) channel. **Clock Generator.** This logic generates a system clock from an external crystal or clock input. The external clock is divided by 2 or 1 and provides the timing for both internal and external devices. **Bus State Controller.** This logic performs all of the status and bus-control activity associated with the CPU and some on-chip peripherals. Also includes wait-state timing, reset cycles, DRAM refresh, and DMA bus exchanges. **Interrupt Controller.** This logic monitors and prioritizes the variety of internal and external interrupts and traps to provide the correct responses from the CPU. To maintain compatibility with the Z80 CPU, three different interrupts modes are supported. Memory Management Unit. The MMU allows the user to map the memory used by the CPU (logically only 64KB) into the 1-MB addressing range supported by the Z8S180/Z8L180. The organization of the MMU object code maintains compatibility with the Z80 CPU, while offering access to an extended memory space. Accomplished by using an effective common-area/banked-area scheme. Central Processing Unit. The CPU is microcoded to provide a core that is object-code compatible with the Z80 CPU. It also provides a superset of the Z80 instruction set, including 8-bit multiplication. The core is modified to allow many of the instructions to execute in fewer clock cycles. **DMA Controller.** The DMA controller provides high-speed transfers between memory and I/O devices. Transfer operations supported are memory-to-memory, memory to/from I/O, and I/O-to-I/O. Transfer modes supported are request, burst, and cycle steal. DMA transfers can access the full 1-MB address range with a block length up to 64 KB, and can cross over 64K boundaries. #### Asynchronous Serial Communication Interface (ASCI). The ASCI logic provides two individual full-duplex UARTs. Each channel includes a programmable baud rate generator and modem control signals. The ASCI channels can also support a multiprocessor communication format as well as break detection and generation Programmable Reload Timers (PRT). This logic consists of two separate channels, each containing a 16-bit counter (timer) and count reload register. The time base for the counters is derived from the system clock (divided by 20) before reaching the counter. PRT channel 1 provides an optional output to allow for waveform generation. #### **OPERATION MODES** **Z80** versus **64180** Compatibility. The Z8S180/Z8L180 is descended from two different "ancestor" processors, ZiLOG's original Z80 and the Hitachi 64180. The Operating Mode Control Register (OMCR), illustrated in Figure 8, can be programmed to select between certain Z80 and 64180 differences. Figure 8. Operating Control Register (OMCR: I/O Address = 3EH) M1E ( $\overline{M1}$ Enable). This bit controls the $\overline{M1}$ output and is set to a 1 during RESET. When M1E = 1, the $\overline{\text{M1}}$ output is asserted Low during opcode fetch cycles, Interrupt Acknowledge cycles, and the first machine cycle of an $\overline{\text{NMI}}$ acknowledge. On the Z8S180/Z8L180, this choice makes the processor fetch a RETI instruction one time. When fetching a RETI from a zero-wait-state memory location, the processor uses three clock bus cycles. These bus cycles are not fully Z80-timing compatible. When M1E = 0, the processor does not drive $\overline{\text{M1}}$ Low during the instruction fetch cycles. After fetching a RETI instruction with normal timing, the processor goes back and refetches the instruction using fully Z80-compatible cycles that include driving $\overline{\text{M1}}$ Low. This option may be required by some external Z80 peripherals to properly decode the RETI instruction. Figure 9 and Table 5 show the RETI sequence when M1E is 0. Figure 9. RETI Instruction Sequence with M1E = 0 #### **OPERATION MODES** (Continued) | Table 5. F | RETI Control | Signal | States | |------------|--------------|--------|--------| |------------|--------------|--------|--------| | Machine<br>Cycle | States | Address | Data | RD | WR | MREQ | ĪORQ | M1<br>M1E=<br>1 | M1<br>M1E =<br>0 | HALT | ST | |------------------|--------|------------|---------|----|----|------|------|-----------------|------------------|------|----| | 1 | T1-T3 | 1st Opcode | EDH | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | 2 | T1-T3 | 2nd Opcode | 4DH | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 3 | T1-T3 | 1st Opcode | EDH | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 4 | T1-T3 | 2nd Opcode | 4DH | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 5 | T1-T3 | SP | Data | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 6 | T1-T3 | SP + 1 | Data | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | $\overline{\text{M1TE}}$ ( $\overline{\text{M1}}$ Temporary Enable). This bit controls the temporary assertion of the $\overline{\text{M1}}$ signal. It is always read back as a 1 and is set to 1 during RESET. When M1E is set to 0 to accommodate certain external Z80 peripheral(s), those same device(s) may require a pulse on M1 after programming certain of their registers to complete the function being programmed. For example, when a control word is written to the Z80 PIO to enable interrupts, no enable actually takes place until the PIO sees an active $\overline{\text{M1}}$ signal. When $\overline{\text{M1TE}} = 1$ , there is no change in the operation of the $\overline{\text{M1}}$ signal, and M1E controls its function. When $\overline{\text{M1TE}} = 0$ , the $\overline{\text{M1}}$ output is asserted during the next opcode fetch cycle regardless of the state programmed into the M1E bit. This condition is only momentary (one time) and it is not necessary to preprogram a 1 to disable the function (see Figure 10). Figure 10. M1 Temporary Enable Timing IOC (I/O Compatibility). This bit controls the timing of the $\overline{\text{IORO}}$ and $\overline{\text{RD}}$ signals. The bit is set to 1 by RESET. When $\overline{\mathsf{IOC}} = 1$ , the $\overline{\mathsf{IORQ}}$ and $\overline{\mathsf{RD}}$ signals function the same as the Z64180 (Figure 11). ing the bus to an external Master during STANDBY mode, when the BREXT bit in the CPU Control Register (CCR5) is 1. As described previously for SLEEP and IDLE modes, when the MPU leaves STANDBY mode due to NMI Low or an enabled INTO-INT2 Low when the IEF, flag is 1 due to an IE instruction, it starts by performing the interrupt with the return address being that of the instruction following the SLP instruction. If the Z8S180/Z8L180 leaves STANDBY mode due to an external interrupt request that's enabled in the INT/TRAP Control Register, but the IEF, bit is 0 due to a DI instruction, the processor restarts by executing the instruction(s) following the SLP instruction. If INTO, or INT1 or INT2 goes inactive before the end of the clock stabilization delay, the Z8S180/Z8L180 stays in STANDBY mode. Figure 17 indicates the timing for leaving STANDBY mode due to an interrupt request. **Note:** The Z8S180/Z8L180 takes either 64 or 2<sup>17</sup> (131,072) clocks to restart, depending on the CCR3 bit. Figure 17. Z8S180/Z8L180 STANDBY Mode Exit Due to External Interrupt While the Z8S180/Z8L180 is in STANDBY mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 18 indicates the timing of this sequence. The device takes 64 or $2^{17}$ (131,072) clock cycles to grant the bus de- pending on the CCR3 bit. The latter (not the QUICK RE-COVERY) case may be prohibitive for many demand-driven external Masters. If so, QUICK RECOVERY or IDLE mode can be used. # AC CHARACTERISTICS—Z8S180 (Continued) Table 8. Z8S180 AC Characteristics (Continued) $V_{DD}=5V\pm10\%$ or $V_{DD}=3.3V\pm10\%$ ; 33-MHz Characteristics Apply Only to 5V Operation | | | | Z8S180 | —20 MHz | Z8S180 | -33 MHz | | |--------|-------------------|-----------------------------------------------------------|--------|-----------------------------|--------|----------------------------|------| | Number | Symbol | Item | Min | Max | Min | Max | Unit | | 32 | t <sub>INTH</sub> | INT Hold Time from PHI Fall | 10 | _ | 10 | _ | ns | | 33 | t <sub>NMIW</sub> | NMI Pulse Width | 35 | _ | 25 | _ | ns | | 34 | t <sub>BRS</sub> | BUSREQ Set-up Time to PHI Fall | 10 | _ | 10 | _ | ns | | 35 | t <sub>BRH</sub> | BUSREQ Hold Time from PHI Fall | 10 | _ | 10 | | ns | | 36 | t <sub>BAD1</sub> | PHI Rise to BUSACK Fall Delay | _ | 25 | _ | 15 | ns | | 37 | t <sub>BAD2</sub> | PHI Fall to BUSACK Rise Delay | _ | 25 | _ | 15 | ns | | 38 | t <sub>BZD</sub> | PHI Rise to Bus Floating Delay Time | | 40 | _ | 30 | ns | | 39 | t <sub>MEWH</sub> | MREQ Pulse Width (High) | 35 | _ | 25 | _ | ns | | 40 | t <sub>MEWL</sub> | MREQ Pulse Width (Low) | 35 | _ | 25 | _ | ns | | 41 | t <sub>RFD1</sub> | PHI Rise to RFSH Fall Delay | _ | 20 | _ | 15 | ns | | 42 | t <sub>RFD2</sub> | PHI Rise to RFSH Rise Delay | _ | 20 | _ | 15 | ns | | 43 | t <sub>HAD1</sub> | PHI Rise to HALT Fall Delay | _ | 15 | _ | 15 | ns | | 44 | t <sub>HAD2</sub> | PHI Rise to HALT Rise Delay | _ | 15 | _ | 15 | ns | | 45 | t <sub>DRQS</sub> | DREQ1 Set-up Time to PHI Rise | 20 | _ | 15 | _ | ns | | 46 | t <sub>DRQH</sub> | DREQ1 Hold Time from PHI Rise | 20 | _ | 15 | _ | ns | | 47 | t <sub>TED1</sub> | PHI Fall to TENDi Fall Delay | _ | 25 | _ | 15 | ns | | 48 | t <sub>TED2</sub> | PHI Fall to TENDi Rise Delay | _ | 25 | _ | 15 | ns | | 49 | t <sub>ED1</sub> | PHI Rise to E Rise Delay | _ | 30 | _ | 15 | ns | | 50 | t <sub>ED2</sub> | PHI Fall or Rise to E Fall Delay | _ | 30 | _ | 15 | ns | | 51 | P <sub>WEH</sub> | E Pulse Width (High) | 25 | _ | 20 | _ | ns | | 52 | P <sub>WEL</sub> | E Pulse Width (Low) | 50 | _ | 40 | _ | ns | | 53 | t <sub>Er</sub> | Enable Rise Time | _ | 10 | _ | 10 | ns | | 54 | t <sub>Ef</sub> | Enable Fall Time | _ | 10 | _ | 10 | ns | | 55 | t <sub>TOD</sub> | PHI Fall to Timer Output Delay | _ | 75 | _ | 50 | ns | | 56 | t <sub>STDI</sub> | CSI/O Transmit Data Delay Time (Internal Clock Operation) | _ | 2 | _ | 2 | tcyc | | 57 | t <sub>STDE</sub> | CSI/O Transmit Data Delay Time (External Clock Operation) | _ | 7.5 t <sub>CYC</sub><br>+75 | - | 75 t <sub>CYC</sub><br>+60 | ns | | 58 | t <sub>SRSI</sub> | CSI/O Receive Data Set-up Time (Internal Clock Operation) | 1 | _ | 1 | _ | tcyc | | 59 | t <sub>SRHI</sub> | CSI/O Receive Data Hold Time (Internal Clock Operation) | 1 | _ | 1 | _ | tcyc | | 60 | t <sub>SRSE</sub> | CSI/O Receive Data Set-up Time (External Clock Operation) | 1 | _ | 1 | _ | tcyc | | 61 | t <sub>SRHE</sub> | CSI/O Receive Data Hold Time (External Clock Operation) | 1 | _ | 1 | _ | tcyc | | 62 | t <sub>RES</sub> | RESET Set-up Time to PHI Fall | 40 | _ | 25 | _ | ns | # **TIMING DIAGRAMS** Note: \*Memory Read/Write Cycle timing is the same as I/O Read/Write Cycle except there are no automatic wait states $(T_W)$ , and $\overline{MREQ}$ is active instead of $\overline{IORQ}$ . Figure 20. CPU Timing (Opcode Fetch Cycle, Memory Read Cycle, Memory Write Cycle, I/O Write Cycle, I/O Read Cycle) Figure 21. CPU Timing (INTO Acknowledge Cycle, Refresh Cycle, BUS RELEASE Mode, HALT Mode, SLEEP Mode, SYSTEM STOP Mode) # TIMING DIAGRAMS (Continued) Figure 27. Timer Output Timing Figure 28. SLP Execution Cycle Figure 29. CSI/O Receive/Transmit Timing Figure 30. Rise Time and Fall Times **Bit 2 LNIO.** This bit controls the drive capability of certain external I/O pins of the Z8S180/Z8L180. When this bit is set to 1, the output drive capability of the following pins is reduced to 33 percent of the original drive capability: | RTS0 | TxS | |------------|------------| | CKA1/TENDO | CKA0/DREQ0 | | TXA0 | TXA1 | | TENDi | CKS | **Bit 1 LNCPUCTL.** This bit controls the drive capability of the CPU Control pins. When this bit is set to 1, the output drive capability of the following pins is reduced to 33 percent of the original drive capability: | BUSACK | RD | |--------|------| | WR | M1 | | MREQ | ĪORQ | | RFSH | HALT | | Е | TEST | | ST | | **Bit O LNAD/DATA.** This bit controls the drive capability of the Address/Data bus output drivers. If this bit is set to 1, the output drive capability of the Address and Data bus outputs is reduced to 33 percent of its original drive capability. never both set to 1 at the same time. TE is cleared to 0 during RESET and IOSTOP mode. SS2, 1, 0: Speed Select 2, 1, 0 (Bits 2–0). SS2, SS1 and SS0 select the CSI/O transmit/receive clock source and speed. SS2, SS1 and SS0 are all set to 1 during RESET. Table 11 indicates CSI/O Baud Rate Selection. Table 11. CSI/O Baud Rate Selection | SS2 | SS1 | SS0 | Divide Ratio | |-----|-----|-----|-----------------------------------------| | 0 | 0 | 0 | ÷20 | | 0 | 0 | 1 | ÷40 | | 0 | 1 | 0 | ÷80 | | 0 | 1 | 1 | ÷160 | | 1 | 0 | 0 | ÷320 | | 1 | 0 | 1 | ÷640 | | 1 | 1 | 0 | ÷1280 | | 1 | 1 | 1 | External Clock Input<br>(Less Than ÷20) | After $\overline{\text{RESET}}$ , the CKS pin is configured as an external clock input (SS2, SS1, SS0 = 1). Changing these values causes CKS to become an output pin and the selected clock is output when transmit or receive operations are enabled. ### CSI/O Transmit/Receive Data Register #### Mnemonic TRDR Address 0BH Figure 41. CSI/O Transmit/Receive Data Register # Timer Data Register Channel 0 Low Mnemonic TMDR0L Address 0CH Figure 42. Timer Register Channel 0 Low # **Timer Data Register Channel 0H** ### Mnemonic TMDR0H Address 0DH Figure 43. Timer Data Register Channel 0 High ### **Timer Reload Register Channel 0 Low** Mnemonic RLDR0L Address 0EH Figure 44. Timer Reload Register Low ### **Timer Reload Register Channel 0 High** Mnemonic RLDR0H Address 0FH Figure 45. Timer Reload Register Channel 0 High #### TIMER CONTROL REGISTER The Timer Control Register (TCR) monitors both channels (PRTO, PRT1) TMDR status. It also controls the enabling and disabling of down-counting and interrupts, and controls the output pin A18/T<sub>OUT</sub> for PRT1. Figure 46. Timer Control Register (TCR: I/O Address = 10H) TIF1: Timer Interrupt Flag 1 (Bit 7). When TMDR1 decrements to 0, TIF1 is set to 1. This condition generates an interrupt request if enabled by TIE1 = 1. TIF1 is reset to 0 when TCR is read and the higher or lower byte of TMDR1 is read. During RESET, TIF1 is cleared to 0. **TIFO:** Timer Interrupt Flag 0 (Bit 6). When TMDRO decrements to 0, TIFO is set to 1. This condition generates an interrupt request if enabled by TIEO = 1. TIFO is reset to 0 when TCR is read and the higher or lower byte of TMDRO is read. During RESET, TIFO is cleared to 0. **TIE1: Timer Interrupt Enable 1 (Bit 5).** When TIE0 is set to 1, TIF1 = 1 generates a CPU interrupt request. When TIE0 is reset to 0, the interrupt request is inhibited. During RESET, TIE0 is cleared to 0. **TOC1**, **0**: **Timer Output Control (Bits 3, 2)**. TOC1 and TOC0 control the output of PRT1 using the multiplexed A18/T<sub>OUT</sub> pin as indicated in Table 12. During RESET, TOC1 and TOC0 are cleared to 0. If bit 3 of the IAR1B register is 1, the T<sub>OUT</sub> function is selected. By programming TOC1 and TOC0, the A18/T<sub>OUT</sub> pin can be forced High, Low, or toggled when TMDR1 decrements to 0. Table 12. Timer Output Control | TOC1 | TOC0 | | Output | |------|------|-----------|----------------------------------------| | 0 | 0 | Inhibited | The A18/T <sub>OUT</sub> pin is not | | | | | affected by the PRT | | 0 | 1 | Toggled | If bit 3 of IAR1B is 1, the | | 1 | 0 | 0 | A18/T <sub>OUT</sub> pin is toggled or | | 1 | 1 | 1 | set Low or High as indicated | **TDE1**, **0**: **Timer Down Count Enable (Bits 1, 0)**. TDE1 and TDE0 enable and disable down-counting for TMDR1 and TMDR0, respectively. When TDEn (n = 0,1) is set to 1, down-counting is stopped and TMDRn is freely read or written. TDE1 and TDE0 are cleared to 0 during RESET and TMDRn does not decrement until TDEn is set to 1. #### ASCI EXTENSION CONTROL REGISTER CHANNEL 0 AND CHANNEL 1 The ASCI Extension Control Registers (ASEXTO and ASEXT1) control functions that have been added to the ASCIs in the Z8S180/Z8L180 family. All bits in this register reset to 0. Figure 47. ASCI Extension Control Registers, Channels 0 and 1 **DCD0 Disable (Bit 6, ASCIO Only).** If this bit is 0, then the $\overline{DCD0}$ pin auto-enables the ASCI0 receiver, such that when the pin is negated/High, the Receiver is held in a RE-SET state. If this bit is 1, the state of the $\overline{DCD}$ -pin has no effect on receiver operation. In either state of this bit, software can read the state of the $\overline{DCD0}$ pin in the STAT0 register, and the receiver interrupts on a rising edge of $\overline{DCD0}$ . CTSO Disable (Bit 5, ASCIO Only). If this bit is 0, then the $\overline{\text{CTSO}}$ pin auto-enables the ASCIO transmitter, in that when the pin is negated/High, the TDRE bit in the STATO register is forced to 0. If this bit is 1, the state of the $\overline{\text{CTSO}}$ pin has no effect on the transmitter. Regardless of the state of this bit, software can read the state of the $\overline{\text{CTSO}}$ pin the CNTLBO register. **X1** (**Bit 4**). If this bit is 1, the clock from the Baud Rate Generator or CKA pin is taken as a 1X-bit clock (sometimes called *isochronous mode*). In this mode, receive data on the RXA pin must be synchronized to the clock on the CKA pin, regardless of whether CKA is an input or an output. If this bit is 0, the clock from the Baud Rate Generator or CKA pin is divided by 16 or 64 per the DR bit in the CNTLB register, to obtain the actual bit rate. In this mode, receive data on the RXA pin is not required to be synchronized to a clock. **BRG Mode (Bit 3).** If the SS2-0 bits in the CNTLB register are not 111, and this bit is 0, the ASCI Baud Rate Generator divides PHI by 10 or 30, depending on the PS bit in CNTLB, and factored by a power of two (selected by the SS2–0 bits), to obtain the clock that is presented to the transmitter and receiver and output on the CKA pin. If SS2–0 are not 111, and this bit is 1, the Baud Rate Generator divides PHI by twice the sum of the 16-bit value (programmed into the Time Constant registers) and 2. This mode is identical to the operation of the baud rate generator in the ESCC. **Break Enable (Bit 2).** If this bit is 1, the receiver detects BREAK conditions and report them in bit 1, and the transmitter sends BREAKs under the control of bit 0. Break Detect (Bit 1). The receiver sets this read-only bit to 1 when an all-zero character with a Framing Error becomes the oldest character in the Rx FIFO. The bit is cleared when software writes a 0 to the EFR bit in CNTLA register, also by RESET, by IOSTOP mode, and for ASCIO, if the DCDO pin is auto-enabled and is negated (High). **Send Break (Bit 0).** If this bit and bit 2 are both 1, the transmitter holds the TXA pin Low to send a BREAK condition. The duration of the BREAK is under software control (one of the PRTs or CTCs can be used to time it). This bit resets to 0, in which state TXA carries the serial output of the transmitter. # ASCI EXTENSION CONTROL REGISTER CHANNEL 0 AND CHANNEL 1 (Continued) ### **Timer Data Register Channel 1 Low** Mnemonic TMDR1L Address 14H Figure 48. Timer Data Register 1 Low ### **Timer Reload Register Channel 1 High** Mnemonic RLDR1H Address 17H Figure 51. Timer Reload Register Channel 1 High # **Timer Data Register Channel 1 High** Mnemonic TMDR1H Address 15H Figure 49. Timer Data Register 1 High # Free Running Counter (Read Only) Mnemonic FRC Address 18H Figure 52. Free Running Counter # **Timer Reload Register Channel 1 Low** Mnemonic RLDR1L Address 16 Figure 50. Timer Reload Channel 1 Low #### **CLOCK MULTIPLIER REGISTER** (Z180 MPU Address 1EH) Figure 54. Clock Multiplier Register Bit 7. X2 Clock Multiplier Mode. When this bit is set to 1, the programmer can double the internal clock speed from the speed of the external clock. This feature only operates effectively with frequencies of 10–16 MHz (20–32 MHz internal). When this bit is set to 0, the Z8S180/Z8L180 device operates in normal mode. At power-up, this feature is disabled. **Bit 6. Low Noise Crystal Option.** Setting this bit to 1 enables the low-noise option for the EXTAL and XTAL pins. This option reduces the gain in addition to reducing the output drive capability to 30% of its original drive capability. The Low Noise Crystal Option is recommended in the use of crystals for PCMCIA applications, where the crystal may be driven too hard by the oscillator. Setting this bit to 0 is selected for normal operation of the EXTAL and XTAL pins. The default for this bit is 0. **Note:** Operating restrictions for device operation are listed below. If a low-noise option is required, and normal device operation is required, use the clock multiplier feature. Table 13. Low Noise Option | Low Noise<br>ADDR 1E, bit 6 = 1 | Normal ADDR 1E, bit 6 = 0 | | | |---------------------------------|---------------------------|--|--| | 20 MHz @ 4.5V, 100°C | 33 MHz @ 4.5V, 100°C | | | | 10 MHz @ 3.0V, 100°C | 20 MHz @ 3.0V, 100°C | | | Table 16 indicates all DMA transfer mode combinations of DMO, DM1, SMO, and SM1. Because I/O to/from I/O transfers are not implemented, 12 combinations are available. **Table 16. Transfer Mode Combinations** | DM1 | DM0 | SM1 | SM0 | Transfer Mode | Address Increment/Decrement | |-----|-----|-----|-----|-------------------------------|-----------------------------| | 0 | 0 | 0 | 0 | Memory→Memory | SAR0 + 1, DAR0 + 1 | | 0 | 0 | 0 | 1 | Memory→Memory | SAR0-1, DAR0+1 | | 0 | 0 | 1 | 0 | Memory*→Memory | SAR0 fixed, DAR0+1 | | 0 | 0 | 1 | 1 | I/O→Memory | SAR0 fixed, DAR0+1 | | 0 | 1 | 0 | 0 | Memory→Memory | SAR0+1, DAR0-1 | | 0 | 1 | 0 | 1 | Memory→Memory | SAR0-1, DAR0-1 | | 0 | 1 | 1 | 0 | Memory*→Memory | SAR0 fixed, DAR0-1 | | 0 | 1 | 1 | 1 | I/O→Memory | SAR0 fixed, DAR0-1 | | 1 | 0 | 0 | 0 | Memory→Memory* | SAR0+1, DAR0 fixed | | 1 | 0 | 0 | 1 | Memory→Memory* | SAR0-1, DAR0 fixed | | 1 | 0 | 1 | 0 | Reserved | | | 1 | 0 | 1 | 1 | Reserved | | | 1 | 1 | 0 | 0 | Memory→I/O | SAR0+1, DAR0 fixed | | 1 | 1 | 0 | 1 | Memory→I/O SAR0-1, DAR0 fixed | | | 1 | 1 | 1 | 0 | Reserved | | | 1 | 1 | 1 | 1 | Reserved | | **Note:** \* Includes memory mapped I/O. **MMOD:** Memory Mode Channel 0 (Bit 1). When channel 0 is configured for memory to/from memory transfers there is no Request Handshake signal to control the transfer timing. Instead, two automatic transfer timing modes are selectable: burst (MMOD = 1) and cycle steal (MMOD = 0). For burst memory to/from memory transfers, the DMAC takes control of the bus continuously until the DMA transfer completes (as indicated by the byte count register = 0). In cycle steal mode, the CPU is provided a cycle for each DMA byte transfer cycle until the transfer is completed. For channel 0 DMA with I/O source or destination, the selected Request signal times the transfer ignoring MMOD. MMOD is cleared to 0 during RESET. #### **DMA/WAIT CONTROL REGISTER** The DMA/WAIT Control Register (DCNTL) controls the insertion of wait states into DMAC (and CPU) accesses of memory or I/O. Also, the register defines the Request signal for each channel as level or edge sense. DCNTL also sets the DMA transfer mode for channel 1, which is limited to memory to/from I/O transfers. Figure 73. DMA/WAIT Control Register (DCNTL: I/O Address = 32H) MWI1, MWI0: Memory Wait Insertion (Bits 7–6). This bit specifies the number of wait states introduced into CPU or DMAC memory access cycles. MWI1 and MWI0 are set to 1 during RESET. | MWI1 | MWIO | Wait State | |------|------|------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 | **IWI1, IWI0:** I/O Wait Insertion (Bits 5–4). This bit specifies the number of wait states introduced into CPU or DMAC I/O access cycles. IWI1 and IWI0 are set to 1 during RESET. | IWIO | Wait State | |------|------------------| | 0 | 1 | | 1 | 2 | | 0 | 3 | | 1 | 4 | | | 0<br>1<br>0<br>1 | **Note:** These wait states are added to the 3-clock I/O cycle that is used to access the on-chip I/O registers. It is equally valid to regard these as 0 to 3 wait states added to a 4-clock external I/O cycle. **DMS1**, **DMS0**: **DMA** Request Sense (Bits 3–2). DMS1 and DMS0 specify the DMA request sense for channel 0 and channel 1 respectively. When reset to 0, the input is level sense. When set to 1, the input is edge sense. DMS1 and DMS0 are cleared to 0 during RESET. | DMSi | Sense | |------|-------------| | 1 | Edge Sense | | 0 | Level Sense | Typically, for an input/source device, the associated DMS bit should be programmed as 0 for level sense. The device takes a relatively long time to update its Request signal after the DMA channel reads data (in the first of the two machine cycles involved in transferring a byte). An output/destination device takes much less time to update its Request signal after the DMA channel starts a WRITE operation to it (the second machine cycle of the two cycles involved in transferring a byte). With zero-wait state I/O cycles, a device cannot update its request signal in the required time, so edge sensing must be used. A one-wait-state I/O cycle also does not provide sufficient time for updating, so edge sensing is again required. **DIM1**, **DIM0**: **DMA** Channel 1 I/O and Memory Mode (Bits 1–0). Specifies the source/destination and address modifier for channel 1 memory to/from I/O transfer modes. DIM1 and DIM0 are cleared to 0 during RESET. Table 17. Channel 1 Transfer Mode | DIM1 | DMIO | Transfer Mode | Address<br>Increment/Decrement | |-------|--------|----------------|--------------------------------| | DIIVI | DIVIIO | Transfer Wiode | mcrement/Decrement | | 0 | 0 | Memory→I/O | MAR1 +1, IAR1 fixed | | 0 | 1 | Memory→I/O | MAR1 -1, IAR1 fixed | | 1 | 0 | I/O→Memory | IAR1 fixed, MAR1 +1 | | 1 | 1 | I/O→Memory | IAR1 fixed, MAR1 -1 | #### I/O CONTROL REGISTER The I/O Control Register (ICR) allows relocation of the internal I/O addresses. ICR also controls the enabling and disabling of IOSTOP mode (Figure 83). Figure 83. I/O Control Register (ICR: I/O Address = 3FH) IOA7, 6: I/O Address Relocation (Bits 7,6). IOA7 and IOA6 relocate internal I/O as indicated in Figure 84. **Note:** The high-order 8 bits of 16-bit internal I/O address are always 0. IOA7 and IOA6 are cleared to 0 during RESET. Figure 84. I/O Address Relocation **IOSTP: IOSTOP Mode (Bit 5).** IOSTOP mode is enabled when IOSTP is set to 1. Normal I/O operation resumes when IOSTP is reprogrammed or RESET to 0. PRELIMINARY DS006002-ZMP0200