Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8S180 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 10MHz | | Co-Processors/DSP | - | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | 0°C ~ 70°C (TA) | | Security Features | - | | Package / Case | 80-BQFP | | Supplier Device Package | 80-QFP | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8s18010fsc00tr | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **GENERAL DESCRIPTION** (Continued) Power connections follow the conventional descriptions below: | Connection | Circuit | Device | | |------------|-----------------|-----------------|--| | Power | V <sub>CC</sub> | V <sub>DD</sub> | | | Ground | GND | V <sub>SS</sub> | | Figure 1. Z8S180/Z8L180 Functional Block Diagram Table 1. Z8S180/Z8L180 Pin Identification (Continued) | Pin Num | ber and Packa | age Type | Default | Secondary | | |---------|---------------|----------|-----------------|-----------|-----------------| | QFP | PLCC | DIP | Function | Function | Control | | 53 | 52 | | TEST | | | | 54 | 53 | 49 | RXA1 | | | | 55 | 54 | 50 | CKA1 | TEND0 | Bit 4 of CNTLA1 | | 56 | 55 | 51 | TXS | | | | 57 | 56 | 52 | RXS | CTS1 | Bit 2 of STAT1 | | 58 | 57 | 53 | CKS | | | | 59 | 58 | 54 | DREQ1 | | | | 60 | 59 | 55 | TEND1 | | | | 61 | 60 | 56 | HALT | | | | 62 | | | NC | | | | 63 | | | NC | | | | 64 | 61 | 57 | RFSH | | | | 65 | 62 | 58 | ĪORQ | | | | 66 | 63 | 59 | MREQ | | | | 67 | 64 | 60 | E | | | | 68 | 65 | 61 | M1 | | | | 69 | 66 | 62 | WR | | | | 70 | 67 | 63 | RD | | | | 71 | 68 | 64 | PHI | | | | 72 | 1 | 1 | $V_{SS}$ | | | | 73 | 2 | | V <sub>SS</sub> | | | | 74 | 3 | 2 | XTAL | | | | 75 | | | NC | | | | 76 | 4 | 3 | EXTAL | | | | 77 | 5 | 4 | WAIT | | | | 78 | 6 | 5 | BUSACK | | | | 79 | 7 | 6 | BUSREQ | | | | 80 | 8 | 7 | RESET | | | | | | | | | | | | Table 4. Multiplexed Pin Descriptions | | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A18/TOUT | During RESET, this pin is initialized as A18. If either the TOC1 or the TOC0 bit of the Timer Control register (TCR) is set to 1, the T <sub>OUT</sub> function is selected. If TOC1 and TOC0 are cleared to 0, the A18 function is selected. | | | | | | CKA0/DREQ0 | During RESET, this pin is initialized as CKAO. If either DM1 or SM1 in the DMA Mode register (DMODE) is set to 1, the DREQO function is selected. | | | | | | CKA1/TENDO | During RESET, this pin is initialized as CKA1. If the CKA1D bit in ASCI control register ch1 (CNTLA1) is set to 1, the $\overline{\text{TENDO}}$ function is selected. If the CKA1D bit is set to 0, the CKA1 function is selected. | | | | | | RXS/CTS1 | During RESET, this pin is initialized as RXS. If the CTS1E bit in the ASCI status register ch1 (STAT1) is set to 1, the $\overline{\text{CTS1}}$ function is selected. If the CTS1E bit is set to 0, the RXS function is selected. | | | | | #### **ARCHITECTURE** The Z180 combines a high-performance CPU core with a variety of system and I/O resources useful in a broad range of applications. The CPU core consists of five functional blocks: clock generator, bus state controller, Interrupt controller, memory management unit (MMU), and the central processing unit (CPU). The integrated I/O resources make up the remaining four functional blocks: direct memory access (DMA) control (2 channels), asynchronous serial communication interface (ASCI, 2 channels) programmable reload timers (PRT, 2 channels), and a clock serial I/O (CSI/O) channel. **Clock Generator.** This logic generates a system clock from an external crystal or clock input. The external clock is divided by 2 or 1 and provides the timing for both internal and external devices. **Bus State Controller.** This logic performs all of the status and bus-control activity associated with the CPU and some on-chip peripherals. Also includes wait-state timing, reset cycles, DRAM refresh, and DMA bus exchanges. **Interrupt Controller.** This logic monitors and prioritizes the variety of internal and external interrupts and traps to provide the correct responses from the CPU. To maintain compatibility with the Z80 CPU, three different interrupts modes are supported. Memory Management Unit. The MMU allows the user to map the memory used by the CPU (logically only 64KB) into the 1-MB addressing range supported by the Z8S180/Z8L180. The organization of the MMU object code maintains compatibility with the Z80 CPU, while offering access to an extended memory space. Accomplished by using an effective common-area/banked-area scheme. Central Processing Unit. The CPU is microcoded to provide a core that is object-code compatible with the Z80 CPU. It also provides a superset of the Z80 instruction set, including 8-bit multiplication. The core is modified to allow many of the instructions to execute in fewer clock cycles. **DMA Controller.** The DMA controller provides high-speed transfers between memory and I/O devices. Transfer operations supported are memory-to-memory, memory to/from I/O, and I/O-to-I/O. Transfer modes supported are request, burst, and cycle steal. DMA transfers can access the full 1-MB address range with a block length up to 64 KB, and can cross over 64K boundaries. #### Asynchronous Serial Communication Interface (ASCI). The ASCI logic provides two individual full-duplex UARTs. Each channel includes a programmable baud rate generator and modem control signals. The ASCI channels can also support a multiprocessor communication format as well as break detection and generation Programmable Reload Timers (PRT). This logic consists of two separate channels, each containing a 16-bit counter (timer) and count reload register. The time base for the counters is derived from the system clock (divided by 20) before reaching the counter. PRT channel 1 provides an optional output to allow for waveform generation. #### **OPERATION MODES** **Z80** versus **64180** Compatibility. The Z8S180/Z8L180 is descended from two different "ancestor" processors, ZiLOG's original Z80 and the Hitachi 64180. The Operating Mode Control Register (OMCR), illustrated in Figure 8, can be programmed to select between certain Z80 and 64180 differences. Figure 8. Operating Control Register (OMCR: I/O Address = 3EH) M1E ( $\overline{M1}$ Enable). This bit controls the $\overline{M1}$ output and is set to a 1 during RESET. When M1E = 1, the $\overline{\text{M1}}$ output is asserted Low during opcode fetch cycles, Interrupt Acknowledge cycles, and the first machine cycle of an $\overline{\text{NMI}}$ acknowledge. On the Z8S180/Z8L180, this choice makes the processor fetch a RETI instruction one time. When fetching a RETI from a zero-wait-state memory location, the processor uses three clock bus cycles. These bus cycles are not fully Z80-timing compatible. When M1E = 0, the processor does not drive $\overline{\text{M1}}$ Low during the instruction fetch cycles. After fetching a RETI instruction with normal timing, the processor goes back and refetches the instruction using fully Z80-compatible cycles that include driving $\overline{\text{M1}}$ Low. This option may be required by some external Z80 peripherals to properly decode the RETI instruction. Figure 9 and Table 5 show the RETI sequence when M1E is 0. Figure 9. RETI Instruction Sequence with M1E = 0 ## **OPERATION MODES** (Continued) Figure 15. Z8S180/Z8L180 IDLE Mode Exit Due To External Interrupt While the Z8S180/Z8L180 is in IDLE mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 16 depicts the timing for this sequence. After the external Master negates the Bus Request, the Z8S180/Z8L180 disables the PHI clock and remains in IDLE mode. **Note:** A response to a bus request takes 8 clock cycles longer than in normal operation. Figure 18. Bus Granting to External Master During STANDBY Mode ## DC CHARACTERISTICS—Z8S180 Table 6. Z8S180 DC Characteristics $V_{DD} = 5V \pm 10\%$ ; $V_{SS} = 0V$ | Symbol | Item | Condition | Min | Тур | Max | Unit | |------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------|----------------------|-----|-------------------------|------| | V <sub>IH1</sub> | Input H Voltage<br>RESET, EXTAL, NMI | | V <sub>DD</sub> -0.6 | - | V <sub>DD</sub><br>+0.3 | V | | V <sub>IH2</sub> | Input H Voltage<br>Except RESET, EXTAL, NMI | | 2.0 | _ | V <sub>DD</sub><br>+0.3 | V | | V <sub>IH3</sub> | Input H Voltage<br>CKS, CKA0, CKA1 | | 2.4 | _ | V <sub>DD</sub><br>+0.3 | V | | V <sub>IL1</sub> | Input L Voltage<br>RESET, EXTAL, NMI | | -0.3 | | 0.6 | V | | V <sub>IL2</sub> | Input L Voltage<br>Except RESET, EXTAL, NMI | | -0.3 | _ | 0.8 | V | | V <sub>OH</sub> | Outputs H Voltage | $I_{OH} = -200 \mu A$ | 2.4 | _ | _ | V | | | All outputs | $I_{OH} = -20 \mu\text{A}$ | V <sub>DD</sub> -1.2 | _ | _ | | | V <sub>OL</sub> | Outputs L Voltage<br>All outputs | $I_{OL} = 2.2 \text{ mA}$ | _ | _ | 0.45 | V | | I <sub>IL</sub> | Input Leakage<br>Current All Inputs<br>Except XTAL, EXTAL | $V_{IN} = 0.5 \sim V_{DD} - 0.5$ | _ | _ | 1.0 | μΑ | | I <sub>TL</sub> | Three State Leakage<br>Current | $V_{IN} = 0.5 \sim V_{DD} - 0.5$ | _ | _ | 1.0 | μΑ | | I <sub>DD</sub> <sup>1</sup> | Power Dissipation | F = 10 MHz | _ | 25 | 60 | mA | | 00 | (Normal Operation) | 20 | | 30 | 50 | | | | | 33 | | 60 | 100 | | | | Power Dissipation | F = 10 MHz | _ | 2 | 5 | | | | (SYSTEM STOP mode) | 20 | | 3 | 6 | | | | | 33 | | 5 | 9 | | | C <sub>P</sub> | Pin Capacitance | $V_{ N} = O_V$ , $f = 1 \text{ MHz}$<br>$T_A = 25^{\circ}\text{C}$ | _ | _ | 12 | pF | ## Note: <sup>1.</sup> $V_{IHmin} = V_{DD}$ -1.0V, $V_{ILmax} = 0.8V$ (All output terminals are at NO LOAD.) $V_{DD} = 5.0V$ . # **AC CHARACTERISTICS—Z8S180** Table 8. Z8S180 AC Characteristics $V_{DD}=5V~\pm10\%$ or $V_{DD}=3.3V~\pm10\%$ ; 33-MHz Characteristics Apply Only to 5V Operation | | | | Z8S180- | -20 MHz | Z8S180- | -33 MHz | | |--------|-------------------|---------------------------------------------------------------|---------|---------|---------|---------|------| | Number | Symbol | Item | Min | Max | Min | Max | Unit | | 1 | t <sub>CYC</sub> | Clock Cycle Time | 50 | DC | 30 | DC | ns | | 2 | t <sub>CHW</sub> | Clock "H" Pulse Width | 15 | _ | 10 | _ | ns | | 3 | t <sub>CLW</sub> | Clock "L" Pulse Width | 15 | _ | 10 | _ | ns | | 4 | t <sub>CF</sub> | Clock Fall Time | _ | 10 | _ | 5 | ns | | 5 | t <sub>CR</sub> | Clock Rise Time | _ | 10 | _ | 5 | ns | | 6 | t <sub>AD</sub> | PHI Rise to Address Valid Delay | _ | 30 | _ | 15 | ns | | 7 | t <sub>AS</sub> | Address Valid to MREQ Fall or IORQ Fall) | 5 | _ | 5 | _ | ns | | 8 | t <sub>MED1</sub> | PHI Fall to MREQ Fall Delay | _ | 25 | _ | 15 | ns | | 9 | t <sub>RDD1</sub> | PHI Fall to $\overline{RD}$ Fall Delay $\overline{IOC} = 1$ | _ | 25 | _ | 15 | ns | | | | PHI Rise to $\overline{RD}$ Rise Delay $\overline{IOC} = 0$ | _ | 25 | _ | 15 | _ | | 10 | t <sub>M1D1</sub> | PHI Rise to M1 Fall Delay | _ | 35 | _ | 15 | ns | | 11 | t <sub>AH</sub> | Address Hold Time from MREQ, IOREQ, RD, WR High | 5 | _ | 5 | _ | ns | | 12 | t <sub>MED2</sub> | PHI Fall to MREQ Rise Delay | _ | 25 | _ | 15 | ns | | 13 | t <sub>RDD2</sub> | PHI Fall to RD Rise Delay | _ | 25 | _ | 15 | ns | | 14 | t <sub>M1D2</sub> | PHI Rise to M1 Rise Delay | _ | 40 | _ | 15 | ns | | 15 | t <sub>DRS</sub> | Data Read Set-up Time | 10 | _ | 5 | _ | ns | | 16 | t <sub>DRH</sub> | Data Read Hold Time | 0 | _ | 0 | _ | ns | | 17 | t <sub>STD1</sub> | PHI Fall to ST Fall Delay | _ | 30 | _ | 15 | ns | | 18 | t <sub>STD2</sub> | PHI Fall to ST Rise Delay | _ | 30 | _ | 15 | ns | | 19 | t <sub>WS</sub> | WAIT Set-up Time to PHI Fall | 15 | _ | 10 | _ | ns | | 20 | t <sub>WH</sub> | WAIT Hold Time from PHI Fall | 10 | _ | 5 | _ | ns | | 21 | t <sub>WDZ</sub> | PHI Rise to Data Float Delay | _ | 35 | _ | 20 | ns | | 22 | t <sub>WRD1</sub> | PHI Rise to WR Fall Delay | _ | 25 | _ | 15 | ns | | 23 | t <sub>WDD</sub> | PHI Fall to Write Data Delay Time | _ | 25 | _ | 15 | ns | | 24 | t <sub>WDS</sub> | Write Data Set-up Time to WR Fall | 10 | _ | 10 | _ | ns | | 25 | t <sub>WRD2</sub> | PHI Fall to WR Rise Delay | _ | 25 | _ | 15 | ns | | 26 | t <sub>WRP</sub> | WR Pulse Width (Memory Write Cycle) | 80 | _ | 45 | _ | ns | | 26a | | WR Pulse Width (I/O Write Cycle) | 150 | _ | 70 | _ | ns | | 27 | t <sub>WDH</sub> | Write Data Hold Time from WR Rise | 10 | _ | 5 | _ | ns | | 28 | t <sub>IOD1</sub> | PHI Fall to $\overline{IORQ}$ Fall Delay $\overline{IOC} = 1$ | _ | 25 | _ | 15 | ns | | | | PHI Rise to $\overline{IORQ}$ Fall Delay $\overline{IOC} = 0$ | _ | 25 | _ | 15 | = | | 29 | $t_{\text{IOD2}}$ | PHI Fall to IORQ Rise Delay | _ | 25 | _ | 15 | ns | | 30 | t <sub>IOD3</sub> | M1 Fall to IORQ Fall Delay | 125 | _ | 80 | _ | ns | | 31 | t <sub>INTS</sub> | INT Set-up Time to PHI Fall | 20 | | 15 | _ | ns | # AC CHARACTERISTICS—Z8S180 (Continued) Table 8. Z8S180 AC Characteristics (Continued) $V_{DD}=5V\pm10\%$ or $V_{DD}=3.3V\pm10\%$ ; 33-MHz Characteristics Apply Only to 5V Operation | | | | Z8S180 | —20 MHz | Z8S180 | -33 MHz | | |--------|-------------------|-----------------------------------------------------------|--------|-----------------------------|--------|----------------------------|------| | Number | Symbol | Item | Min | Max | Min | Max | Unit | | 32 | t <sub>INTH</sub> | INT Hold Time from PHI Fall | 10 | _ | 10 | _ | ns | | 33 | t <sub>NMIW</sub> | NMI Pulse Width | 35 | _ | 25 | _ | ns | | 34 | t <sub>BRS</sub> | BUSREQ Set-up Time to PHI Fall | 10 | _ | 10 | _ | ns | | 35 | t <sub>BRH</sub> | BUSREQ Hold Time from PHI Fall | 10 | _ | 10 | | ns | | 36 | t <sub>BAD1</sub> | PHI Rise to BUSACK Fall Delay | _ | 25 | _ | 15 | ns | | 37 | t <sub>BAD2</sub> | PHI Fall to BUSACK Rise Delay | _ | 25 | _ | 15 | ns | | 38 | t <sub>BZD</sub> | PHI Rise to Bus Floating Delay Time | | 40 | _ | 30 | ns | | 39 | t <sub>MEWH</sub> | MREQ Pulse Width (High) | 35 | _ | 25 | _ | ns | | 40 | t <sub>MEWL</sub> | MREQ Pulse Width (Low) | 35 | _ | 25 | _ | ns | | 41 | t <sub>RFD1</sub> | PHI Rise to RFSH Fall Delay | _ | 20 | _ | 15 | ns | | 42 | t <sub>RFD2</sub> | PHI Rise to RFSH Rise Delay | _ | 20 | _ | 15 | ns | | 43 | t <sub>HAD1</sub> | PHI Rise to HALT Fall Delay | _ | 15 | _ | 15 | ns | | 44 | t <sub>HAD2</sub> | PHI Rise to HALT Rise Delay | _ | 15 | _ | 15 | ns | | 45 | t <sub>DRQS</sub> | DREQ1 Set-up Time to PHI Rise | 20 | _ | 15 | _ | ns | | 46 | t <sub>DRQH</sub> | DREQ1 Hold Time from PHI Rise | 20 | _ | 15 | _ | ns | | 47 | t <sub>TED1</sub> | PHI Fall to TENDi Fall Delay | _ | 25 | _ | 15 | ns | | 48 | t <sub>TED2</sub> | PHI Fall to TENDi Rise Delay | _ | 25 | _ | 15 | ns | | 49 | t <sub>ED1</sub> | PHI Rise to E Rise Delay | _ | 30 | _ | 15 | ns | | 50 | t <sub>ED2</sub> | PHI Fall or Rise to E Fall Delay | _ | 30 | _ | 15 | ns | | 51 | P <sub>WEH</sub> | E Pulse Width (High) | 25 | _ | 20 | _ | ns | | 52 | P <sub>WEL</sub> | E Pulse Width (Low) | 50 | _ | 40 | _ | ns | | 53 | t <sub>Er</sub> | Enable Rise Time | _ | 10 | _ | 10 | ns | | 54 | t <sub>Ef</sub> | Enable Fall Time | _ | 10 | _ | 10 | ns | | 55 | t <sub>TOD</sub> | PHI Fall to Timer Output Delay | _ | 75 | _ | 50 | ns | | 56 | t <sub>STDI</sub> | CSI/O Transmit Data Delay Time (Internal Clock Operation) | _ | 2 | _ | 2 | tcyc | | 57 | t <sub>STDE</sub> | CSI/O Transmit Data Delay Time (External Clock Operation) | _ | 7.5 t <sub>CYC</sub><br>+75 | - | 75 t <sub>CYC</sub><br>+60 | ns | | 58 | t <sub>SRSI</sub> | CSI/O Receive Data Set-up Time (Internal Clock Operation) | 1 | _ | 1 | _ | tcyc | | 59 | t <sub>SRHI</sub> | CSI/O Receive Data Hold Time (Internal Clock Operation) | 1 | _ | 1 | _ | tcyc | | 60 | t <sub>SRSE</sub> | CSI/O Receive Data Set-up Time (External Clock Operation) | 1 | _ | 1 | _ | tcyc | | 61 | t <sub>SRHE</sub> | CSI/O Receive Data Hold Time (External Clock Operation) | 1 | _ | 1 | _ | tcyc | | 62 | t <sub>RES</sub> | RESET Set-up Time to PHI Fall | 40 | _ | 25 | _ | ns | ## **TIMING DIAGRAMS** Note: \*Memory Read/Write Cycle timing is the same as I/O Read/Write Cycle except there are no automatic wait states $(T_W)$ , and $\overline{MREQ}$ is active instead of $\overline{IORQ}$ . Figure 20. CPU Timing (Opcode Fetch Cycle, Memory Read Cycle, Memory Write Cycle, I/O Write Cycle, I/O Read Cycle) Figure 21. CPU Timing (INTO Acknowledge Cycle, Refresh Cycle, BUS RELEASE Mode, HALT Mode, SLEEP Mode, SYSTEM STOP Mode) #### **ASCI REGISTER DESCRIPTION** Figure 32. ASCI Block Diagram ASCI Transmit Shift Register 0,1. When the ASCI Transmit Shift Register (TSR) receives data from the ASCI Transmit Data Register (TDR), the data is shifted out to the TXA pin. When transmission is completed, the next byte (if available) is automatically loaded from TDR into TSR and the next transmission starts. If no data is available for trans- mission, TSR idles by outputting a continuous High level. This register is not program-accessible ASCI Transmit Data Register 0,1 (TDR0, 1: I/O address = 06H, 07H). Data written to the ASCI Transmit Data Register is transferred to the TSR as soon as TSR is empty. Data can be written while TSR is shifting out the previous byte of data. Thus, the ASCI transmitter is double buffered. #### ASCI EXTENSION CONTROL REGISTER CHANNEL 0 AND CHANNEL 1 The ASCI Extension Control Registers (ASEXTO and ASEXT1) control functions that have been added to the ASCIs in the Z8S180/Z8L180 family. All bits in this register reset to 0. Figure 47. ASCI Extension Control Registers, Channels 0 and 1 **DCD0 Disable (Bit 6, ASCIO Only).** If this bit is 0, then the $\overline{DCD0}$ pin auto-enables the ASCI0 receiver, such that when the pin is negated/High, the Receiver is held in a RE-SET state. If this bit is 1, the state of the $\overline{DCD}$ -pin has no effect on receiver operation. In either state of this bit, software can read the state of the $\overline{DCD0}$ pin in the STAT0 register, and the receiver interrupts on a rising edge of $\overline{DCD0}$ . CTSO Disable (Bit 5, ASCIO Only). If this bit is 0, then the $\overline{\text{CTSO}}$ pin auto-enables the ASCIO transmitter, in that when the pin is negated/High, the TDRE bit in the STATO register is forced to 0. If this bit is 1, the state of the $\overline{\text{CTSO}}$ pin has no effect on the transmitter. Regardless of the state of this bit, software can read the state of the $\overline{\text{CTSO}}$ pin the CNTLBO register. **X1** (**Bit 4**). If this bit is 1, the clock from the Baud Rate Generator or CKA pin is taken as a 1X-bit clock (sometimes called *isochronous mode*). In this mode, receive data on the RXA pin must be synchronized to the clock on the CKA pin, regardless of whether CKA is an input or an output. If this bit is 0, the clock from the Baud Rate Generator or CKA pin is divided by 16 or 64 per the DR bit in the CNTLB register, to obtain the actual bit rate. In this mode, receive data on the RXA pin is not required to be synchronized to a clock. **BRG Mode (Bit 3).** If the SS2-0 bits in the CNTLB register are not 111, and this bit is 0, the ASCI Baud Rate Generator divides PHI by 10 or 30, depending on the PS bit in CNTLB, and factored by a power of two (selected by the SS2–0 bits), to obtain the clock that is presented to the transmitter and receiver and output on the CKA pin. If SS2–0 are not 111, and this bit is 1, the Baud Rate Generator divides PHI by twice the sum of the 16-bit value (programmed into the Time Constant registers) and 2. This mode is identical to the operation of the baud rate generator in the ESCC. **Break Enable (Bit 2).** If this bit is 1, the receiver detects BREAK conditions and report them in bit 1, and the transmitter sends BREAKs under the control of bit 0. Break Detect (Bit 1). The receiver sets this read-only bit to 1 when an all-zero character with a Framing Error becomes the oldest character in the Rx FIFO. The bit is cleared when software writes a 0 to the EFR bit in CNTLA register, also by RESET, by IOSTOP mode, and for ASCIO, if the DCDO pin is auto-enabled and is negated (High). **Send Break (Bit 0).** If this bit and bit 2 are both 1, the transmitter holds the TXA pin Low to send a BREAK condition. The duration of the BREAK is under software control (one of the PRTs or CTCs can be used to time it). This bit resets to 0, in which state TXA carries the serial output of the transmitter. ## DMA SOURCE ADDRESS REGISTER CHANNEL 0 The DMA Source Address Register Channel 0 specifies the physical source address for channel 0 transfers. The register contains 20 bits and can specify up to 1024 KB memory addresses or up to 64-KB I/O addresses. Channel 0 source can be memory, I/O, or memory mapped I/O. For I/O, bits 17–16 of this register identify the Request Handshake signal. ## **DMA Source Address Register, Channel 0 Low** #### Mnemonic SAR0L Address 20H Figure 55. DMA Source Address Register 0 Low # DMA Source Address Register, Channel 0 High Mnemonic SAR0H Address 21H Figure 56. DMA Source Address Register 0 High ## **DMA Source Address Register Channel 0B** ## Mnemonic SAR0B Address 22H Figure 57. DMA Source Address Register 0B If the source is in I/O space, bits 1–0 of this register select the DMA request signal for DMA0, as follows: | Bit 1<br>(A17) | Bit 0<br>(A16) | DMA Transfer Request | |----------------|----------------|----------------------| | 0 | 0 | DREQ0 (external) | | 0 | 1 | RDRF (ASCIO) | | 1 | 0 | RDRF (ASCI1) | | 1 | 1 | Reserved | ## DMA BYTE COUNT REGISTER CHANNEL 0 The DMA Byte Count Register Channel 0 specifies the number of bytes to be transferred. This register contains 16 bits and may specify up to 64-KB transfers. When one byte is transferred, the register is decremented by one. If n bytes should be transferred, n must be stored before the DMA operation. **Note:** All DMA Count Register channels are undefined during RESET. ## **DMA Byte Count Register Channel 0 Low** Mnemonic BCR0L Address 26H Figure 61. DMA Byte Count Register 0 Low ## **DMA Byte Count Register Channel 0 High** Mnemonic BCR0H Address 27H Figure 62. DMA Byte Count Register 0 High ## **DMA Byte Count Register Channel 1 Low** Mnemonic BCR1L Address 2EH Figure 63. DMA Byte Count Register 1 Low ## **DMA Byte Count Register Channel 1 High** Mnemonic BCR1H Address 2FH Figure 64. DMA Byte Count Register 1 High #### **DMA I/O ADDRESS REGISTER** The DMA I/O Address Register specifies the I/O device for channel 1 transfers. This address may be a destination or source I/O device. IAR1L and IAR1H each contain 8 address bits. The most significant byte identifies the Request Handshake signal and controls the Alternating Channel feature. #### DMA I/O Address Register Channel 1 Low Mnemonic IAR1L Address 2BH Figure 68. DMA I/O Address Register Channel 1 Low ## DMA I/O Address Register Channel 1 High Mnemonic IAR1H Address 2CH Figure 69. DMA I/O Address Register Channel 1 High # DMA I/O Address Register Channel 1 B Mnemonic IAR1B Address 2DH Figure 70. DMA I/O Address Register Channel 1 B AltE. The AltE bit should be set only when both DMA channels are programmed for the same I/O source or I/O destination. In this case, a *channel end* condition (byte count = 0) on channel 0 sets bit 6 (AltC), which subsequently enables the channel 1 request and blocks the channel 0 request. Similarly, a channel end condition on channel 1 clears bit 6 (AltC), which then enables the channel 0 request and blocks the channel 1 request. For external requests, the request from the device must be routed or connected to both the DREQ0 and DREQ1 pins. AltC. If bit (AltE) is 0, the AltC bit has no effect. When bit 7 (AltE) is 1 and the AltC bit is 0, the request signal selected by bits 2–0 is not presented to channel 1; however, the channel 0 request operates normally. When AltE is 1 and AltC is 1, the request selected by SAR18–16 or DAR18–16 is not presented to channel 0; however, the channel 1 request operates normally. The AltC bit can be written by software to select which channel should operate first; however, this operation should be executed only when both channels are stopped (both DE1 and DE0 are 0). **Req1Sel.** If bit DIM1 in the DCNTL register is 1, indicating an I/O source, the following bits select which source handshake signal should control the transfer: | 000 | DREQ1 pin | |-------|--------------------------| | 001 | ASCIO RDRF | | 010 | ASCI1 RDRF | | Other | Reserved, do not program | If DIM1 is 0, indicating an I/O destination, the following bits select which destination handshake signal should control the transfer: | 000 | DREQ1 pin | |-------|--------------------------| | 001 | ASCIO TDRE | | 010 | ASCI1 TDRE | | Other | Reserved, do not program | #### **DMA/WAIT CONTROL REGISTER** The DMA/WAIT Control Register (DCNTL) controls the insertion of wait states into DMAC (and CPU) accesses of memory or I/O. Also, the register defines the Request signal for each channel as level or edge sense. DCNTL also sets the DMA transfer mode for channel 1, which is limited to memory to/from I/O transfers. Figure 73. DMA/WAIT Control Register (DCNTL: I/O Address = 32H) MWI1, MWI0: Memory Wait Insertion (Bits 7–6). This bit specifies the number of wait states introduced into CPU or DMAC memory access cycles. MWI1 and MWI0 are set to 1 during RESET. | MWI1 | MWIO | Wait State | |------|------|------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 | **IWI1, IWI0:** I/O Wait Insertion (Bits 5–4). This bit specifies the number of wait states introduced into CPU or DMAC I/O access cycles. IWI1 and IWI0 are set to 1 during RESET. | IWIO | Wait State | |------|------------------| | 0 | 1 | | 1 | 2 | | 0 | 3 | | 1 | 4 | | | 0<br>1<br>0<br>1 | **Note:** These wait states are added to the 3-clock I/O cycle that is used to access the on-chip I/O registers. It is equally valid to regard these as 0 to 3 wait states added to a 4-clock external I/O cycle. **DMS1**, **DMS0**: **DMA** Request Sense (Bits 3–2). DMS1 and DMS0 specify the DMA request sense for channel 0 and channel 1 respectively. When reset to 0, the input is level sense. When set to 1, the input is edge sense. DMS1 and DMS0 are cleared to 0 during RESET. | DMSi | Sense | |------|-------------| | 1 | Edge Sense | | 0 | Level Sense | Typically, for an input/source device, the associated DMS bit should be programmed as 0 for level sense. The device takes a relatively long time to update its Request signal after the DMA channel reads data (in the first of the two machine cycles involved in transferring a byte). An output/destination device takes much less time to update its Request signal after the DMA channel starts a WRITE operation to it (the second machine cycle of the two cycles involved in transferring a byte). With zero-wait state I/O cycles, a device cannot update its request signal in the required time, so edge sensing must be used. A one-wait-state I/O cycle also does not provide sufficient time for updating, so edge sensing is again required. **DIM1**, **DIM0**: **DMA Channel 1 I/O** and **Memory Mode (Bits 1–0)**. Specifies the source/destination and address modifier for channel 1 memory to/from I/O transfer modes. DIM1 and DIM0 are cleared to 0 during RESET. Table 17. Channel 1 Transfer Mode | DIM1 | DMIO | Transfer Mode | Address<br>Increment/Decrement | |-------|--------|----------------|--------------------------------| | DIIVI | DIVIIO | Transfer Wiode | mcrement/Decrement | | 0 | 0 | Memory→I/O | MAR1 +1, IAR1 fixed | | 0 | 1 | Memory→I/O | MAR1 -1, IAR1 fixed | | 1 | 0 | I/O→Memory | IAR1 fixed, MAR1 +1 | | 1 | 1 | I/O→Memory | IAR1 fixed, MAR1 -1 | All TRAPs occur after fetching an undefined second opcode byte following one of the prefix opcodes (CBH, DDH, EDH, or FDH) or after fetching an undefined third opcode byte following one of the double-prefix opcodes (DDCBH or FDCBH). The state of the Undefined Fetch Object (UFO) bit in ITC allows TRAP software to correctly *adjust* the stacked PC, depending on whether the second or third byte of the opcode generated the TRAP. If UFO = 0, the starting address of the invalid instruction is the stacked PC-1. If UFO = 1, the starting address of the invalid instruction is equal to the stacked PC-2. Figure 75. TRAP Timing - 2<sup>nd</sup> Opcode Undefined #### ORDERING INFORMATION | Codes | | |---------------|-------------------------------------------| | Speed | 10 = 10 MHz | | | 20 = 20 MHz | | | 33 = 33 MHz | | Package | P = 60-Pin Plastic DIP | | | V = 68-Pin PLCC | | | F = 80-Pin QFP | | Temperature | $S = 0^{\circ}C \text{ to } +70^{\circ}C$ | | | E = -40 °C to $+85$ °C | | Environmental | C = Plastic Standard | For fast results, contact your local ZiLOG sales office for assistance in ordering the part(s) required. #### Example: #### **Pre-Characterization Product** The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or non-conformance with some aspects of the document may be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery may be uncertain at times, due to start-up yield issues. ©2000 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZiLOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights. ZiLOG, Inc. 910 East Hamilton Avenue, Suite 110 Campbell, CA 95008 Telephone (408) 558-8500 FAX (408) 558-8300 Internet: http://www.zilog.com