# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Core Processor                  | Z8S180                                                     |
| Number of Cores/Bus Width       | 1 Core, 8-Bit                                              |
| Speed                           | 10MHz                                                      |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | DRAM                                                       |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | -                                                          |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 5.0V                                                       |
| Operating Temperature           | -40°C ~ 100°C (TA)                                         |
| Security Features               | -                                                          |
| Package / Case                  | 68-LCC (J-Lead)                                            |
| Supplier Device Package         | 68-PLCC                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/zilog/z8s18010vec00tr |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **PIN IDENTIFICATION**









| Pin Num | ber and Packa | age Type | Default         | Secondary |         |
|---------|---------------|----------|-----------------|-----------|---------|
| QFP     | PLCC          | DIP      | Function        | Function  | Control |
| 1       | 9             | 8        | NMI             |           |         |
| 2       |               |          | NC              |           |         |
| 3       |               |          | NC              |           |         |
| 4       | 10            | 9        | <b>INTO</b>     |           |         |
| 5       | 11            | 10       | INT1            |           |         |
| 6       | 12            | 11       | INT2            |           |         |
| 7       | 13            | 12       | ST              |           |         |
| 8       | 14            | 13       | AO              |           |         |
| 9       | 15            | 14       | A1              |           |         |
| 10      | 16            | 15       | A2              |           |         |
| 11      | 17            | 16       | A3              |           |         |
| 12      | 18            |          | V <sub>SS</sub> |           |         |

| Table 1. Z8S180/Z8L180 Pin Identification |
|-------------------------------------------|
|-------------------------------------------|

#### Table 2. Pin Status During RESET, BUSACK, and SLEEP Modes

| Pin Num | ber and Packa | ige Type |                     |                       |                 | Pin Status      |                 |
|---------|---------------|----------|---------------------|-----------------------|-----------------|-----------------|-----------------|
| QFP     | PLCC          | DIP      | Default<br>Function | Secondary<br>Function | RESET           | BUSACK          | SLEEI           |
| 1       | 9             | 8        | NMI                 |                       | IN              | IN              | IN              |
| 2       |               |          | NC                  |                       |                 |                 |                 |
| 3       |               |          | NC                  |                       |                 |                 |                 |
| 4       | 10            | 9        | INTO                |                       | IN              | IN              | IN              |
| 5       | 11            | 10       | INT1                |                       | IN              | IN              | IN              |
| 6       | 12            | 11       | INT2                |                       | IN              | IN              | IN              |
| 7       | 13            | 12       | ST                  |                       | High            | High            | High            |
| 8       | 14            | 13       | A0                  |                       | 3T              | 3Т              | High            |
| 9       | 15            | 14       | A1                  |                       | 3T              | 3Т              | High            |
| 10      | 16            | 15       | A2                  |                       | 3T              | 3Т              | High            |
| 11      | 17            | 16       | A3                  |                       | ЗT              | 3Т              | High            |
| 12      | 18            |          | V <sub>SS</sub>     |                       | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> |
| 13      | 19            | 17       | A4                  |                       | 3T              | 3Т              | High            |
| 14      |               |          | NC                  |                       |                 |                 |                 |
| 15      | 20            | 18       | A5                  |                       | 3T              | 3T              | High            |
| 16      | 21            | 19       | A6                  |                       | 3T              | 3T              | High            |
| 17      | 22            | 20       | A7                  |                       | 3T              | 3T              | High            |
| 18      | 23            | 21       | A8                  |                       | 3T              | 3T              | High            |
| 19      | 24            | 22       | A9                  |                       | 3T              | 3T              | High            |
| 20      | 25            | 23       | A10                 |                       | 3T              | 3T              | High            |
| 21      | 26            | 24       | A11                 |                       | 3T              | 3T              | High            |
| 22      |               |          | NC                  |                       |                 |                 |                 |
| 23      |               |          | NC                  |                       |                 |                 |                 |
| 24      | 27            | 25       | A12                 |                       | 3T              | 3Т              | High            |
| 25      | 28            | 26       | A13                 |                       | 3T              | 3Т              | High            |
| 26      | 29            | 27       | A14                 |                       | ЗT              | 3Т              | High            |
| 27      | 30            | 28       | A15                 |                       | ЗT              | 3Т              | High            |
| 28      | 31            | 29       | A16                 |                       | 3T              | 3Т              | High            |
| 29      | 32            | 30       | A17                 |                       | 3T              | 3Т              | High            |
| 30      |               |          | NC                  |                       |                 |                 |                 |
| 31      | 33            | 31       | A18                 |                       | 3T              | 3T              | High            |
|         |               |          | T <sub>OUT</sub>    |                       | N/A             | OUT             | OUT             |
| 32      | 34            | 32       | V <sub>DD</sub>     |                       | V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> |
| 33      | 35            |          | A19                 |                       | 3T              | 3Т              | High            |
| 34      | 36            | 33       | V <sub>SS</sub>     |                       | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> |
| 35      | 37            | 34       | DO                  |                       | 35<br>3T        | 3T              | 30<br>3T        |
| 36      | 38            | 35       | D1                  |                       | 3T              | 3T              | 3T              |
| 37      | 39            | 36       | D2                  |                       | 3T              | 3T              | 3T              |
| 38      | 40            | 37       | D3                  |                       | 3T              | 3T              | 3T              |

| A18/TOUT   | During RESET, this pin is initialized as A18. If either the TOC1 or the TOC0 bit of the Timer                                                                                                                   |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | Control register (TCR) is set to 1, the $T_{OUT}$ function is selected. If TOC1 and TOC0 are cleared                                                                                                            |
|            | to 0, the A18 function is selected.                                                                                                                                                                             |
| CKA0/DREQ0 | During RESET, this pin is initialized as CKA0. If either DM1 or SM1 in the DMA Mode register (DMODE) is set to 1, the DREQ0 function is selected.                                                               |
| CKA1/TENDO | During RESET, this pin is initialized as CKA1. If the CKA1D bit in ASCI control register ch1 (CNTLA1) is set to 1, the TENDO function is selected. If the CKA1D bit is set to 0, the CKA1 function is selected. |
| RXS/CTS1   | During RESET, this pin is initialized as RXS. If the CTS1E bit in the ASCI status register ch1 (STAT1) is set to 1, the CTS1 function is selected. If the CTS1E bit is set to 0, the RXS function is selected.  |

#### Table 4. Multiplexed Pin Descriptions



Figure 7. CSI/O Block Diagram

This condition provides a technique for synchronization with high-speed external events without incurring the latency imposed by an interrupt-response sequence. Figure 14 depicts the timing for exiting SLEEP mode due to an interrupt request.

**Note:** The Z8S180/Z8L180 takes about 1.5 clock ticks to restart.



**IOSTOP Mode.** IOSTOP mode is entered by setting the IOSTOP bit of the I/O Control Register (ICR) to 1. In this case, on-chip I/O (ASCI, CSI/O, PRT) stops operating. However, the CPU continues to operate. Recovery from IOSTOP mode is performed by resetting the IOSTOP bit in ICR to 0.

**SYSTEM STOP Mode.** SYSTEM STOP mode is the combination of SLEEP and IOSTOP modes. SYSTEM STOP mode is entered by setting the IOSTOP bit in ICR to 1 followed by execution of the SLP instruction. In this mode, on-chip I/O and CPU stop operating, reducing power consumption, but the PHI output continues to operate. Recovery from SYSTEM STOP mode is the same as recovery from SLEEP mode except that internal I/O sources (disabled by IOSTOP) cannot generate a recovery interrupt.

**IDLE Mode.** Software puts the Z8S180/Z8L180 into this mode by performing the following actions:

- Set the IOSTOP bit (ICR5) to 1
- Set CCR6 to 0
- Set CCR3 to 1
- Execute the SLP instruction

The oscillator keeps operating but its output is blocked to all circuitry including the PHI pin. DRAM refresh and all

internal devices stop, but external interrupts can occur. Bus granting to external Masters can occur if the BREST bit in the CPU control Register (CCR5) was set to 1 before IDLE mode was entered.

The Z8S180/Z8L180 leaves IDLE mode in response to a Low on RESET, an external interrupt request on NMI, or an external interrupt request on INTO, INT1 or INT2 that is enabled in the INT/TRAP Control Register. As previously described for SLEEP mode, when the Z8S180/Z8L180 leaves IDLE mode due to an NMI, or due to an enabled external interrupt request when the IEF flag is 1 due to an El instruction, the device starts by performing the interrupt with the return address of the instruction after the SLP instruction.

If an external interrupt enables the INT/TRAP control register while the IEF1 bit is 0, Z8S180/Z8L180 leaves IDLE mode; specifically, the processor restarts by executing the instructions following the SLP instruction.

Figure 15 indicates the timing for exiting IDLE mode due to an interrupt request.

Note: The Z8S180/Z8L180 takes about 9.5 clocks to restart.



Figure 15. Z8S180/Z8L180 IDLE Mode Exit Due To External Interrupt

While the Z8S180/Z8L180 is in IDLE mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 16 depicts the timing for this sequence.

**Note:** A response to a bus request takes 8 clock cycles longer than in normal operation.

After the external Master negates the Bus Request, the Z8S180/Z8L180 disables the PHI clock and remains in IDLE mode.

ing the bus to an external Master during STANDBY mode, when the BREXT bit in the CPU Control Register (CCR5) is 1.

As described previously for SLEEP and IDLE modes, when the MPU leaves STANDBY mode due to  $\overline{\text{NMI}}$  Low or an enabled  $\overline{\text{INTO}}$ - $\overline{\text{INT2}}$  Low when the IEF, flag is 1 due to an IE instruction, it starts by performing the interrupt with the return address being that of the instruction following the SLP instruction. If the Z8S180/Z8L180 leaves STANDBY mode due to an external interrupt request that's enabled in the INT/TRAP Control Register, but the IEF, bit is 0 due to a DI instruction, the processor restarts by executing the instruction(s) following the SLP instruction. If  $\overline{INTO}$ , or  $\overline{INT1}$ or  $\overline{INT2}$  goes inactive before the end of the clock stabilization delay, the Z8S180/Z8L180 stays in STANDBY mode.

Figure 17 indicates the timing for leaving STANDBY mode due to an interrupt request.

**Note:** The Z8S180/Z8L180 takes either 64 or  $2^{17}$  (131,072) clocks to restart, depending on the CCR3 bit.



While the Z8S180/Z8L180 is in STANDBY mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 18 indicates the timing of this sequence. The device takes 64 or  $2^{17}$  (131,072) clock cycles to grant the bus depending on the CCR3 bit. The latter (not the QUICK RE-COVERY) case may be prohibitive for many demand-driven external Masters. If so, QUICK RECOVERY or IDLE mode can be used.



Figure 18. Bus Granting to External Master During STANDBY Mode

# STANDARD TEST CONDITIONS

The following standard test conditions\_apply to <u>DC Characteristics</u>, unless otherwise noted. All voltages are referenced to  $V_{SS}$  (0V). Positive current flows into the referenced pin.

All AC parameters assume a load capacitance of 100 pF. Add a 10-ns delay for each 50-pF increase in load up to a maximum of 200 pF for the data bus and 100 pF for the address and control lines. AC timing measurements are referenced to  $V_{OL}$  MAX or  $V_{OL}$  MIN as indicated in Figures 20 through 30 (except for CLOCK, which is referenced to the 10% and 90% points). Ordering Information lists temperature ranges and product numbers. Find package drawings in Package Information.



Figure 19. AC Parameter Test Circuit

## ABSOLUTE MAXIMUM RATINGS

| ltem                  | Symbol           | Value                    | Unit |
|-----------------------|------------------|--------------------------|------|
| Supply Voltage        | V <sub>DD</sub>  | -0.3 ~ +7.0              | V    |
| Input Voltage         | $V_{ N }$        | $-0.3 \sim V_{cc} + 0.3$ | V    |
| Operating Temperature | T <sub>OPR</sub> | 0 ~ 70                   | °C   |
| Extended Temperature  | T <sub>EXT</sub> | -40 ~ 85                 | °C   |
| Storage Temperature   | T <sub>STG</sub> | -55 ~ +150               | °C   |

**Note:** Permanent damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions. If these conditions are exceeded, it could affect reliability.

# TIMING DIAGRAMS (Continued)



Figure 27. Timer Output Timing



Figure 28. SLP Execution Cycle

# **CPU CONTROL REGISTER**

**CPU Control Register (CCR).** This register controls the basic clock rate, certain aspects of Power-Down modes, and output drive/low-noise options (Figure 31).



Figure 31. CPU Control Register (CCR) Address 1FH

**Bit 7.** Clock Divide Select. If this bit is 0, as it is after a RE-SET, the Z8S180/Z8L180 divides the frequency on the XTAL pin(s) by two to obtain its Master clock PHI. If this bit is programmed as 1, the part uses the XTAL frequency as PHI without division.

If an external oscillator is used in divide-by-one mode, the minimum pulse width requirement provided in the AC Characteristics must be satisfied.

**Bits 6 and 3.** STANDBY/IDLE Control. When these bits are both 0, a SLP instruction makes the Z8S180/Z8L180 enter SLEEP or SYSTEM STOP mode, depending on the IOSTOP bit (ICR5).

When D6 is 0 and D3 is 1, setting the IOSTOP bit (ICR5) and executing a SLP instruction puts the Z8S180/Z8L180 into IDLE mode in which the on-chip oscillator runs, but its output is blocked from the rest of the part, including PHI out.

When D6 is 1 and D3 is 0, setting IOSTOP (ICR5) and executing a SLP instruction puts the part into STANDBY mode, in which the on-chip oscillator is stopped and the part allows  $2^{17}$  (128K) clock cycles for the oscillator to stabilize when it restarts.

When D6 and D3 are both 1, setting IOSTOP (ICR5) and executing a SLP instruction puts the part into QUICK RE-COVERY STANDBY mode, in which the on-chip oscillator is stopped, and the part allows only 64 clock cycles for the oscillator to stabilize when it restarts.

The latter section, HALT and LOW POWER modes, describes the subject more fully.

**Bit 5 BREXT.** This bit controls the ability of the Z8S180/Z8L180 to honor a bus request during STANDBY mode. If this bit is set to 1 and the part is in STANDBY mode, a BUSREQ is honored after the clock stabilization timer is timed out.

**Bit 4 LNPHI.** This bit controls the drive capability on the PHI Clock output. If this bit is set to 1, the PHI Clock output is reduced to 33 percent of its drive capability.

# ASCI CHANNEL CONTROL REGISTER A (Continued)

vious contents of TDRE are held. TE is cleared to 0 in IOSTOP mode during RESET.

**RTSO:** Request to Send Channel 0 (Bit 4 in CNTLA0 Only). If bit 4 of the System Configuration Register is 0, the RTSO/TXS pin exhibits the RTSO function. RTSO allows the ASCI to control (start/stop) another communication devices transmission (for example, by connecting to that device's  $\overline{CTS}$  input). RTSO is essentially a 1-bit output port, having no side effects on other ASCI registers or flags.

Bit 4 in CNTLA1 is used.

 $CKA1D = 1, CKA1/\overline{TEND0} pin = \overline{TEND0}$ 

 $CKA1D = 0, CKA1/\overline{TEND0} pin = CKA1$ 

These bits are cleared to 0 on reset.

**MPBR/EFR:** Multiprocessor Bit Receive/Error Flag Reset (Bit 3). When multiprocessor mode is enabled (MP in CNTLB = 1), MPBR, when read, contains the value of the MPB bit for the most recent receive operation. When written to 0, the EFR function is selected to reset all error flags (OVRN, FE, PE and BRK in the ASEXT Register) to 0. MPBR/EFR is undefined during RESET.

#### MOD2, 1, 0: ASCI Data Format Mode 2,1,0 (bits 2-0).

These bits program the ASCI data format as follows.

#### MOD2

- $= 0 \rightarrow 7$  bit data
- $= 1 \rightarrow 8$  bit data

MOD1

- $= 0 \rightarrow No parity$
- = 1→Parity enabled

#### MOD0

=  $0 \rightarrow 1$  stop bit =  $1 \rightarrow 2$  stop bits

The data formats available based on all combinations of MOD2, MOD1, and MOD0 are indicated in Table 9.

Table 9. Data Formats

| MOD2 | MOD1 | MOD0 | Data Format                             |
|------|------|------|-----------------------------------------|
| 0    | 0    | 0    | Start + 7 bit data + 1 stop             |
| 0    | 0    | 1    | Start + 7 bit data + 2 stop             |
| 0    | 1    | 0    | Start + 7 bit data + parity +<br>1 stop |
| 0    | 1    | 1    | Start + 7 bit data + parity + 2 stop    |
| 1    | 0    | 0    | Start + 8 bit data + 1 stop             |
| 1    | 0    | 1    | Start + 8 bit data + 2 stop             |
| 1    | 1    | 0    | Start + 8 bit data + parity +<br>1 stop |
| 1    | 1    | 1    | Start + 8 bit data + parity +<br>2 stop |

40

# ASCI RECEIVE REGISTER

Register addresses 08H and 09H hold the ASCI receive data for channel 0 and channel 1, respectively.

## **ASCI Receive Register Channel 0**

#### Mnemonic RDR0 Address 08H



Figure 38. ASCI Receive Register Channel 0

# **ASCI Receive Register Channel 1**

Mnemonic RDR1 Address 09H



Figure 39. ASCI Receive Register Channel 1

# **CSI/O CONTROL/STATUS REGISTER**

The CSI/O Control/Status Register (CNTR) is used to monitor CSI/O status, enable and disable the CSI/O, enable and disable interrupt generation, and select the data clock speed and source.



Figure 40. CSI/O Control Register (CNTR: I/O Address = 000AH)

**EF: End Flag (Bit 7).** EF is set to 1 by the CSI/O to indicate completion of an 8-bit data transmit or receive operation. If End Interrupt Enable (EIE) bit = 1 when EF is set to 1, a CPU interrupt request is generated. Program access of TRDR only occurs if EF = 1. The CSI/O clears EF to 0 when TRDR is read or written. EF is cleared to 0 during RESET and IOSTOP mode.

**EIE: End Interrupt Enable (Bit 6).** EIE is set to 1 to generate a CPU interrupt request. The interrupt request is inhibited if EIE is reset to 0. EIE is cleared to 0 during RESET.

**RE: Receive Enable (Bit 5).** A CSI/O receive operation is started by setting RE to 1. When RE is set to 1, the data clock is enabled. In internal clock mode, the data clock is output from the CKS pin. In external clock mode, the clock is input on the CKS pin. In either case, data is shifted in on the RXS

pin in synchronization with the (internal or external) data clock. After receiving 8 bits of data, the CSI/O automatically clears RE to 0, EF is set to 1, and an interrupt (if enabled by EIE = 1) is generated. RE and TE are never both set to 1 at the same time. RE is cleared to 0 during RESET and IOSTOP mode.

**TE: Transmit Enable (Bit 4).** A CSI/O transmit operation is started by setting TE to 1. When TE is set to 1, the data clock is enabled. When in internal clock mode, the data clock is output from the CKS pin. In external clock mode, the clock is input on the CKS pin. In either case, data is shifted out on the TXS pin synchronous with the (internal or external) data clock. After transmitting 8 bits of data, the CSI/O automatically clears TE to 0, sets EF to 1, and requests an interrupt if enabled by EIE = 1. TE and RE are

# DMA DESTINATION ADDRESS REGISTER CHANNEL 0

The DMA Destination Address Register Channel 0 specifies the physical destination address for channel 0 transfers. The register contains 20 bits and can specify up to 1024-KB memory addresses or up to 64-KB I/O addresses. Channel 0 destination can be memory, I/O, or memory mapped I/O. For I/O, the MS bits of this register identify the Request Handshake signal for channel 0.

## DMA Destination Address Register Channel 0 Low

Mnemonic DAR0L Address 23H



Figure 58. DMA Destination Address Register Channel 0 Low

# DMA Destination Address Register Channel 0 High

Mnemonic DAR0H Address 24H



Figure 59. DMA Destination Address Register Channel 0 High

# DMA Destination Address Register Channel 0B

Mnemonic DAR0B Address 25H



Figure 60. DMA Destination Address Register Channel 0B

If the DMA destination is in I/O space, bits 1–0 of this register select the DMA request signal for DMA0, as follows:

| Bit 1<br>(A17) | Bit 0<br>(A16) | DMA Transfer Request |
|----------------|----------------|----------------------|
| 0              | 0              | DREQ0 (external)     |
| 0              | 1              | TDR0 (ASCI0)         |
| 1              | 0              | TDR1 (ASCI1)         |
| 1              | 1              | Not Used             |
|                |                |                      |

# DMA BYTE COUNT REGISTER CHANNEL 0

The DMA Byte Count Register Channel 0 specifies the number of bytes to be transferred. This register contains 16 bits and may specify up to 64-KB transfers. When one byte is transferred, the register is decremented by one. If n bytes should be transferred, n must be stored before the DMA operation.

**Note:** All DMA Count Register channels are undefined during RESET.

#### **DMA Byte Count Register Channel 0 Low**

Mnemonic BCR0L Address 26H





## DMA Byte Count Register Channel 0 High

Mnemonic BCR0H Address 27H



Figure 62. DMA Byte Count Register 0 High

## DMA Byte Count Register Channel 1 Low

Mnemonic BCR1L Address 2EH



Figure 63. DMA Byte Count Register 1 Low

#### DMA Byte Count Register Channel 1 High

Mnemonic BCR1H Address 2FH



Figure 64. DMA Byte Count Register 1 High

# DMA/WAIT CONTROL REGISTER

The DMA/WAIT Control Register (DCNTL) controls the insertion of wait states into DMAC (and CPU) accesses of memory or I/O. Also, the register defines the Request signal

for each channel as level or edge sense. DCNTL also sets the DMA transfer mode for channel 1, which is limited to memory to/from I/O transfers.



Figure 73. DMA/WAIT Control Register (DCNTL: I/O Address = 32H)

**MWI1, MWI0: Memory Wait Insertion (Bits 7–6).** This bit specifies the number of wait states introduced into CPU or DMAC memory access cycles. MWI1 and MWI0 are set to 1 during RESET.

| MWI1 | MWIO | Wait State |
|------|------|------------|
| 0    | 0    | 0          |
| 0    | 1    | 1          |
| 1    | 0    | 2          |
| 1    | 1    | 3          |
|      |      |            |

**IWI1, IWI0: I/O Wait Insertion (Bits 5–4).** This bit specifies the number of wait states introduced into CPU or DMAC I/O access cycles. IWI1 and IWI0 are set to 1 during RESET.

| IWI1 | IWIO | Wait State |
|------|------|------------|
| 0    | 0    | 1          |
| 0    | 1    | 2          |
| 1    | 0    | 3          |
| 1    | 1    | 4          |
|      |      |            |

**Note:** These wait states are added to the 3-clock I/O cycle that is used to access the on-chip I/O registers. It is equally valid to regard these as 0 to 3 wait states added to a 4-clock external I/O cycle.

DMS1, DMS0: DMA Request Sense (Bits 3–2). DMS1 and DMS0 specify the DMA request sense for channel 0 and channel 1 respectively. When reset to 0, the input is level sense. When set to 1, the input is edge sense. DMS1 and DMS0 are cleared to 0 during RESET.

| DMSi | Sense       |
|------|-------------|
| 1    | Edge Sense  |
| 0    | Level Sense |

Typically, for an input/source device, the associated DMS bit should be programmed as 0 for level sense. The device takes a relatively long time to update its Request signal after the DMA channel reads data (in the first of the two machine cycles involved in transferring a byte).

An output/destination device takes much less time to update its Request signal after the DMA channel starts a WRITE operation to it (the second machine cycle of the two cycles involved in transferring a byte). With zero-wait state I/O cycles, a device cannot update its request signal in the required time, so edge sensing must be used.

A one-wait-state I/O cycle also does not provide sufficient time for updating, so edge sensing is again required.

**DIM1, DIMO: DMA Channel 1 I/O and Memory Mode** (Bits 1–0). Specifies the source/destination and address modifier for channel 1 memory to/from I/O transfer modes. DIM1 and DIMO are cleared to 0 during RESET.

Table 17. Channel 1 Transfer Mode

| DIM1 | DMI0 | Transfer Mode | Address<br>Increment/Decrement |
|------|------|---------------|--------------------------------|
| 0    | 0    | Memory→I/O    | MAR1 +1, IAR1 fixed            |
| 0    | 1    | Memory→I/O    | MAR1 -1, IAR1 fixed            |
| 1    | 0    | I/O→Memory    | IAR1 fixed, MAR1 +1            |
| 1    | 1    | I/O→Memory    | IAR1 fixed, MAR1 -1            |

# INTERRUPT VECTOR LOW REGISTER

Bits 7–5 of the Interrupt Vector Low Register  $(I_L)$  are used as bits 7–5 of the synthesized interrupt vector during interrupts for the INT1 and INT2 pins and for the DMAs, ASCIs,

# Interrupt Vector Low Register

Mnemonic: IL Address 33H



**RESET** (Figure 74).

Figure 74. Interrupt Vector Low Register (IL: I/O Address = 33H)

CTCs

# **INT/TRAP CONTROL REGISTER**

This register is used in handling TRAP interrupts and to enable or disable Maskable Interrupt Level 0 and the  $\overline{INT1}$  and  $\overline{INT2}$  pins.

#### INT/TRAP Control Register Mnemonics ITC Address 34H



**TRAP (Bit 7).** This bit is set to 1 when an undefined opcode is fetched. TRAP can be reset under program control by writing it with a 0; however, TRAP cannot be written with 1 under program control. TRAP is reset to 0 during RESET.

**UFO: Undefined Fetch Object (Bit 6).** When a TRAP interrupt occurs, the contents of UFO allow the starting address of the undefined instruction to be determined. This interrupt is necessary because the TRAP may occur on either the second or third byte of the opcode. UFO allows the stacked PC value to be correctly adjusted. If UFO = 0, the first opcode should be interpreted as the stacked PC-1. If UFO = 1, the first opcode address is stacked PC-2. UFO is Read-Only.

**ITE2**, **1**, **0**: **Interrupt Enable 2**, **1**, **0** (**Bits 2–0**). ITE2 and ITE1 enable and disable the external interrupt inputs

INT2 and INT1, respectively. ITEO enables and disables interrupts from:

PRTs, and CSI/O. These three bits are cleared to 0 during

- ESCC Bidirectional Centronics controller
  - External interrupt input INTO

A 1 in a bit enables the corresponding interrupt level while a 0 disables it. A RESET sets ITE0 to 1 and clears ITE1 and ITE2 to 0.

**TRAP Interrupt.** The Z8S180/Z8L180 generates a TRAP sequence when an undefined opcode fetch occurs. This feature can be used to increase software reliability, implement an *extended* instruction set, or both. TRAP may occur during opcode fetch cycles and also if an undefined opcode is fetched during the interrupt acknowledge cycle for INTO when Mode O is used.

When a TRAP sequence occurs, the Z8S180/Z8L180:

- 1. Sets the TRAP bit in the Interrupt TRAP/Control (ITC) register to 1.
- 2. Saves the current Program Counter (PC) value, reflecting the location of the undefined opcode, on the stack.
- 3. Resumes execution at logical address 0.

**Note:** If logical address 0000H is mapped to physical address 00000H, the vector is the same as for RESET. In this case, testing the TRAP bit in ITC reveals whether the restart at physical address 00000H was caused by RESET or TRAP.

## MMU COMMON BASE REGISTER

The Common Base Register (CBR) specifies the base address (on 4-KB boundaries) used to generate a 20-bit phys-

#### **MMU Common Base Register**

#### Mnemonic CBR Address 38H



Figure 78. MMU Common Base Register (CBR: I/O Address = 38H)

0 during RESET.

## **MMU BANK BASE REGISTER**

The Bank Base Register (BBR) specifies the base address (on 4-KB boundaries) used to generate a 20-bit physical ad-

#### MMU Bank Base Register

#### Mnemonic BBR Address 39H



Figure 79. MMU Bank Base Register (BBR: I/O Address = 39H)

## **MMU COMMON/BANK AREA REGISTER**

The Common/Bank Area Register (CBAR) specifies boundaries within the Z8S180/Z8L180 64-KB logical address space for up to three areas; Common Area), Bank Area and Common Area 1.

ical address for Common Area 1 accesses. All bits of CBR

dress for Bank Area accesses. All bits of BBR are reset to

are reset to 0 during RESET.

#### **MMU Common/Bank Area Register**

#### Mnemonic CBAR Address 3AH

| Bit | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--|
|     | CA3 | CA2 | CA1 | CA0 | BA3 | BA2 | BA1 | BA0 |  |
| -   | R/W |  |

Figure 80. MMU Common/Bank Area Register (CBAR: I/O Address = 3AH)

## **PACKAGE INFORMATION**



Figure 85. 64-Pin DIP Package Diagram



Figure 86. 80-Pin QFP Package Diagram