Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. # **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8S180 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 10MHz | | Co-Processors/DSP | - | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | -40°C ~ 100°C (TA) | | Security Features | - | | Package / Case | 68-LCC (J-Lead) | | Supplier Device Package | 68-PLCC | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8s18010veg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **GENERAL DESCRIPTION** (Continued) Power connections follow the conventional descriptions below: | Connection | Circuit | Device | | |------------|-----------------|-----------------|--| | Power | V <sub>CC</sub> | V <sub>DD</sub> | | | Ground | GND | V <sub>SS</sub> | | Figure 1. Z8S180/Z8L180 Functional Block Diagram # PIN IDENTIFICATION (Continued) Table 2. Pin Status During RESET, BUSACK, and SLEEP Modes | Pin Num | ber and Packa | age Type | | | | Pin Status | | |---------|---------------|----------|------------------|-----------|-----------------|-----------------|-----------------| | OED | DI OO | DID | Default | Secondary | DECET | DUG A OV | 01 555 | | QFP | PLCC | DIP | Function | Function | RESET | BUSACK | SLEEF | | 1 | 9 | 8 | NMI | | IN | IN | IN | | 2 | | | NC | | | | | | 3 | 10 | | NC | | | | | | 4 | 10 | 9 | INTO | | IN | IN | IN | | 5 | 11 | 10 | ĪNT1 | | IN | IN | IN | | 6 | 12 | 11 | ĪNT2 | | IN | IN | IN | | 7 | 13 | 12 | ST | | High | High | High | | 8 | 14 | 13 | AO | | 3T | 3T | High | | 9 | 15 | 14 | A1 | | 3T | 3T | High | | 10 | 16 | 15 | A2 | | 3T | 3T | High | | 11 | 17 | 16 | A3 | | 3T | 3T | High | | 12 | 18 | | V <sub>SS</sub> | | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | | 13 | 19 | 17 | A4 | | 3T | 3T | High | | 14 | | | NC | | | | | | 15 | 20 | 18 | A5 | | 3T | 3T | High | | 16 | 21 | 19 | A6 | | 3T | 3T | High | | 17 | 22 | 20 | Α7 | | 3T | 3T | High | | 18 | 23 | 21 | A8 | | 3T | 3T | High | | 19 | 24 | 22 | A9 | | 3T | 3T | High | | 20 | 25 | 23 | A10 | | 3T | 3T | High | | 21 | 26 | 24 | A11 | | 3T | 3T | High | | 22 | | | NC | | | | | | 23 | | | NC | | | | | | 24 | 27 | 25 | A12 | | 3T | 3T | High | | 25 | 28 | 26 | A13 | | 3T | 3T | High | | 26 | 29 | 27 | A14 | | 3T | 3T | High | | 27 | 30 | 28 | A15 | | 3T | 3T | High | | 28 | 31 | 29 | A16 | | 3T | 3T | High | | 29 | 32 | 30 | A17 | | 3T | 3T | High | | 30 | | | NC | | | | | | 31 | 33 | 31 | A18 | | 3T | 3T | High | | | | | T <sub>OUT</sub> | | N/A | OUT | OUT | | 32 | 34 | 32 | $V_{DD}$ | | V <sub>DD</sub> | $V_{DD}$ | V <sub>DD</sub> | | 33 | 35 | | A19 | | 3T | 3T | High | | 34 | 36 | 33 | V <sub>SS</sub> | | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | 35 | 37 | 34 | D0 | | 3T | 3T | 3T | | 36 | 38 | 35 | D1 | | 3T | 3T | 3T | | 37 | 39 | 36 | D2 | | 3T | 3T | 3T | | 38 | 40 | 37 | D3 | | 3T | 3T | 3T | Table 2. Pin Status During RESET, BUSACK, and SLEEP Modes (Continued) | Pin Num | ber and Packa | age Type | | | | Pin Status | | |---------|---------------|----------|---------------------|-----------------------|-------|------------|-------| | QFP | PLCC | DIP | Default<br>Function | Secondary<br>Function | RESET | BUSACK | SLEEF | | 39 | 41 | 38 | D4 | | 3T | 3T | 3T | | 40 | 42 | 39 | D5 | | 3T | 3T | 3T | | 41 | 43 | 40 | D6 | | 3T | 3T | 3T | | 42 | | | NC | | | | | | 43 | | | NC | | | | | | 44 | 44 | 41 | D7 | | 3T | 3T | 3T | | 45 | 45 | 42 | RTS0 | | High | OUT | High | | 46 | 46 | 43 | CTS0 | | IN | OUT | IN | | 47 | 47 | 44 | DCD0 | | IN | IN | IN | | 48 | 48 | 45 | TXA0 | | High | OUT | OUT | | 49 | 49 | 46 | RXA0 | | IN | IN | IN | | 50 | 50 | 47 | CKA0 | | 3T | I/O | I/O | | | | | DREQ0 | | N/A | IN | IN | | 51 | | | NC | | | | | | 52 | 51 | 48 | TXA1 | | High | OUT | OUT | | 53 | 52 | | TEST | | | | | | 54 | 53 | 49 | RXA1 | | IN | IN | IN | | 55 | 54 | 50 | CKA1 | | 3T | I/O | I/O | | | | | TEND0 | | N/A | High | High | | 56 | 55 | 51 | TXS | | High | OUT | OUT | | 57 | 56 | 52 | RXS | | IN | IN | IN | | | | | CTS1 | | N/A | IN | IN | | 58 | 57 | 53 | CKS | | 3T | I/O | I/O | | 59 | 58 | 54 | DREQ1 | | IN | 3T | IN | | 60 | 59 | 55 | TEND1 | | High | OUT | High | | 61 | 60 | 56 | HALT | | High | High | Low | | 62 | | | NC | | | | | | 63 | | | NC | | | | | | 64 | 61 | 57 | RFSH | | High | OUT | High | | 65 | 62 | 58 | ĪORQ | | High | 3T | High | | 66 | 63 | 59 | MREQ | | High | 3T | High | | 67 | 64 | 60 | Е | | Low | OUT | OUT | | 68 | 65 | 61 | M1 | | High | High | High | | 69 | 66 | 62 | WR | | High | 3T | High | | 70 | 67 | 63 | RD | | High | 3T | High | | 71 | 68 | 64 | PHI | | OUT | OUT | OUT | | 72 | 1 | 1 | V <sub>SS</sub> | | GND | GND | GND | | 73 | 2 | | V <sub>SS</sub> | | GND | GND | GND | | 74 | 3 | 2 | XTAL | | OUT | OUT | OUT | | 75 | | | NC | | | | | | | Table 4. Multiplexed Pin Descriptions | | | | | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A18/TOUT | During RESET, this pin is initialized as A18. If either the TOC1 or the TOC0 bit of the Timer Control register (TCR) is set to 1, the $T_{OUT}$ function is selected. If TOC1 and TOC0 are cleared to 0, the A18 function is selected. | | | | | | CKA0/DREQ0 | During RESET, this pin is initialized as CKAO. If either DM1 or SM1 in the DMA Mode register (DMODE) is set to 1, the DREQO function is selected. | | | | | | CKA1/TENDO | During RESET, this pin is initialized as CKA1. If the CKA1D bit in ASCI control register ch1 (CNTLA1) is set to 1, the $\overline{\text{TENDO}}$ function is selected. If the CKA1D bit is set to 0, the CKA1 function is selected. | | | | | | RXS/CTS1 | During RESET, this pin is initialized as RXS. If the CTS1E bit in the ASCI status register ch1 (STAT1) is set to 1, the $\overline{\text{CTS1}}$ function is selected. If the CTS1E bit is set to 0, the RXS function is selected. | | | | | # **OPERATION MODES** (Continued) Figure 15. Z8S180/Z8L180 IDLE Mode Exit Due To External Interrupt While the Z8S180/Z8L180 is in IDLE mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 16 depicts the timing for this sequence. After the external Master negates the Bus Request, the Z8S180/Z8L180 disables the PHI clock and remains in IDLE mode. **Note:** A response to a bus request takes 8 clock cycles longer than in normal operation. ing the bus to an external Master during STANDBY mode, when the BREXT bit in the CPU Control Register (CCR5) is 1. As described previously for SLEEP and IDLE modes, when the MPU leaves STANDBY mode due to NMI Low or an enabled INTO-INT2 Low when the IEF, flag is 1 due to an IE instruction, it starts by performing the interrupt with the return address being that of the instruction following the SLP instruction. If the Z8S180/Z8L180 leaves STANDBY mode due to an external interrupt request that's enabled in the INT/TRAP Control Register, but the IEF, bit is 0 due to a DI instruction, the processor restarts by executing the instruction(s) following the SLP instruction. If INTO, or INT1 or INT2 goes inactive before the end of the clock stabilization delay, the Z8S180/Z8L180 stays in STANDBY mode. Figure 17 indicates the timing for leaving STANDBY mode due to an interrupt request. **Note:** The Z8S180/Z8L180 takes either 64 or 2<sup>17</sup> (131,072) clocks to restart, depending on the CCR3 bit. Figure 17. Z8S180/Z8L180 STANDBY Mode Exit Due to External Interrupt While the Z8S180/Z8L180 is in STANDBY mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 18 indicates the timing of this sequence. The device takes 64 or $2^{17}$ (131,072) clock cycles to grant the bus de- pending on the CCR3 bit. The latter (not the QUICK RE-COVERY) case may be prohibitive for many demand-driven external Masters. If so, QUICK RECOVERY or IDLE mode can be used. Figure 18. Bus Granting to External Master During STANDBY Mode ## STANDARD TEST CONDITIONS The following standard test conditions apply to $\underline{DC}$ Characteristics, unless otherwise noted. All voltages are referenced to $V_{SS}$ (0V). Positive current flows into the referenced pin. All AC parameters assume a load capacitance of 100 pF. Add a 10-ns delay for each 50-pF increase in load up to a maximum of 200 pF for the data bus and 100 pF for the address and control lines. AC timing measurements are referenced to $V_{OL}$ MAX or $V_{OL}$ MIN as indicated in Figures 20 through 30 (except for CLOCK, which is referenced to the 10% and 90% points). Ordering Information lists temperature ranges and product numbers. Find package drawings in Package Information. Figure 19. AC Parameter Test Circuit #### ABSOLUTE MAXIMUM RATINGS | Item | Symbol | Value | Unit | |-----------------------|------------------|--------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3 ~ +7.0 | V | | Input Voltage | $V_{ N}$ | $-0.3 \sim V_{cc} + 0.3$ | V | | Operating Temperature | T <sub>OPR</sub> | 0 ~ 70 | °C | | Extended Temperature | T <sub>EXT</sub> | <b>−</b> 40 ~ 85 | °C | | Storage Temperature | T <sub>STG</sub> | −55 ~ +150 | °C | **Note:** Permanent damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions. If these conditions are exceeded, it could affect reliability. # AC CHARACTERISTICS—Z8S180 (Continued) Table 8. Z8S180 AC Characteristics (Continued) $V_{DD}=5V\pm10\%$ or $V_{DD}=3.3V\pm10\%$ ; 33-MHz Characteristics Apply Only to 5V Operation | | | | Z8S180 | _20 MHz | Z8S180 | -33 MHz | | |--------|-------------------|-----------------------------------------------------------|--------|-----------------------------|--------|----------------------------|------| | Number | Symbol | Item | Min | Max | Min | Max | Unit | | 32 | t <sub>INTH</sub> | INT Hold Time from PHI Fall | 10 | _ | 10 | _ | ns | | 33 | t <sub>NMIW</sub> | NMI Pulse Width | 35 | _ | 25 | _ | ns | | 34 | t <sub>BRS</sub> | BUSREQ Set-up Time to PHI Fall | 10 | _ | 10 | _ | ns | | 35 | t <sub>BRH</sub> | BUSREQ Hold Time from PHI Fall | 10 | _ | 10 | | ns | | 36 | t <sub>BAD1</sub> | PHI Rise to BUSACK Fall Delay | _ | 25 | _ | 15 | ns | | 37 | t <sub>BAD2</sub> | PHI Fall to BUSACK Rise Delay | _ | 25 | _ | 15 | ns | | 38 | t <sub>BZD</sub> | PHI Rise to Bus Floating Delay Time | | 40 | _ | 30 | ns | | 39 | t <sub>MEWH</sub> | MREQ Pulse Width (High) | 35 | _ | 25 | _ | ns | | 40 | t <sub>MEWL</sub> | MREQ Pulse Width (Low) | 35 | _ | 25 | _ | ns | | 41 | t <sub>RFD1</sub> | PHI Rise to RFSH Fall Delay | _ | 20 | _ | 15 | ns | | 42 | t <sub>RFD2</sub> | PHI Rise to RFSH Rise Delay | _ | 20 | _ | 15 | ns | | 43 | t <sub>HAD1</sub> | PHI Rise to HALT Fall Delay | _ | 15 | _ | 15 | ns | | 44 | t <sub>HAD2</sub> | PHI Rise to HALT Rise Delay | _ | 15 | _ | 15 | ns | | 45 | t <sub>DRQS</sub> | DREQ1 Set-up Time to PHI Rise | 20 | _ | 15 | _ | ns | | 46 | t <sub>DRQH</sub> | DREQ1 Hold Time from PHI Rise | 20 | _ | 15 | _ | ns | | 47 | t <sub>TED1</sub> | PHI Fall to TENDi Fall Delay | _ | 25 | _ | 15 | ns | | 48 | t <sub>TED2</sub> | PHI Fall to TENDi Rise Delay | _ | 25 | _ | 15 | ns | | 49 | t <sub>ED1</sub> | PHI Rise to E Rise Delay | _ | 30 | _ | 15 | ns | | 50 | t <sub>ED2</sub> | PHI Fall or Rise to E Fall Delay | _ | 30 | _ | 15 | ns | | 51 | P <sub>WEH</sub> | E Pulse Width (High) | 25 | _ | 20 | _ | ns | | 52 | P <sub>WEL</sub> | E Pulse Width (Low) | 50 | _ | 40 | _ | ns | | 53 | t <sub>Er</sub> | Enable Rise Time | _ | 10 | _ | 10 | ns | | 54 | t <sub>Ef</sub> | Enable Fall Time | _ | 10 | _ | 10 | ns | | 55 | t <sub>TOD</sub> | PHI Fall to Timer Output Delay | _ | 75 | _ | 50 | ns | | 56 | t <sub>STDI</sub> | CSI/O Transmit Data Delay Time (Internal Clock Operation) | _ | 2 | _ | 2 | tcyc | | 57 | t <sub>STDE</sub> | CSI/O Transmit Data Delay Time (External Clock Operation) | _ | 7.5 t <sub>CYC</sub><br>+75 | - | 75 t <sub>CYC</sub><br>+60 | ns | | 58 | t <sub>SRSI</sub> | CSI/O Receive Data Set-up Time (Internal Clock Operation) | 1 | _ | 1 | _ | tcyc | | 59 | t <sub>SRHI</sub> | CSI/O Receive Data Hold Time (Internal Clock Operation) | 1 | _ | 1 | _ | tcyc | | 60 | t <sub>SRSE</sub> | CSI/O Receive Data Set-up Time (External Clock Operation) | 1 | _ | 1 | _ | tcyc | | 61 | t <sub>SRHE</sub> | CSI/O Receive Data Hold Time (External Clock Operation) | 1 | — | 1 | _ | tcyc | | 62 | t <sub>RES</sub> | RESET Set-up Time to PHI Fall | 40 | _ | 25 | _ | ns | # **TIMING DIAGRAMS** (Continued) Figure 22. CPU Timing ( $\overline{IOC} = 0$ ) (I/O Read Cycle, I/O Write Cycle) #### Notes: $^*T_{DRQS}$ and $T_{DRQH}$ are specified for the rising edge of the clock followed by $T_3$ . Figure 23. DMA Control Signals $<sup>**</sup>T_{DRQS}$ and $T_{DRQH}$ are specified for the rising edge of the clock. Figure 29. CSI/O Receive/Transmit Timing Figure 30. Rise Time and Fall Times Data can be written into and read from the ASCI Transmit Data Register. If data is read from the ASCI Transmit Data Register, the ASCI data transmit operation is not affected by this READ operation. ASCI Receive Shift Register 0,1 (RSR0,1). This register receives data shifted in on the RXA pin. When full, data is automatically transferred to the ASCI Receive Data Register (RDR) if it is empty. If RSR is not empty when the next incoming data byte is shifted in, an overrun error occurs. This register is not program accessible. ASCI Receive Data FIFO 0,1 (RDR0, 1:I/O Address = 08H, 09H). The ASCI Receive Data Register is a read-only register. When a complete incoming data byte is assembled in RSR, it is automatically transferred to the 4 character Receive Data First-In First-Out (FIFO) memory. The oldest character in the FIFO (if any) can be read from the Receive Data Register (RDR). The next incoming data byte can be shifted into RSR while the FIFO is full. Thus, the ASCI receiver is well buffered. #### **ASCI STATUS FIFO** This four-entry FIFO contains Parity Error, Framing Error, Rx Overrun, and Break status bits associated with each char- acter in the receive data FIFO. The status of the oldest character (if any) can be read from the ASCI status registers. ### **ASCI CHANNEL CONTROL REGISTER A** Figure 33. ASCI Channel Control Register A MPE: Multi-Processor Mode Enable (Bit 7). The ASCI features a multiprocessor communication mode that utilizes an extra data bit for selective communication when a number of processors share a common serial bus. Multiprocessor data format is selected when the MP bit in CNTLB is set to 1. If multiprocessor mode is not selected (MP bit in CNTLB = 0), MPE has no effect. If multiprocessor mode is selected, MPE enables or disables the *wake-up* feature as follows. If MBE is set to 1, only received bytes in which the multiprocessor bit (MPB) = 1 can affect the RDRF and error flags. Effectively, other bytes (with MPB = 0) are *ignored* by the ASCI. If MPE is reset to 0, all bytes, regardless of the state of the MPB data bit, affect the REDR and error flags. MPE is cleared to 0 during RESET. **RE:** Receiver Enable (Bit 6). When RE is set to 1, the ASCI transmitter is enabled. When TE is reset to 0, the transmitter is disables and any transmit operation in progress is interrupted. However, the TDRE flag is not reset and the previous contents of TDRE are held. TE is cleared to 0 in IOSTOP mode during RESET. **TE:** Transmitter Enable (Bit 5). When TE is set to 1, the ASCI receiver is enabled. When $\overline{\text{TE}}$ is reset to 0, the transmitter is disabled and any transmit operation in progress is interrupted. However, the TDRE flag is not reset and the pre- ## **ASCI CHANNEL CONTROL REGISTER A (Continued)** vious contents of TDRE are held. TE is cleared to 0 in IOSTOP mode during RESET. RTSO: Request to Send Channel 0 (Bit 4 in CNTLAO Only). If bit 4 of the System Configuration Register is 0, the RTSO/TXS pin exhibits the RTSO function. RTSO allows the ASCI to control (start/stop) another communication devices transmission (for example, by connecting to that device's CTS input). RTSO is essentially a 1-bit output port, having no side effects on other ASCI registers or flags. Bit 4 in CNTLA1 is used. $$CKA1D = 1, CKA1/\overline{TENDO} pin = \overline{TENDO}$$ $$CKA1D = 0$$ , $CKA1/\overline{TEND0}$ pin = $CKA1$ These bits are cleared to 0 on reset. MPBR/EFR: Multiprocessor Bit Receive/Error Flag Reset (Bit 3). When multiprocessor mode is enabled (MP in CNTLB = 1), MPBR, when read, contains the value of the MPB bit for the most recent receive operation. When written to 0, the EFR function is selected to reset all error flags (OVRN, FE, PE and BRK in the ASEXT Register) to 0. MPBR/EFR is undefined during RESET. MOD2, 1, 0: ASCI Data Format Mode 2,1,0 (bits 2-0). These bits program the ASCI data format as follows. #### MOD2 - $= 0 \rightarrow 7$ bit data - = 1→8 bit data #### MOD1 - = 0→No parity - = 1→Parity enabled #### MOD0 - $= 0 \rightarrow 1$ stop bit - $= 1 \rightarrow 2$ stop bits The data formats available based on all combinations of MOD2, MOD1, and MOD0 are indicated in Table 9. Table 9. Data Formats | MOD2 | MOD1 | MOD0 | Data Format | |------|------|------|--------------------------------------| | 0 | 0 | 0 | Start + 7 bit data + 1 stop | | 0 | 0 | 1 | Start + 7 bit data + 2 stop | | 0 | 1 | 0 | Start + 7 bit data + parity + 1 stop | | 0 | 1 | 1 | Start + 7 bit data + parity + 2 stop | | 1 | 0 | 0 | Start + 8 bit data + 1 stop | | 1 | 0 | 1 | Start + 8 bit data + 2 stop | | 1 | 1 | 0 | Start + 8 bit data + parity + 1 stop | | 1 | 1 | 1 | Start + 8 bit data + parity + 2 stop | #### **ASCI CHANNEL CONTROL REGISTER B** ASCI Control Register B 0 (CNTLB0: I/O Address = 02H) ASCI Control Register B 1 (CNTLB1: I/O Address = 03H) Bit 7 5 0 CTS/ PS MP **MPBT** PEO DR SS2 SS1 SS<sub>0</sub> R/W R/W R/W R/W R/W R/W R/W R/W Figure 34. ASCI Channel Control Register B MPBT: Multiprocessor Bit Transmit (Bit 7). When multiprocessor communication format is selected (MP bit = 1), MPBT is used to specify the MPB data bit for transmission. If MPBT = 1, then MPB = 1 is transmitted. If MPBT = 0, then MPB = 0 is transmitted. The MPBT state is undefined during and after RESET. MP: Multiprocessor Mode (Bit 6). When MP is set to 1, the data format is configured for multiprocessor mode based on MOD2 (number of data bits) and MOD0 (number of stop bits) in CNTLA. The format is as follows: Start bit + 7 or 8 data bits + MPB bit + 1 or 2 stop bits Multiprocessor (MP = 1) format offers no provision for parity. If MP = 0, the data format is based on MOD0, MOD1, MOD2, and may include parity. The MP bit is cleared to 0 during RESET. CTS/PS: Clear to Send/Prescale (Bit 5). When read, CTS/PS reflects the state of the external CTS input. If the CTS input pin is High, CTS/PS is read as 1. **Note:** When the $\overline{CTS}$ input pin is High, the TDRE bit is inhibited (that is, held at 0). For channel 1, the $\overline{\text{CTS}}$ input is multiplexed with RXS pin (Clocked Serial Receive Data). Thus, $\overline{\text{CTS}}/\text{PS}$ is only valid when read if the channel 1 CTS1E bit = 1 and the $\overline{\text{CTS}}$ input pin function is selected. The READ data of $\overline{\text{CTS}}/\text{PS}$ is not affected by $\overline{\text{RESET}}$ . If the SS2-0 bits in this register are not 111, and the BRG mode bit in the ASEXT register is 0, then writing to this bit sets the prescale (PS) control. Under those circumstances, a 0 indicates a divide-by-10 prescale function while a 1 indicates divide-by-30. The bit resets to 0. **PEO:** Parity Even Odd (Bit 4) . PEO selects oven or odd parity. PEO does not affect the enabling/disabling of parity (MOD1 bit of CNTLA). If PEO is cleared to 0, even parity is selected. If PEO is set to 1, odd parity is selected. PEO is cleared to 0 during RESET. **DR: Divide Ratio (Bit 3).** If the X1 bit in the ASEXT register is 0, this bit specifies the divider used to obtain baud rate from the data sampling clock. If DR is reset to 0, divideby-16 is used, while if DR is set to 1, divide-by-64 is used. DR is cleared to 0 during RESET. **SS2,1,0:** Source/Speed Select 2,1,0 (Bits 2–0). First, if these bits are 111, as they are after a RESET, the CKA pin is used as a clock input, and is divided by 1, 16, or 64 depending on the DR bit and the X1 bit in the ASEXT register. If these bits are not 111 and the BRG mode bit is ASEXT is 0, then these bits specify a power-of-two divider for the PHI clock as indicated in Table 10. Setting or leaving these bits as 111 makes sense for a channel only when its CKA pin is selected for the CKA function. CKAO/CKS offers the CKAO function when bit 4 of the System Configuration Register is 0. DCDO/CKA1 offers the CKA1 function when bit 0 of the Interrupt Edge register is 1. Table 10. Divide Ratio | SS2 | SS1 | SS0 | Divide Ratio | |-----|-----|-----|----------------| | 0 | 0 | 0 | ÷1 | | 0 | 0 | 1 | ÷2 | | 0 | 1 | 0 | ÷4 | | 0 | 1 | 1 | ÷8 | | 1 | 0 | 0 | ÷16 | | 1 | 0 | 1 | ÷32 | | 1 | 1 | 0 | ÷64 | | 1 | 1 | 1 | External Clock | | | | | | ### **ASCI STATUS REGISTER 0,1** Each ASCI channel status register (STATO,1) allows interrogation of ASCI communication, error and modem control signal status, and the enabling or disabling of ASCI interrupts. Figure 35. ASCI Status Registers RDRF: Receive Data Register Full (Bit 7). RDRF is set to 1 when an incoming data byte is loaded into an empty Rx FIFO. If a framing or parity error occurs, RDRF is still set and the receive data (which generated the error) is still loaded into the FIFO. RDRF is cleared to 0 by reading RDR and most recently received character in the FIFO from IOSTOP mode, during RESET and for ASCIO if the DCDO input is auto-enabled and is negated (High). **OVRN:** Overrun Error (Bit 6). An overrun condition occurs if the receiver finishes assembling a character but the Rx FIFO is full so there is no room for the character. However, this status bit is not set until the most recent character received before the overrun becomes the oldest byte in the FIFO. This bit is cleared when software writes a 1 to the EFR bit in the CNTLA register. The bit may also be cleared by RESET in IOSTOP mode or ASCIO if the DCDO pin is auto enabled and is negated (High). **Note:** When an overrun occurs, the receiver does not place the character in the shift register into the FIFO, nor any subsequent characters, until the most recent good character enters the top of the FIFO so that OVRN is set. Software then writes a 1 to EFR to clear it. **PE: Parity Error (Bit 5).** A parity error is detected when parity checking is enabled. When the MOD1 bit in the CNTLA register is 1, a character is assembled in which the parity does not match the PEO bit in the CNTLB register. However, this status bit is not set until or unless the error character becomes the oldest one in the Rx FIFO. PE is cleared when software writes a 1 to the EFR bit in the CNTRLA register. PE is also cleared by RESET in IOSTOP mode, or on ASCIO, if the DCDO pin is auto-enabled and is negated (High). FE: Framing Error (Bit 4). A framing error is detected when the stop bit of a character is sampled as O/SPACE. However, this status bit is not set until/unless the error character becomes the oldest one in the Rx FIFO. FE is cleared when software writes a 1 to the EFR bit in the CNTLA register. FE is also cleared by RESET in IOSTOP mode, or on ASCIO, if the DCDO pin is auto-enabled and is negated (High). REI: Receive Interrupt Enable (Bit 3). RIE should be set to 1 to enable ASCI receive interrupt requests. When RIE is 1, the Receiver requests an interrupt when a character is received and RDRF is set, but only if neither DMA channel requires its request-routing field to be set to receive data from this ASCI. That is, if SM1-0 are 11 and SAR17-16 are 10, or DIM1 is 1 and IAR17-16 are 10, then ASCII does not request an interrupt for RDRF. If RIE is 1, either ASCI requests an interrupt when OVRN, PE or FE is set, and #### TIMER CONTROL REGISTER The Timer Control Register (TCR) monitors both channels (PRTO, PRT1) TMDR status. It also controls the enabling and disabling of down-counting and interrupts, and controls the output pin A18/T<sub>OUT</sub> for PRT1. Figure 46. Timer Control Register (TCR: I/O Address = 10H) TIF1: Timer Interrupt Flag 1 (Bit 7). When TMDR1 decrements to 0, TIF1 is set to 1. This condition generates an interrupt request if enabled by TIE1 = 1. TIF1 is reset to 0 when TCR is read and the higher or lower byte of TMDR1 is read. During RESET, TIF1 is cleared to 0. **TIFO:** Timer Interrupt Flag 0 (Bit 6). When TMDRO decrements to 0, TIFO is set to 1. This condition generates an interrupt request if enabled by TIEO = 1. TIFO is reset to 0 when TCR is read and the higher or lower byte of TMDRO is read. During RESET, TIFO is cleared to 0. **TIE1: Timer Interrupt Enable 1 (Bit 5).** When TIE0 is set to 1, TIF1 = 1 generates a CPU interrupt request. When TIE0 is reset to 0, the interrupt request is inhibited. During RESET, TIE0 is cleared to 0. **TOC1**, **0**: **Timer Output Control (Bits 3, 2)**. TOC1 and TOC0 control the output of PRT1 using the multiplexed A18/T<sub>OUT</sub> pin as indicated in Table 12. During RESET, TOC1 and TOC0 are cleared to 0. If bit 3 of the IAR1B register is 1, the T<sub>OUT</sub> function is selected. By programming TOC1 and TOC0, the A18/T<sub>OUT</sub> pin can be forced High, Low, or toggled when TMDR1 decrements to 0. Table 12. Timer Output Control | TOC1 | TOC0 | | Output | |------|------|-----------|----------------------------------------| | 0 | 0 | Inhibited | The A18/T <sub>OUT</sub> pin is not | | | | | affected by the PRT | | 0 | 1 | Toggled | If bit 3 of IAR1B is 1, the | | 1 | 0 | 0 | A18/T <sub>OUT</sub> pin is toggled or | | 1 | 1 | 1 | set Low or High as indicated | **TDE1**, **0**: **Timer Down Count Enable (Bits 1, 0)**. TDE1 and TDE0 enable and disable down-counting for TMDR1 and TMDR0, respectively. When TDEn (n = 0,1) is set to 1, down-counting is stopped and TMDRn is freely read or written. TDE1 and TDE0 are cleared to 0 during RESET and TMDRn does not decrement until TDEn is set to 1. ### **DMA MEMORY ADDRESS REGISTER CHANNEL 1** The DMA Memory Address Register Channel 1 specifies the physical memory address for channel 1 transfers. The address may be a destination or a source memory location. The register contains 20 bits and may specify up to 1024 KB memory addresses. # **DMA Memory Address Register, Channel 1L** Address 28H **Mnemonic MAR1L** Figure 65. DMA Memory Address Register, Channel 1L # **DMA Memory Address Register, Channel 1H** Mnemonic MAR1H Address 29H Figure 66. DMA Memory Address Register, Channel 1H # **DMA Memory Address Register, Channel 1B** Mnemonic MAR1B Address 2AH Figure 67. DMA Memory Address Register, Channel 1B ### MMU COMMON BASE REGISTER The Common Base Register (CBR) specifies the base address (on 4-KB boundaries) used to generate a 20-bit phys- ical address for Common Area 1 accesses. All bits of CBR are reset to 0 during RESET. ### **MMU Common Base Register** Mnemonic CBR Address 38H Figure 78. MMU Common Base Register (CBR: I/O Address = 38H) #### MMU BANK BASE REGISTER The Bank Base Register (BBR) specifies the base address (on 4-KB boundaries) used to generate a 20-bit physical ad- dress for Bank Area accesses. All bits of BBR are reset to 0 during RESET. ## **MMU Bank Base Register** Mnemonic BBR Address 39H Figure 79. MMU Bank Base Register (BBR: I/O Address = 39H) ### MMU COMMON/BANK AREA REGISTER The Common/Bank Area Register (CBAR) specifies boundaries within the Z8S180/Z8L180 64-KB logical address space for up to three areas; Common Area), Bank Area and Common Area 1. ## MMU Common/Bank Area Register Mnemonic CBAR Address 3AH Figure 80. MMU Common/Bank Area Register (CBAR: I/O Address = 3AH) # **PACKAGE INFORMATION** Figure 85. 64-Pin DIP Package Diagram Figure 86. 80-Pin QFP Package Diagram Figure 87. 68-Pin PLCC Package Diagram