



Welcome to **E-XFL.COM** 

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

# **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                        |
|---------------------------------|--------------------------------------------------------|
| Product Status                  | Obsolete                                               |
| Core Processor                  | Z8S180                                                 |
| Number of Cores/Bus Width       | 1 Core, 8-Bit                                          |
| Speed                           | 20MHz                                                  |
| Co-Processors/DSP               | -                                                      |
| RAM Controllers                 | DRAM                                                   |
| Graphics Acceleration           | No                                                     |
| Display & Interface Controllers | -                                                      |
| Ethernet                        | -                                                      |
| SATA                            | -                                                      |
| USB                             | -                                                      |
| Voltage - I/O                   | 5.0V                                                   |
| Operating Temperature           | 0°C ~ 70°C (TA)                                        |
| Security Features               | -                                                      |
| Package / Case                  | 80-BQFP                                                |
| Supplier Device Package         | 80-QFP                                                 |
| Purchase URL                    | https://www.e-xfl.com/product-detail/zilog/z8s18020fsc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **GENERAL DESCRIPTION** (Continued)

Power connections follow the conventional descriptions below:

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Figure 1. Z8S180/Z8L180 Functional Block Diagram

# PIN IDENTIFICATION



Figure 2. Z8S180 64-Pin DIP Pin Configuration

#### **ARCHITECTURE**

The Z180 combines a high-performance CPU core with a variety of system and I/O resources useful in a broad range of applications. The CPU core consists of five functional blocks: clock generator, bus state controller, Interrupt controller, memory management unit (MMU), and the central processing unit (CPU). The integrated I/O resources make up the remaining four functional blocks: direct memory access (DMA) control (2 channels), asynchronous serial communication interface (ASCI, 2 channels) programmable reload timers (PRT, 2 channels), and a clock serial I/O (CSI/O) channel.

**Clock Generator.** This logic generates a system clock from an external crystal or clock input. The external clock is divided by 2 or 1 and provides the timing for both internal and external devices.

**Bus State Controller.** This logic performs all of the status and bus-control activity associated with the CPU and some on-chip peripherals. Also includes wait-state timing, reset cycles, DRAM refresh, and DMA bus exchanges.

**Interrupt Controller.** This logic monitors and prioritizes the variety of internal and external interrupts and traps to provide the correct responses from the CPU. To maintain compatibility with the Z80 CPU, three different interrupts modes are supported.

Memory Management Unit. The MMU allows the user to map the memory used by the CPU (logically only 64KB) into the 1-MB addressing range supported by the Z8S180/Z8L180. The organization of the MMU object

code maintains compatibility with the Z80 CPU, while offering access to an extended memory space. Accomplished by using an effective common-area/banked-area scheme.

Central Processing Unit. The CPU is microcoded to provide a core that is object-code compatible with the Z80 CPU. It also provides a superset of the Z80 instruction set, including 8-bit multiplication. The core is modified to allow many of the instructions to execute in fewer clock cycles.

**DMA Controller.** The DMA controller provides high-speed transfers between memory and I/O devices. Transfer operations supported are memory-to-memory, memory to/from I/O, and I/O-to-I/O. Transfer modes supported are request, burst, and cycle steal. DMA transfers can access the full 1-MB address range with a block length up to 64 KB, and can cross over 64K boundaries.

#### Asynchronous Serial Communication Interface (ASCI).

The ASCI logic provides two individual full-duplex UARTs. Each channel includes a programmable baud rate generator and modem control signals. The ASCI channels can also support a multiprocessor communication format as well as break detection and generation

Programmable Reload Timers (PRT). This logic consists of two separate channels, each containing a 16-bit counter (timer) and count reload register. The time base for the counters is derived from the system clock (divided by 20) before reaching the counter. PRT channel 1 provides an optional output to allow for waveform generation.

# **ARCHITECTURE** (Continued)



Figure 7. CSI/O Block Diagram

## **OPERATION MODES** (Continued)

The Z8S180/Z8L180 leaves HALT mode in response to:

- Low on RESET
- Interrupt from an enabled on-chip source
- External request on NMI
- Enabled external request on INTO, INT1, or INT2

In case of an interrupt, the return address is the instruction following the HALT instruction. The program can either branch back to the HALT instruction to wait for another interrupt or can examine the new state of the system/application and respond appropriately.



Figure 13. HALT Timing

SLEEP Mode. This mode is entered by keeping the IOSTOP bit (ICR5) and bits 3 and 6 of the CPU Control Register (CCR3, CCR6) all zero and executing the SLP instruction. The oscillator and PHI output continue operating, but are blocked from the CPU core and DMA channels to reduce power consumption. DRAM refresh stops, but interrupts and granting to an external Master can occur. Except when the bus is granted to an external Master, A19–0 and all control signals except HALT are maintained High. HALT is Low. I/O operations continue as before the SLP instruction, except for the DMA channels.

The Z8S180/Z8L180 leaves SLEEP mode in response to a Low on RESET, an interrupt request from an on-chip source,

an external request on  $\overline{\text{NMI}}$ , or an external request on  $\overline{\text{INTO}}$ ,  $\overline{\text{INT1}}$ , or  $\overline{\text{INT2}}$ .

If an interrupt source is individually disabled, it cannot bring the Z8S180/Z8L180 out of SLEEP mode. If an interrupt source is individually enabled, and the IEF bit is 1 so that interrupts are globally enabled (by an EI instruction), the highest priority active interrupt occurs with the return address being the instruction after the SLP instruction. If an interrupt source is individually enabled, but the IEF bit is 0 so that interrupts are globally disabled (by a DI instruction), the Z8S180/Z8L180 leaves SLEEP mode by simply executing the following instruction(s).

# AC CHARACTERISTICS—Z8S180 (Continued)

Table 8. Z8S180 AC Characteristics (Continued)  $V_{DD}=5V\pm10\%$  or  $V_{DD}=3.3V\pm10\%$ ; 33-MHz Characteristics Apply Only to 5V Operation

|        |                   |                                                           | Z8S180 | —20 MHz                     | Z8S180 | -33 MHz                    |      |
|--------|-------------------|-----------------------------------------------------------|--------|-----------------------------|--------|----------------------------|------|
| Number | Symbol            | Item                                                      | Min    | Max                         | Min    | Max                        | Unit |
| 32     | t <sub>INTH</sub> | INT Hold Time from PHI Fall                               | 10     | _                           | 10     | _                          | ns   |
| 33     | t <sub>NMIW</sub> | NMI Pulse Width                                           | 35     | _                           | 25     | _                          | ns   |
| 34     | t <sub>BRS</sub>  | BUSREQ Set-up Time to PHI Fall                            | 10     | _                           | 10     | _                          | ns   |
| 35     | t <sub>BRH</sub>  | BUSREQ Hold Time from PHI Fall                            | 10     | _                           | 10     |                            | ns   |
| 36     | t <sub>BAD1</sub> | PHI Rise to BUSACK Fall Delay                             | _      | 25                          | _      | 15                         | ns   |
| 37     | t <sub>BAD2</sub> | PHI Fall to BUSACK Rise Delay                             | _      | 25                          | _      | 15                         | ns   |
| 38     | t <sub>BZD</sub>  | PHI Rise to Bus Floating Delay Time                       |        | 40                          | _      | 30                         | ns   |
| 39     | t <sub>MEWH</sub> | MREQ Pulse Width (High)                                   | 35     | _                           | 25     | _                          | ns   |
| 40     | t <sub>MEWL</sub> | MREQ Pulse Width (Low)                                    | 35     | _                           | 25     | _                          | ns   |
| 41     | t <sub>RFD1</sub> | PHI Rise to RFSH Fall Delay                               | _      | 20                          | _      | 15                         | ns   |
| 42     | t <sub>RFD2</sub> | PHI Rise to RFSH Rise Delay                               | _      | 20                          | _      | 15                         | ns   |
| 43     | t <sub>HAD1</sub> | PHI Rise to HALT Fall Delay                               | _      | 15                          | _      | 15                         | ns   |
| 44     | t <sub>HAD2</sub> | PHI Rise to HALT Rise Delay                               | _      | 15                          | _      | 15                         | ns   |
| 45     | t <sub>DRQS</sub> | DREQ1 Set-up Time to PHI Rise                             | 20     | _                           | 15     | _                          | ns   |
| 46     | t <sub>DRQH</sub> | DREQ1 Hold Time from PHI Rise                             | 20     | _                           | 15     | _                          | ns   |
| 47     | t <sub>TED1</sub> | PHI Fall to TENDi Fall Delay                              | _      | 25                          | _      | 15                         | ns   |
| 48     | t <sub>TED2</sub> | PHI Fall to TENDi Rise Delay                              | _      | 25                          | _      | 15                         | ns   |
| 49     | t <sub>ED1</sub>  | PHI Rise to E Rise Delay                                  | _      | 30                          | _      | 15                         | ns   |
| 50     | t <sub>ED2</sub>  | PHI Fall or Rise to E Fall Delay                          | _      | 30                          | _      | 15                         | ns   |
| 51     | P <sub>WEH</sub>  | E Pulse Width (High)                                      | 25     | _                           | 20     | _                          | ns   |
| 52     | P <sub>WEL</sub>  | E Pulse Width (Low)                                       | 50     | _                           | 40     | _                          | ns   |
| 53     | t <sub>Er</sub>   | Enable Rise Time                                          | _      | 10                          | _      | 10                         | ns   |
| 54     | t <sub>Ef</sub>   | Enable Fall Time                                          | _      | 10                          | _      | 10                         | ns   |
| 55     | t <sub>TOD</sub>  | PHI Fall to Timer Output Delay                            | _      | 75                          | _      | 50                         | ns   |
| 56     | t <sub>STDI</sub> | CSI/O Transmit Data Delay Time (Internal Clock Operation) | _      | 2                           | _      | 2                          | tcyc |
| 57     | t <sub>STDE</sub> | CSI/O Transmit Data Delay Time (External Clock Operation) | _      | 7.5 t <sub>CYC</sub><br>+75 | -      | 75 t <sub>CYC</sub><br>+60 | ns   |
| 58     | t <sub>SRSI</sub> | CSI/O Receive Data Set-up Time (Internal Clock Operation) | 1      | _                           | 1      | _                          | tcyc |
| 59     | t <sub>SRHI</sub> | CSI/O Receive Data Hold Time (Internal Clock Operation)   | 1      | _                           | 1      | _                          | tcyc |
| 60     | t <sub>SRSE</sub> | CSI/O Receive Data Set-up Time (External Clock Operation) | 1      | _                           | 1      | _                          | tcyc |
| 61     | t <sub>SRHE</sub> | CSI/O Receive Data Hold Time (External Clock Operation)   | 1      | _                           | 1      | _                          | tcyc |
| 62     | t <sub>RES</sub>  | RESET Set-up Time to PHI Fall                             | 40     | _                           | 25     | _                          | ns   |

# Table 8. Z8S180 AC Characteristics (Continued) $V_{DD}=5V\pm10\%$ or $V_{DD}=3.3V\pm10\%$ ; 33-MHz Characteristics Apply Only to 5V Operation

|        |                  |                                       | Z8S180- | Z8S180-20 MHz Z8S180-33 MHz |     |     |      |  |
|--------|------------------|---------------------------------------|---------|-----------------------------|-----|-----|------|--|
| Number | Symbol           | Item                                  | Min     | Max                         | Min | Max | Unit |  |
| 63     | t <sub>REH</sub> | RESET Hold Time from PHI Fall         | 25      | _                           | 15  | _   | ns   |  |
| 64     | t <sub>OSC</sub> | Oscillator Stabilization Time         | _       | 20                          | _   | 20  | ns   |  |
| 65     | t <sub>EXR</sub> | External Clock Rise Time (EXTAL)      | _       | 5                           | _   | 5   | ns   |  |
| 66     | t <sub>EXF</sub> | External Clock Fall Time (EXTAL)      | _       | 5                           | _   | 5   | ns   |  |
| 67     | t <sub>RR</sub>  | RESET Rise Time                       | _       | 50                          | _   | 50  | ms   |  |
| 68     | t <sub>RF</sub>  | RESET Fall Time                       | _       | 50                          | _   | 50  | ms   |  |
| 69     | t <sub>IR</sub>  | Input Rise Time (except EXTAL, RESET) | _       | 50                          |     | 50  | ns   |  |
| 70     | t <sub>IF</sub>  | Input Fall Time (except EXTAL, RESET) | _       | 50                          | _   | 50  | ns   |  |



Figure 24. E Clock Timing (Memory Read/Write Cycle, I/O Read/Write Cycle)



Figure 25. E Clock Timing (BUS RELEASE Mode, SLEEP Mode, SYSTEM STOP Mode)



Figure 26. E Clock Timing (Minimum Timing Example of  $\mathbf{P}_{WEL}$  and  $\mathbf{P}_{WEH})$ 

**Bit 2 LNIO.** This bit controls the drive capability of certain external I/O pins of the Z8S180/Z8L180. When this bit is set to 1, the output drive capability of the following pins is reduced to 33 percent of the original drive capability:

| RTS0       | TxS        |
|------------|------------|
| CKA1/TENDO | CKA0/DREQ0 |
| TXA0       | TXA1       |
| TENDi      | CKS        |

**Bit 1 LNCPUCTL.** This bit controls the drive capability of the CPU Control pins. When this bit is set to 1, the output drive capability of the following pins is reduced to 33 percent of the original drive capability:

| BUSACK | RD   |
|--------|------|
| WR     | M1   |
| MREQ   | ĪORQ |
| RFSH   | HALT |
| Е      | TEST |
| ST     |      |

**Bit O LNAD/DATA.** This bit controls the drive capability of the Address/Data bus output drivers. If this bit is set to 1, the output drive capability of the Address and Data bus outputs is reduced to 33 percent of its original drive capability.

# **ASCI CHANNEL CONTROL REGISTER A (Continued)**

vious contents of TDRE are held. TE is cleared to 0 in IOSTOP mode during RESET.

RTSO: Request to Send Channel 0 (Bit 4 in CNTLAO Only). If bit 4 of the System Configuration Register is 0, the RTSO/TXS pin exhibits the RTSO function. RTSO allows the ASCI to control (start/stop) another communication devices transmission (for example, by connecting to that device's CTS input). RTSO is essentially a 1-bit output port, having no side effects on other ASCI registers or flags.

Bit 4 in CNTLA1 is used.

$$CKA1D = 1, CKA1/\overline{TENDO} pin = \overline{TENDO}$$

$$CKA1D = 0$$
,  $CKA1/\overline{TEND0}$  pin =  $CKA1$ 

These bits are cleared to 0 on reset.

MPBR/EFR: Multiprocessor Bit Receive/Error Flag Reset (Bit 3). When multiprocessor mode is enabled (MP in CNTLB = 1), MPBR, when read, contains the value of the MPB bit for the most recent receive operation. When written to 0, the EFR function is selected to reset all error flags (OVRN, FE, PE and BRK in the ASEXT Register) to 0. MPBR/EFR is undefined during RESET.

MOD2, 1, 0: ASCI Data Format Mode 2,1,0 (bits 2-0).

These bits program the ASCI data format as follows.

#### MOD2

- $= 0 \rightarrow 7$  bit data
- = 1→8 bit data

#### MOD1

- = 0→No parity
- = 1→Parity enabled

#### MOD0

- $= 0 \rightarrow 1$  stop bit
- $= 1 \rightarrow 2$  stop bits

The data formats available based on all combinations of MOD2, MOD1, and MOD0 are indicated in Table 9.

Table 9. Data Formats

| MOD2 | MOD1 | MOD0 | Data Format                          |
|------|------|------|--------------------------------------|
| 0    | 0    | 0    | Start + 7 bit data + 1 stop          |
| 0    | 0    | 1    | Start + 7 bit data + 2 stop          |
| 0    | 1    | 0    | Start + 7 bit data + parity + 1 stop |
| 0    | 1    | 1    | Start + 7 bit data + parity + 2 stop |
| 1    | 0    | 0    | Start + 8 bit data + 1 stop          |
| 1    | 0    | 1    | Start + 8 bit data + 2 stop          |
| 1    | 1    | 0    | Start + 8 bit data + parity + 1 stop |
| 1    | 1    | 1    | Start + 8 bit data + parity + 2 stop |

## **ASCI STATUS REGISTER 0,1**

Each ASCI channel status register (STATO,1) allows interrogation of ASCI communication, error and modem control

signal status, and the enabling or disabling of ASCI interrupts.



Figure 35. ASCI Status Registers

RDRF: Receive Data Register Full (Bit 7). RDRF is set to 1 when an incoming data byte is loaded into an empty Rx FIFO. If a framing or parity error occurs, RDRF is still set and the receive data (which generated the error) is still loaded into the FIFO. RDRF is cleared to 0 by reading RDR and most recently received character in the FIFO from IOSTOP mode, during RESET and for ASCIO if the DCDO input is auto-enabled and is negated (High).

**OVRN:** Overrun Error (Bit 6). An overrun condition occurs if the receiver finishes assembling a character but the Rx FIFO is full so there is no room for the character. However, this status bit is not set until the most recent character received before the overrun becomes the oldest byte in the FIFO. This bit is cleared when software writes a 1 to the EFR bit in the CNTLA register. The bit may also be cleared by RESET in IOSTOP mode or ASCIO if the DCDO pin is auto enabled and is negated (High).

**Note:** When an overrun occurs, the receiver does not place the character in the shift register into the FIFO, nor any subsequent characters, until the most recent good character enters the top of the FIFO so that OVRN is set. Software then writes a 1 to EFR to clear it.

**PE: Parity Error (Bit 5).** A parity error is detected when parity checking is enabled. When the MOD1 bit in the

CNTLA register is 1, a character is assembled in which the parity does not match the PEO bit in the CNTLB register. However, this status bit is not set until or unless the error character becomes the oldest one in the Rx FIFO. PE is cleared when software writes a 1 to the EFR bit in the CNTRLA register. PE is also cleared by RESET in IOSTOP mode, or on ASCIO, if the DCDO pin is auto-enabled and is negated (High).

FE: Framing Error (Bit 4). A framing error is detected when the stop bit of a character is sampled as O/SPACE. However, this status bit is not set until/unless the error character becomes the oldest one in the Rx FIFO. FE is cleared when software writes a 1 to the EFR bit in the CNTLA register. FE is also cleared by RESET in IOSTOP mode, or on ASCIO, if the DCDO pin is auto-enabled and is negated (High).

REI: Receive Interrupt Enable (Bit 3). RIE should be set to 1 to enable ASCI receive interrupt requests. When RIE is 1, the Receiver requests an interrupt when a character is received and RDRF is set, but only if neither DMA channel requires its request-routing field to be set to receive data from this ASCI. That is, if SM1-0 are 11 and SAR17-16 are 10, or DIM1 is 1 and IAR17-16 are 10, then ASCII does not request an interrupt for RDRF. If RIE is 1, either ASCI requests an interrupt when OVRN, PE or FE is set, and

#### **ASCI RECEIVE REGISTER**

Register addresses 08H and 09H hold the ASCI receive data for channel 0 and channel 1, respectively.

# **ASCI Receive Register Channel 0**

#### Mnemonic RDR0 Address 08H



Figure 38. ASCI Receive Register Channel 0

# **ASCI Receive Register Channel 1**

## Mnemonic RDR1 Address 09H



Figure 39. ASCI Receive Register Channel 1

#### CSI/O CONTROL/STATUS REGISTER

The CSI/O Control/Status Register (CNTR) is used to monitor CSI/O status, enable and disable the CSI/O, enable and

disable interrupt generation, and select the data clock speed and source.



Figure 40. CSI/O Control Register (CNTR: I/O Address = 000AH)

**EF:** End Flag (Bit 7). EF is set to 1 by the CSI/O to indicate completion of an 8-bit data transmit or receive operation. If End Interrupt Enable (EIE) bit = 1 when EF is set to 1, a CPU interrupt request is generated. Program access of TRDR only occurs if EF = 1. The CSI/O clears EF to 0 when TRDR is read or written. EF is cleared to 0 during RESET and IOSTOP mode.

**EIE:** End Interrupt Enable (Bit 6). EIE is set to 1 to generate a CPU interrupt request. The interrupt request is inhibited if EIE is reset to 0. EIE is cleared to 0 during RESET.

**RE:** Receive Enable (Bit 5). A CSI/O receive operation is started by setting RE to 1. When RE is set to 1, the data clock is enabled. In internal clock mode, the data clock is output from the CKS pin. In external clock mode, the clock is input on the CKS pin. In either case, data is shifted in on the RXS

pin in synchronization with the (internal or external) data clock. After receiving 8 bits of data, the CSI/O automatically clears RE to 0, EF is set to 1, and an interrupt (if enabled by EIE = 1) is generated. RE and TE are never both set to 1 at the same time. RE is cleared to 0 during RESET and IOSTOP mode.

**TE: Transmit Enable (Bit 4).** A CSI/O transmit operation is started by setting TE to 1. When TE is set to 1, the data clock is enabled. When in internal clock mode, the data clock is output from the CKS pin. In external clock mode, the clock is input on the CKS pin. In either case, data is shifted out on the TXS pin synchronous with the (internal or external) data clock. After transmitting 8 bits of data, the CSI/O automatically clears TE to 0, sets EF to 1, and requests an interrupt if enabled by EIE = 1. TE and RE are

#### TIMER CONTROL REGISTER

The Timer Control Register (TCR) monitors both channels (PRTO, PRT1) TMDR status. It also controls the enabling

and disabling of down-counting and interrupts, and controls the output pin A18/T<sub>OUT</sub> for PRT1.



Figure 46. Timer Control Register (TCR: I/O Address = 10H)

TIF1: Timer Interrupt Flag 1 (Bit 7). When TMDR1 decrements to 0, TIF1 is set to 1. This condition generates an interrupt request if enabled by TIE1 = 1. TIF1 is reset to 0 when TCR is read and the higher or lower byte of TMDR1 is read. During RESET, TIF1 is cleared to 0.

**TIFO:** Timer Interrupt Flag 0 (Bit 6). When TMDRO decrements to 0, TIFO is set to 1. This condition generates an interrupt request if enabled by TIEO = 1. TIFO is reset to 0 when TCR is read and the higher or lower byte of TMDRO is read. During RESET, TIFO is cleared to 0.

**TIE1: Timer Interrupt Enable 1 (Bit 5).** When TIE0 is set to 1, TIF1 = 1 generates a CPU interrupt request. When TIE0 is reset to 0, the interrupt request is inhibited. During RESET, TIE0 is cleared to 0.

**TOC1**, **0**: **Timer Output Control (Bits 3, 2)**. TOC1 and TOC0 control the output of PRT1 using the multiplexed A18/T<sub>OUT</sub> pin as indicated in Table 12. During RESET, TOC1 and TOC0 are cleared to 0. If bit 3 of the IAR1B register is 1, the T<sub>OUT</sub> function is selected. By programming

TOC1 and TOC0, the A18/T<sub>OUT</sub> pin can be forced High, Low, or toggled when TMDR1 decrements to 0.

Table 12. Timer Output Control

| TOC1 | TOC0 |           | Output                                 |
|------|------|-----------|----------------------------------------|
| 0    | 0    | Inhibited | The A18/T <sub>OUT</sub> pin is not    |
|      |      |           | affected by the PRT                    |
| 0    | 1    | Toggled   | If bit 3 of IAR1B is 1, the            |
| 1    | 0    | 0         | A18/T <sub>OUT</sub> pin is toggled or |
| 1    | 1    | 1         | set Low or High as indicated           |

**TDE1**, **0**: **Timer Down Count Enable (Bits 1, 0)**. TDE1 and TDE0 enable and disable down-counting for TMDR1 and TMDR0, respectively. When TDEn (n = 0,1) is set to 1, down-counting is stopped and TMDRn is freely read or written. TDE1 and TDE0 are cleared to 0 during RESET and TMDRn does not decrement until TDEn is set to 1.

### **CLOCK MULTIPLIER REGISTER**

(Z180 MPU Address 1EH)



Figure 54. Clock Multiplier Register

Bit 7. X2 Clock Multiplier Mode. When this bit is set to 1, the programmer can double the internal clock speed from the speed of the external clock. This feature only operates effectively with frequencies of 10–16 MHz (20–32 MHz internal). When this bit is set to 0, the Z8S180/Z8L180 device operates in normal mode. At power-up, this feature is disabled.

**Bit 6. Low Noise Crystal Option.** Setting this bit to 1 enables the low-noise option for the EXTAL and XTAL pins. This option reduces the gain in addition to reducing the output drive capability to 30% of its original drive capability. The Low Noise Crystal Option is recommended in the use of crystals for PCMCIA applications, where the crystal may be driven too hard by the oscillator. Setting this bit to 0 is selected for normal operation of the EXTAL and XTAL pins. The default for this bit is 0.

**Note:** Operating restrictions for device operation are listed below. If a low-noise option is required, and normal device operation is required, use the clock multiplier feature.

Table 13. Low Noise Option

| Low Noise<br>ADDR 1E, bit 6 = 1 | Normal ADDR 1E, bit $6 = 0$ |  |
|---------------------------------|-----------------------------|--|
| 20 MHz @ 4.5V, 100°C            | 33 MHz @ 4.5V, 100°C        |  |
| 10 MHz @ 3.0V, 100°C            | 20 MHz @ 3.0V, 100°C        |  |

#### DMA DESTINATION ADDRESS REGISTER CHANNEL 0

The DMA Destination Address Register Channel 0 specifies the physical destination address for channel 0 transfers. The register contains 20 bits and can specify up to 1024-KB memory addresses or up to 64-KB I/O addresses. Channel 0 destination can be memory, I/O, or memory mapped I/O. For I/O, the MS bits of this register identify the Request Handshake signal for channel 0.

# DMA Destination Address Register Channel 0 Low

Mnemonic DAR0L Address 23H



Figure 58. DMA Destination Address Register Channel 0 Low

# **DMA Destination Address Register Channel 0 High**

Mnemonic DAR0H Address 24H



Figure 59. DMA Destination Address Register Channel 0 High

# DMA Destination Address Register Channel OB

Mnemonic DAR0B Address 25H



Figure 60. DMA Destination Address Register Channel OB

If the DMA destination is in I/O space, bits 1–0 of this register select the DMA request signal for DMA0, as follows:

| Bit 1<br>(A17) | Bit 0<br>(A16) | DMA Transfer Request |
|----------------|----------------|----------------------|
| 0              | 0              | DREQ0 (external)     |
| 0              | 1              | TDR0 (ASCI0)         |
| 1              | 0              | TDR1 (ASCI1)         |
| 1              | 1              | Not Used             |

#### **DMA/WAIT CONTROL REGISTER**

The DMA/WAIT Control Register (DCNTL) controls the insertion of wait states into DMAC (and CPU) accesses of memory or I/O. Also, the register defines the Request signal

for each channel as level or edge sense. DCNTL also sets the DMA transfer mode for channel 1, which is limited to memory to/from I/O transfers.



Figure 73. DMA/WAIT Control Register (DCNTL: I/O Address = 32H)

MWI1, MWI0: Memory Wait Insertion (Bits 7–6). This bit specifies the number of wait states introduced into CPU or DMAC memory access cycles. MWI1 and MWI0 are set to 1 during RESET.

| MWI1 | MWIO | Wait State |
|------|------|------------|
| 0    | 0    | 0          |
| 0    | 1    | 1          |
| 1    | 0    | 2          |
| 1    | 1    | 3          |

**IWI1, IWI0:** I/O Wait Insertion (Bits 5–4). This bit specifies the number of wait states introduced into CPU or DMAC I/O access cycles. IWI1 and IWI0 are set to 1 during RESET.

| IWIO | Wait State       |
|------|------------------|
| 0    | 1                |
| 1    | 2                |
| 0    | 3                |
| 1    | 4                |
|      | 0<br>1<br>0<br>1 |

**Note:** These wait states are added to the 3-clock I/O cycle that is used to access the on-chip I/O registers. It is equally valid to regard these as 0 to 3 wait states added to a 4-clock external I/O cycle.

**DMS1**, **DMS0**: **DMA** Request Sense (Bits 3–2). DMS1 and DMS0 specify the DMA request sense for channel 0 and channel 1 respectively. When reset to 0, the input is level sense. When set to 1, the input is edge sense. DMS1 and DMS0 are cleared to 0 during RESET.

| DMSi | Sense<br>Edge Sense |  |
|------|---------------------|--|
| 1    |                     |  |
| 0    | Level Sense         |  |

Typically, for an input/source device, the associated DMS bit should be programmed as 0 for level sense. The device takes a relatively long time to update its Request signal after the DMA channel reads data (in the first of the two machine cycles involved in transferring a byte).

An output/destination device takes much less time to update its Request signal after the DMA channel starts a WRITE operation to it (the second machine cycle of the two cycles involved in transferring a byte). With zero-wait state I/O cycles, a device cannot update its request signal in the required time, so edge sensing must be used.

A one-wait-state I/O cycle also does not provide sufficient time for updating, so edge sensing is again required.

**DIM1**, **DIM0**: **DMA Channel 1 I/O** and **Memory Mode (Bits 1–0)**. Specifies the source/destination and address modifier for channel 1 memory to/from I/O transfer modes. DIM1 and DIM0 are cleared to 0 during RESET.

Table 17. Channel 1 Transfer Mode

| DIM1  | DMIO   | Transfer Mode  | Address<br>Increment/Decrement |  |  |
|-------|--------|----------------|--------------------------------|--|--|
| DIIVI | DIVIIO | Transfer Wiode | mcrement/Decrement             |  |  |
| 0     | 0      | Memory→I/O     | MAR1 +1, IAR1 fixed            |  |  |
| 0     | 1      | Memory→I/O     | MAR1 -1, IAR1 fixed            |  |  |
| 1     | 0      | I/O→Memory     | IAR1 fixed, MAR1 +1            |  |  |
| 1     | 1      | I/O→Memory     | IAR1 fixed, MAR1 -1            |  |  |



Figure 76. TRAP Timing—3<sup>rd</sup> Opcode Undefined

#### REFRESH CONTROL REGISTER

# Mnemonic RCR Address 36H



Figure 77. Refresh Control Register (RCR: I/O Address = 36H)

The Refresh Control Register (RCR) specifies the interval and length of refresh cycles, while enabling or disabling the refresh function.

**REFE:** Refresh Enable (Bit 7). REFE = 0 disables the refresh controller, while REFE = 1 enables refresh cycle insertion. REFE is set to 1 during RESET.

**REFW:** Refresh Wait (Bit 6). REFW = 0 causes the refresh cycle to be two clocks in duration. REFW = 1 causes the refresh cycle to be three clocks in duration by adding a refresh wait cycle (TRW). REFW is set to 1 during RESET.

**CYC1, 0: Cycle Interval (Bit 1,0).** CYC1 and CYC0 specify the interval (in clock cycles) between refresh cycles. When dynamic RAM requires 128 refresh cycles every 2 ms (or 256 cycles in every 4 ms), the required refresh interval is less than or equal to 15.625 μs. Thus, the underlined values indicate the best refresh interval depending on CPU clock frequency. CYC0 and CYC1 are cleared to 0 during RESET (see Table 18).

Table 18. DRAM Refresh Intervals

|      |      |                    | Time Interval     |                    |                 |                 |                 |
|------|------|--------------------|-------------------|--------------------|-----------------|-----------------|-----------------|
| CYC1 | CYC0 | Insertion Interval | PHI: 10 MHz       | 8 MHz              | 6 MHz           | 4 MHz           | 2.5 MHz         |
| 0    | 0    | 10 states          | (1.0 <i>µ</i> s)* | (1.25 <i>µ</i> s)* | 1.66 <i>μ</i> s | 2.5 <i>μ</i> s  | 4.0 <i>μ</i> s  |
| 0    | 1    | 20 states          | (2.0 µs)*         | (2.5 <i>μ</i> s)*  | 3.3 <i>μ</i> s  | 5.0 <i>μ</i> s  | 8.0 <i>μ</i> s  |
| 1    | 0    | 40 states          | (4.0 μs)*         | (5.0 <i>μ</i> s)*  | 6.6 <i>μ</i> s  | 10.0 <i>μ</i> s | 16.0 <i>μ</i> s |
| 1    | 1    | 80 states          | (8.0 µs)*         | (10.0 µs)*         | 13.3 <i>μ</i> s | 20.0 μs         | 32.0 <i>μ</i> s |

Note: \*calculated interval.

Refresh Control and Reset. After RESET, based on the initialized value of RCR, refresh cycles occur with an interval of 10 clock cycles and be 3 clock cycles in duration.

## **Dynamic RAM Refresh Operation**

- 1. Refresh Cycle insertion is stopped when the CPU is in the following states:
  - a. During RESET
  - b. When the bus is released in response to BUSREQ
  - c. During SLEEP mode
  - d. During  $\overline{WAIT}$  states
- 2. Refresh cycles are suppressed when the bus is released in response to BUSREQ. However, the refresh timer continues to operate. The time at which the first refresh cycle occurs after the Z8S180/Z8L180 reacquires the bus depends on the refresh timer. This cycle offers no timing relationship with the bus exchange.
- 3. Refresh cycles are suppressed during SLEEP mode. If a refresh cycle is requested during SLEEP mode, the refresh cycle request is internally latched (until replaced with the next refresh request). The latched refresh cycle is inserted at the end of the first machine cycle after SLEEP mode is exited. After this initial cycle, the time at which the next refresh cycle occurs depends on the refresh time and offers no relationship with the exit from SLEEP mode.
- 4. The refresh address is incremented by one for each successful refresh cycle, not for each refresh. Thus, independent of the number of missed refresh requests, each refresh bus cycle uses a refresh address incremented by one from that of the previous refresh bus cycles.

# **PACKAGE INFORMATION**



Figure 85. 64-Pin DIP Package Diagram



Figure 86. 80-Pin QFP Package Diagram



Figure 87. 68-Pin PLCC Package Diagram