Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. # **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8S180 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 20MHz | | Co-Processors/DSP | - | | RAM Controllers | DRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | 0°C ~ 70°C (TA) | | Security Features | - | | Package / Case | 64-DIP (0.750", 19.05mm) | | Supplier Device Package | 64-DIP | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8s18020psg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **GENERAL DESCRIPTION** (Continued) Power connections follow the conventional descriptions below: | Connection | Circuit | Device | | |------------|-----------------|-----------------|--| | Power | V <sub>CC</sub> | V <sub>DD</sub> | | | Ground | GND | V <sub>SS</sub> | | Figure 1. Z8S180/Z8L180 Functional Block Diagram # PIN IDENTIFICATION (Continued) Figure 3. Z8S180/Z8L180 68-Pin PLCC Pin Configuration # PIN IDENTIFICATION (Continued) Table 2. Pin Status During RESET, BUSACK, and SLEEP Modes | Pin Num | ber and Packa | age Type | | | | Pin Status | | |----------|---------------|----------|---------------------|-----------------------|-----------------|-----------------|-----------------| | QFP | PLCC | DIP | Default<br>Function | Secondary<br>Function | RESET | BUSACK | SLEEP | | | | | NMI | runction | | | | | 1 | 9 | 8 | | | IN | IN | IN | | 3 | | | NC | | | | | | | 10 | 9 | NC<br>INTO | | INI | INI | INI | | 4 | | 10 | INTO<br>INT1 | | IN | IN | IN | | 5 | 11<br>12 | 11 | INT 1 | | IN<br>IN | IN<br>IN | IN<br>IN | | 6<br>7 | 13 | 12 | ST | | | | | | | 14 | | | | High | High | High | | 9 | 15 | 13<br>14 | A0 | | 3T<br>3T | 3T<br>3T | High | | 10 | 16 | 15 | A1 | | 3T | | High | | | 17 | 16 | A2<br>A3 | | 3T | 3T<br>3T | High | | 11 | 17 | 10 | | | | | High | | | | 47 | V <sub>SS</sub> | | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | 13 | 19 | 17 | A4 | | 3T | 3T | High | | 14 | 00 | 40 | NC | | 0.7 | 0.7 | | | 15 | 20 | 18 | A5 | | 3T | 3T | High | | 16 | 21 | 19 | A6 | | 3T | 3T | High | | 17 | 22 | 20 | A7 | | 3T | 3T | High | | 18 | 23 | 21 | A8 | | 3T | 3T | High | | 19 | 24 | 22 | A9 | | 3T | 3T | High | | 20 | 25 | 23 | A10 | | 3T | 3T | High | | 21 | 26 | 24 | A11 | | 3T | 3T | High | | 22 | | | NC | | | | | | 23 | 0.7 | 0.5 | NC<br>A 1 2 | | 0.7 | O.T. | 11.1 | | 24 | 27 | 25 | A12 | | 3T | 3T | High | | 25 | 28 | 26 | A13 | | 3T | 3T | High | | 26<br>27 | 29<br>30 | 27 | A14 | | 3T<br>3T | 3T | High | | 28 | 30 | 28<br>29 | A15<br>A16 | | 31<br>3T | 3T<br>3T | High<br>High | | 29 | 31 | 30 | A16 | | 31<br>3T | 3T | High | | 30 | ٥٧ | 30 | NC | | <b>ا</b> ا | <u>ی</u> ا | піуп | | 31 | 33 | 31 | A18 | | 3T | 3T | High | | JI | JJ | JI | | | N/A | OUT | OUT | | 22 | 2.4 | 20 | T <sub>OUT</sub> | | | | | | 32 | 34 | 32 | V <sub>DD</sub> | | V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> | | 33 | 35 | | A19 | | 3T | 3T | High | | 34 | 36 | 33 | V <sub>SS</sub> | | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | | 35 | 37 | 34 | D0 | | 3T | 3T | 3T | | 36 | 38 | 35 | D1 | | 3T | 3T | 3T | | 37 | 39 | 36 | D2 | | 3T | 3T | 3T | | 38 | 40 | 37 | D3 | | 3T | 3T | 3T | | | Table 4. Multiplexed Pin Descriptions | | | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A18/TOUT | During RESET, this pin is initialized as A18. If either the TOC1 or the TOC0 bit of the Timer Control register (TCR) is set to 1, the T <sub>OUT</sub> function is selected. If TOC1 and TOC0 are cleared to 0, the A18 function is selected. | | | | | | | CKA0/DREQ0 | During RESET, this pin is initialized as CKAO. If either DM1 or SM1 in the DMA Mode register (DMODE) is set to 1, the DREQO function is selected. | | | | | | | CKA1/TENDO | During RESET, this pin is initialized as CKA1. If the CKA1D bit in ASCI control register ch1 (CNTLA1) is set to 1, the $\overline{\text{TENDO}}$ function is selected. If the CKA1D bit is set to 0, the CKA1 function is selected. | | | | | | | RXS/CTS1 | During RESET, this pin is initialized as RXS. If the CTS1E bit in the ASCI status register ch1 (STAT1) is set to 1, the $\overline{\text{CTS1}}$ function is selected. If the CTS1E bit is set to 0, the RXS function is selected. | | | | | | #### **OPERATION MODES** **Z80** versus **64180** Compatibility. The Z8S180/Z8L180 is descended from two different "ancestor" processors, ZiLOG's original Z80 and the Hitachi 64180. The Operating Mode Control Register (OMCR), illustrated in Figure 8, can be programmed to select between certain Z80 and 64180 differences. Figure 8. Operating Control Register (OMCR: I/O Address = 3EH) M1E ( $\overline{M1}$ Enable). This bit controls the $\overline{M1}$ output and is set to a 1 during RESET. When M1E = 1, the $\overline{\text{M1}}$ output is asserted Low during opcode fetch cycles, Interrupt Acknowledge cycles, and the first machine cycle of an $\overline{\text{NMI}}$ acknowledge. On the Z8S180/Z8L180, this choice makes the processor fetch a RETI instruction one time. When fetching a RETI from a zero-wait-state memory location, the processor uses three clock bus cycles. These bus cycles are not fully Z80-timing compatible. When M1E = 0, the processor does not drive $\overline{\text{M1}}$ Low during the instruction fetch cycles. After fetching a RETI instruction with normal timing, the processor goes back and refetches the instruction using fully Z80-compatible cycles that include driving $\overline{\text{M1}}$ Low. This option may be required by some external Z80 peripherals to properly decode the RETI instruction. Figure 9 and Table 5 show the RETI sequence when M1E is 0. Figure 9. RETI Instruction Sequence with M1E = 0 ## **OPERATION MODES** (Continued) | Table 5. F | RETI Control | Signal | States | |------------|--------------|--------|--------| |------------|--------------|--------|--------| | Machine<br>Cycle | States | Address | Data | RD | WR | MREQ | ĪORQ | M1<br>M1E=<br>1 | M1<br>M1E =<br>0 | HALT | ST | |------------------|--------|------------|---------|----|----|------|------|-----------------|------------------|------|----| | 1 | T1-T3 | 1st Opcode | EDH | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | 2 | T1-T3 | 2nd Opcode | 4DH | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 3 | T1-T3 | 1st Opcode | EDH | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | | | Ti | NA | 3-state | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 4 | T1-T3 | 2nd Opcode | 4DH | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 5 | T1-T3 | SP | Data | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 6 | T1-T3 | SP + 1 | Data | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | $\overline{\text{M1TE}}$ ( $\overline{\text{M1}}$ Temporary Enable). This bit controls the temporary assertion of the $\overline{\text{M1}}$ signal. It is always read back as a 1 and is set to 1 during RESET. When M1E is set to 0 to accommodate certain external Z80 peripheral(s), those same device(s) may require a pulse on M1 after programming certain of their registers to complete the function being programmed. For example, when a control word is written to the Z80 PIO to enable interrupts, no enable actually takes place until the PIO sees an active $\overline{\text{M1}}$ signal. When $\overline{\text{M1TE}} = 1$ , there is no change in the operation of the $\overline{\text{M1}}$ signal, and M1E controls its function. When $\overline{\text{M1TE}} = 0$ , the $\overline{\text{M1}}$ output is asserted during the next opcode fetch cycle regardless of the state programmed into the M1E bit. This condition is only momentary (one time) and it is not necessary to preprogram a 1 to disable the function (see Figure 10). Figure 10. M1 Temporary Enable Timing IOC (I/O Compatibility). This bit controls the timing of the $\overline{\text{IORO}}$ and $\overline{\text{RD}}$ signals. The bit is set to 1 by RESET. When $\overline{\mathsf{IOC}} = 1$ , the $\overline{\mathsf{IORQ}}$ and $\overline{\mathsf{RD}}$ signals function the same as the Z64180 (Figure 11). # **TIMING DIAGRAMS** Note: \*Memory Read/Write Cycle timing is the same as I/O Read/Write Cycle except there are no automatic wait states $(T_W)$ , and $\overline{MREQ}$ is active instead of $\overline{IORQ}$ . Figure 20. CPU Timing (Opcode Fetch Cycle, Memory Read Cycle, Memory Write Cycle, I/O Write Cycle, I/O Read Cycle) Figure 21. CPU Timing (INTO Acknowledge Cycle, Refresh Cycle, BUS RELEASE Mode, HALT Mode, SLEEP Mode, SYSTEM STOP Mode) Figure 24. E Clock Timing (Memory Read/Write Cycle, I/O Read/Write Cycle) Figure 25. E Clock Timing (BUS RELEASE Mode, SLEEP Mode, SYSTEM STOP Mode) Figure 26. E Clock Timing (Minimum Timing Example of $\mathbf{P}_{WEL}$ and $\mathbf{P}_{WEH})$ #### **ASCI REGISTER DESCRIPTION** Figure 32. ASCI Block Diagram ASCI Transmit Shift Register 0,1. When the ASCI Transmit Shift Register (TSR) receives data from the ASCI Transmit Data Register (TDR), the data is shifted out to the TXA pin. When transmission is completed, the next byte (if available) is automatically loaded from TDR into TSR and the next transmission starts. If no data is available for trans- mission, TSR idles by outputting a continuous High level. This register is not program-accessible ASCI Transmit Data Register 0,1 (TDR0, 1: I/O address = 06H, 07H). Data written to the ASCI Transmit Data Register is transferred to the TSR as soon as TSR is empty. Data can be written while TSR is shifting out the previous byte of data. Thus, the ASCI transmitter is double buffered. never both set to 1 at the same time. TE is cleared to 0 during RESET and IOSTOP mode. SS2, 1, 0: Speed Select 2, 1, 0 (Bits 2–0). SS2, SS1 and SS0 select the CSI/O transmit/receive clock source and speed. SS2, SS1 and SS0 are all set to 1 during RESET. Table 11 indicates CSI/O Baud Rate Selection. Table 11. CSI/O Baud Rate Selection | SS2 | SS1 | SS0 | Divide Ratio | |-----|-----|-----|-----------------------------------------| | 0 | 0 | 0 | ÷20 | | 0 | 0 | 1 | ÷40 | | 0 | 1 | 0 | ÷80 | | 0 | 1 | 1 | ÷160 | | 1 | 0 | 0 | ÷320 | | 1 | 0 | 1 | ÷640 | | 1 | 1 | 0 | ÷1280 | | 1 | 1 | 1 | External Clock Input<br>(Less Than ÷20) | After $\overline{\text{RESET}}$ , the CKS pin is configured as an external clock input (SS2, SS1, SS0 = 1). Changing these values causes CKS to become an output pin and the selected clock is output when transmit or receive operations are enabled. # CSI/O Transmit/Receive Data Register ## Mnemonic TRDR Address 0BH Figure 41. CSI/O Transmit/Receive Data Register # Timer Data Register Channel 0 Low Mnemonic TMDR0L Address 0CH Figure 42. Timer Register Channel 0 Low # **Timer Data Register Channel 0H** ## Mnemonic TMDR0H Address 0DH Figure 43. Timer Data Register Channel 0 High ## **Timer Reload Register Channel 0 Low** Mnemonic RLDR0L Address 0EH Figure 44. Timer Reload Register Low ## **Timer Reload Register Channel 0 High** Mnemonic RLDR0H Address 0FH Figure 45. Timer Reload Register Channel 0 High # ASCI EXTENSION CONTROL REGISTER CHANNEL 0 AND CHANNEL 1 (Continued) # **Timer Data Register Channel 1 Low** Mnemonic TMDR1L Address 14H Figure 48. Timer Data Register 1 Low # **Timer Reload Register Channel 1 High** Mnemonic RLDR1H Address 17H Figure 51. Timer Reload Register Channel 1 High # **Timer Data Register Channel 1 High** Mnemonic TMDR1H Address 15H Figure 49. Timer Data Register 1 High # Free Running Counter (Read Only) Mnemonic FRC Address 18H Figure 52. Free Running Counter # **Timer Reload Register Channel 1 Low** Mnemonic RLDR1L Address 16 Figure 50. Timer Reload Channel 1 Low ## DMA SOURCE ADDRESS REGISTER CHANNEL 0 The DMA Source Address Register Channel 0 specifies the physical source address for channel 0 transfers. The register contains 20 bits and can specify up to 1024 KB memory addresses or up to 64-KB I/O addresses. Channel 0 source can be memory, I/O, or memory mapped I/O. For I/O, bits 17–16 of this register identify the Request Handshake signal. ## **DMA Source Address Register, Channel 0 Low** #### Mnemonic SAR0L Address 20H Figure 55. DMA Source Address Register 0 Low # DMA Source Address Register, Channel 0 High Mnemonic SAR0H Address 21H Figure 56. DMA Source Address Register 0 High # **DMA Source Address Register Channel 0B** ## Mnemonic SAR0B Address 22H Figure 57. DMA Source Address Register 0B If the source is in I/O space, bits 1–0 of this register select the DMA request signal for DMA0, as follows: | Bit 1<br>(A17) | Bit 0<br>(A16) | DMA Transfer Request | |----------------|----------------|----------------------| | 0 | 0 | DREQ0 (external) | | 0 | 1 | RDRF (ASCIO) | | 1 | 0 | RDRF (ASCI1) | | 1 | 1 | Reserved | Table 16 indicates all DMA transfer mode combinations of DMO, DM1, SMO, and SM1. Because I/O to/from I/O transfers are not implemented, 12 combinations are available. **Table 16. Transfer Mode Combinations** | DM1 | DM0 | SM1 | SM0 | Transfer Mode | Address Increment/Decrement | |-----|-----|-----|-----|----------------|-----------------------------| | 0 | 0 | 0 | 0 | Memory→Memory | SAR0 + 1, DAR0 + 1 | | 0 | 0 | 0 | 1 | Memory→Memory | SAR0-1, DAR0+1 | | 0 | 0 | 1 | 0 | Memory*→Memory | SAR0 fixed, DAR0+1 | | 0 | 0 | 1 | 1 | I/O→Memory | SAR0 fixed, DAR0+1 | | 0 | 1 | 0 | 0 | Memory→Memory | SAR0+1, DAR0-1 | | 0 | 1 | 0 | 1 | Memory→Memory | SAR0-1, DAR0-1 | | 0 | 1 | 1 | 0 | Memory*→Memory | SAR0 fixed, DAR0-1 | | 0 | 1 | 1 | 1 | I/O→Memory | SAR0 fixed, DAR0-1 | | 1 | 0 | 0 | 0 | Memory→Memory* | SAR0+1, DAR0 fixed | | 1 | 0 | 0 | 1 | Memory→Memory* | SAR0-1, DAR0 fixed | | 1 | 0 | 1 | 0 | Reserved | | | 1 | 0 | 1 | 1 | Reserved | | | 1 | 1 | 0 | 0 | Memory→I/O | SAR0+1, DAR0 fixed | | 1 | 1 | 0 | 1 | Memory→I/O | SAR0-1, DAR0 fixed | | 1 | 1 | 1 | 0 | Reserved | | | 1 | 1 | 1 | 1 | Reserved | | **Note:** \* Includes memory mapped I/O. **MMOD:** Memory Mode Channel 0 (Bit 1). When channel 0 is configured for memory to/from memory transfers there is no Request Handshake signal to control the transfer timing. Instead, two automatic transfer timing modes are selectable: burst (MMOD = 1) and cycle steal (MMOD = 0). For burst memory to/from memory transfers, the DMAC takes control of the bus continuously until the DMA transfer completes (as indicated by the byte count register = 0). In cycle steal mode, the CPU is provided a cycle for each DMA byte transfer cycle until the transfer is completed. For channel 0 DMA with I/O source or destination, the selected Request signal times the transfer ignoring MMOD. MMOD is cleared to 0 during RESET. #### **DMA/WAIT CONTROL REGISTER** The DMA/WAIT Control Register (DCNTL) controls the insertion of wait states into DMAC (and CPU) accesses of memory or I/O. Also, the register defines the Request signal for each channel as level or edge sense. DCNTL also sets the DMA transfer mode for channel 1, which is limited to memory to/from I/O transfers. Figure 73. DMA/WAIT Control Register (DCNTL: I/O Address = 32H) MWI1, MWI0: Memory Wait Insertion (Bits 7–6). This bit specifies the number of wait states introduced into CPU or DMAC memory access cycles. MWI1 and MWI0 are set to 1 during RESET. | MWI1 | MWIO | Wait State | |------|------|------------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 2 | | 1 | 1 | 3 | **IWI1, IWI0:** I/O Wait Insertion (Bits 5–4). This bit specifies the number of wait states introduced into CPU or DMAC I/O access cycles. IWI1 and IWI0 are set to 1 during RESET. | IWIO | Wait State | |------|------------------| | 0 | 1 | | 1 | 2 | | 0 | 3 | | 1 | 4 | | | 0<br>1<br>0<br>1 | **Note:** These wait states are added to the 3-clock I/O cycle that is used to access the on-chip I/O registers. It is equally valid to regard these as 0 to 3 wait states added to a 4-clock external I/O cycle. **DMS1**, **DMS0**: **DMA** Request Sense (Bits 3–2). DMS1 and DMS0 specify the DMA request sense for channel 0 and channel 1 respectively. When reset to 0, the input is level sense. When set to 1, the input is edge sense. DMS1 and DMS0 are cleared to 0 during RESET. | DMSi | Sense | |------|-------------| | 1 | Edge Sense | | 0 | Level Sense | Typically, for an input/source device, the associated DMS bit should be programmed as 0 for level sense. The device takes a relatively long time to update its Request signal after the DMA channel reads data (in the first of the two machine cycles involved in transferring a byte). An output/destination device takes much less time to update its Request signal after the DMA channel starts a WRITE operation to it (the second machine cycle of the two cycles involved in transferring a byte). With zero-wait state I/O cycles, a device cannot update its request signal in the required time, so edge sensing must be used. A one-wait-state I/O cycle also does not provide sufficient time for updating, so edge sensing is again required. **DIM1**, **DIM0**: **DMA Channel 1 I/O** and **Memory Mode (Bits 1–0)**. Specifies the source/destination and address modifier for channel 1 memory to/from I/O transfer modes. DIM1 and DIM0 are cleared to 0 during RESET. Table 17. Channel 1 Transfer Mode | DIM1 | DMIO | Transfer Mode | Address<br>Increment/Decrement | | | |-------|--------|----------------|--------------------------------|--|--| | DIIVI | DIVIIO | Transfer Wiode | mcrement/Decrement | | | | 0 | 0 | Memory→I/O | MAR1 +1, IAR1 fixed | | | | 0 | 1 | Memory→I/O | MAR1 -1, IAR1 fixed | | | | 1 | 0 | I/O→Memory | IAR1 fixed, MAR1 +1 | | | | 1 | 1 | I/O→Memory | IAR1 fixed, MAR1 -1 | | | All TRAPs occur after fetching an undefined second opcode byte following one of the prefix opcodes (CBH, DDH, EDH, or FDH) or after fetching an undefined third opcode byte following one of the double-prefix opcodes (DDCBH or FDCBH). The state of the Undefined Fetch Object (UFO) bit in ITC allows TRAP software to correctly *adjust* the stacked PC, depending on whether the second or third byte of the opcode generated the TRAP. If UFO = 0, the starting address of the invalid instruction is the stacked PC-1. If UFO = 1, the starting address of the invalid instruction is equal to the stacked PC-2. Figure 75. TRAP Timing - 2<sup>nd</sup> Opcode Undefined Figure 76. TRAP Timing—3<sup>rd</sup> Opcode Undefined #### REFRESH CONTROL REGISTER ## Mnemonic RCR Address 36H Figure 77. Refresh Control Register (RCR: I/O Address = 36H) The Refresh Control Register (RCR) specifies the interval and length of refresh cycles, while enabling or disabling the refresh function. **REFE:** Refresh Enable (Bit 7). REFE = 0 disables the refresh controller, while REFE = 1 enables refresh cycle insertion. REFE is set to 1 during RESET. **REFW:** Refresh Wait (Bit 6). REFW = 0 causes the refresh cycle to be two clocks in duration. REFW = 1 causes the refresh cycle to be three clocks in duration by adding a refresh wait cycle (TRW). REFW is set to 1 during RESET. **CYC1, 0: Cycle Interval (Bit 1,0).** CYC1 and CYC0 specify the interval (in clock cycles) between refresh cycles. When dynamic RAM requires 128 refresh cycles every 2 ms (or 256 cycles in every 4 ms), the required refresh interval is less than or equal to 15.625 μs. Thus, the underlined values indicate the best refresh interval depending on CPU clock frequency. CYC0 and CYC1 are cleared to 0 during RESET (see Table 18). Table 18. DRAM Refresh Intervals | | | | Time Interval | | | | | |------|------|--------------------|-------------------|--------------------|-----------------|-----------------|-----------------| | CYC1 | CYC0 | Insertion Interval | PHI: 10 MHz | 8 MHz | 6 MHz | 4 MHz | 2.5 MHz | | 0 | 0 | 10 states | (1.0 <i>µ</i> s)* | (1.25 <i>µ</i> s)* | 1.66 <i>μ</i> s | 2.5 <i>μ</i> s | 4.0 <i>μ</i> s | | 0 | 1 | 20 states | (2.0 µs)* | (2.5 <i>μ</i> s)* | 3.3 <i>μ</i> s | 5.0 <i>μ</i> s | 8.0 <i>μ</i> s | | 1 | 0 | 40 states | (4.0 μs)* | (5.0 <i>μ</i> s)* | 6.6 <i>μ</i> s | 10.0 <i>μ</i> s | 16.0 <i>μ</i> s | | 1 | 1 | 80 states | (8.0 µs)* | (10.0 µs)* | 13.3 <i>μ</i> s | 20.0 μs | 32.0 <i>µ</i> s | Note: \*calculated interval. Refresh Control and Reset. After RESET, based on the initialized value of RCR, refresh cycles occur with an interval of 10 clock cycles and be 3 clock cycles in duration. ## **Dynamic RAM Refresh Operation** - 1. Refresh Cycle insertion is stopped when the CPU is in the following states: - a. During RESET - b. When the bus is released in response to BUSREQ - c. During SLEEP mode - d. During $\overline{WAIT}$ states - 2. Refresh cycles are suppressed when the bus is released in response to BUSREQ. However, the refresh timer continues to operate. The time at which the first refresh cycle occurs after the Z8S180/Z8L180 reacquires the bus depends on the refresh timer. This cycle offers no timing relationship with the bus exchange. - 3. Refresh cycles are suppressed during SLEEP mode. If a refresh cycle is requested during SLEEP mode, the refresh cycle request is internally latched (until replaced with the next refresh request). The latched refresh cycle is inserted at the end of the first machine cycle after SLEEP mode is exited. After this initial cycle, the time at which the next refresh cycle occurs depends on the refresh time and offers no relationship with the exit from SLEEP mode. - 4. The refresh address is incremented by one for each successful refresh cycle, not for each refresh. Thus, independent of the number of missed refresh requests, each refresh bus cycle uses a refresh address incremented by one from that of the previous refresh bus cycles. ## MMU COMMON BASE REGISTER The Common Base Register (CBR) specifies the base address (on 4-KB boundaries) used to generate a 20-bit phys- ical address for Common Area 1 accesses. All bits of CBR are reset to 0 during RESET. ## **MMU Common Base Register** Mnemonic CBR Address 38H Figure 78. MMU Common Base Register (CBR: I/O Address = 38H) #### MMU BANK BASE REGISTER The Bank Base Register (BBR) specifies the base address (on 4-KB boundaries) used to generate a 20-bit physical ad- dress for Bank Area accesses. All bits of BBR are reset to 0 during RESET. ## **MMU Bank Base Register** Mnemonic BBR Address 39H Figure 79. MMU Bank Base Register (BBR: I/O Address = 39H) ## MMU COMMON/BANK AREA REGISTER The Common/Bank Area Register (CBAR) specifies boundaries within the Z8S180/Z8L180 64-KB logical address space for up to three areas; Common Area), Bank Area and Common Area 1. ## MMU Common/Bank Area Register Mnemonic CBAR Address 3AH Figure 80. MMU Common/Bank Area Register (CBAR: I/O Address = 3AH) # **PACKAGE INFORMATION** Figure 85. 64-Pin DIP Package Diagram Figure 86. 80-Pin QFP Package Diagram