



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                               |
|---------------------------------|--------------------------------------------------------|
| Core Processor                  | Z8S180                                                 |
| Number of Cores/Bus Width       | 1 Core, 8-Bit                                          |
| Speed                           | 33MHz                                                  |
| Co-Processors/DSP               | ·                                                      |
| RAM Controllers                 | DRAM                                                   |
| Graphics Acceleration           | No                                                     |
| Display & Interface Controllers | -                                                      |
| Ethernet                        | -                                                      |
| SATA                            | -                                                      |
| USB                             | -                                                      |
| Voltage - I/O                   | 5.0V                                                   |
| Operating Temperature           | -40°C ~ 100°C (TA)                                     |
| Security Features               | -                                                      |
| Package / Case                  | 80-BQFP                                                |
| Supplier Device Package         | 80-QFP                                                 |
| Purchase URL                    | https://www.e-xfl.com/product-detail/zilog/z8s18033fec |
|                                 |                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **GENERAL DESCRIPTION** (Continued)

Power connections follow the conventional descriptions below:

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |





| Pin Number and Package Type |      | Default | Secondary       |          |                 |
|-----------------------------|------|---------|-----------------|----------|-----------------|
| ΩFP                         | PLCC | DIP     | Function        | Function | Control         |
| 53                          | 52   |         | TEST            |          |                 |
| 54                          | 53   | 49      | RXA1            |          |                 |
| 55                          | 54   | 50      | CKA1            | TENDO    | Bit 4 of CNTLA1 |
| 56                          | 55   | 51      | TXS             |          |                 |
| 57                          | 56   | 52      | RXS             | CTS1     | Bit 2 of STAT1  |
| 58                          | 57   | 53      | CKS             |          |                 |
| 59                          | 58   | 54      | DREQ1           |          |                 |
| 60                          | 59   | 55      | TEND1           |          |                 |
| 61                          | 60   | 56      | HALT            |          |                 |
| 62                          |      |         | NC              |          |                 |
| 63                          |      |         | NC              |          |                 |
| 64                          | 61   | 57      | RFSH            |          |                 |
| 65                          | 62   | 58      | IORQ            |          |                 |
| 66                          | 63   | 59      | MREQ            |          |                 |
| 67                          | 64   | 60      | E               |          |                 |
| 68                          | 65   | 61      | M1              |          |                 |
| 69                          | 66   | 62      | WR              |          |                 |
| 70                          | 67   | 63      | RD              |          |                 |
| 71                          | 68   | 64      | PHI             |          |                 |
| 72                          | 1    | 1       | V <sub>SS</sub> |          |                 |
| 73                          | 2    |         | V <sub>SS</sub> |          |                 |
| 74                          | 3    | 2       | XTAL            |          |                 |
| 75                          |      |         | NC              |          |                 |
| 76                          | 4    | 3       | EXTAL           |          |                 |
| 77                          | 5    | 4       | WAIT            |          |                 |
| 78                          | 6    | 5       | BUSACK          |          |                 |
| 79                          | 7    | 6       | BUSREQ          |          |                 |
| 80                          | 8    | 7       | RESET           |          |                 |

### Table 1. Z8S180/Z8L180 Pin Identification (Continued)

#### Pin Number and Package Type **Pin Status** Default Secondary QFP PLCC DIP Function Function RESET BUSACK SLEEP D4 39 41 38 3T 3T 3T 40 42 39 D5 ЗT 3T ЗT 41 43 40 D6 ЗT ЗT ЗT 42 NC NC 43 D7 44 ЗT ЗT ЗT 44 41 45 45 42 **RTSO** OUT High High 46 46 43 CTS0 OUT IN IN DCD0 47 47 44 IN IN IN OUT OUT 48 48 45 TXA0 High 49 49 46 RXA0 IN IN IN 47 ЗT I/O I/O 50 50 CKA0 **DREQ0** N/A IN IN 51 NC 52 51 48 TXA1 OUT OUT High 52 TEST 53 53 49 RXA1 IN IN IN 54 I/O I/O 55 54 50 CKA1 ЗT **TENDO** N/A High High TXS OUT OUT 56 55 51 High 57 56 52 RXS IN IN IN CTS1 N/A IN IN 58 57 53 CKS 3T I/O I/O 58 54 DREQ1 IN ЗT IN 59 60 59 55 TEND1 OUT High High HALT 60 56 High 61 High Low 62 NC NC 63 RFSH 57 OUT 64 61 High High 58 IORQ 3T 65 62 High High 66 63 59 MREQ High ЗT High 67 64 Е Low OUT 60 OUT M1 68 65 61 High High High WR 69 66 62 3T High High 70 67 63 RD ЗT High High 71 68 64 PHI OUT OUT OUT $V_{SS}$ 72 1 1 GND GND GND 73 2 GND V<sub>SS</sub> GND GND 3 74 **XTAL** OUT OUT 2 OUT NC 75

### Table 2. Pin Status During RESET, BUSACK, and SLEEP Modes (Continued)



Figure 5. Timer Initialization, Count Down, and Reload Timing



**Clocked Serial I/O (CSI/O).** The CSI/O channel provides a half-duplex serial transmitter and receiver. This channel can be used for simple high-speed data connection to another microprocessor or microcomputer. TRDR is used for both CSI/O transmission and reception. Thus, the system design must ensure that the constraints of half-duplex operation are met (Transmit and Receive operation cannot occur simultaneously). For example, if a CSI/O transmission is attempted while the CSI/O is receiving data, a CSI/O does not work.

**Note:** TRDR is not buffered. Performing a CSI/O transmit while the previous transmission is still in progress causes the data to be immediately updated and corrupts the transmit operation. Similarly, reading TRDR while a transmit or receive is in progress should be avoided.

# **OPERATION MODES**

**Z80 versus 64180 Compatibility.** The Z8S180/Z8L180 is descended from two different "ancestor" processors, ZiLOG's original Z80 and the Hitachi 64180. The Operating Mode Control Register (OMCR), illustrated in Figure 8, can be programmed to select between certain Z80 and 64180 differences.



Figure 8. Operating Control Register (OMCR: I/O Address = 3EH)

**M1E** ( $\overline{M1}$  Enable). This bit controls the  $\overline{M1}$  output and is set to a 1 during RESET.

When M1E = 1, the  $\overline{M1}$  output is asserted Low during opcode fetch cycles, Interrupt Acknowledge cycles, and the first machine cycle of an  $\overline{NMI}$  acknowledge.

On the Z8S180/Z8L180, this choice makes the processor fetch a RETI instruction one time. When fetching a RETI from a zero-wait-state memory location, the processor uses three clock bus cycles. These bus cycles are not fully Z80-timing compatible.

When M1E = 0, the processor does not drive  $\overline{M1}$  Low during the instruction fetch cycles. After fetching a RETI instruction with normal timing, the processor goes back and refetches the instruction using fully Z80-compatible cycles that include driving  $\overline{M1}$  Low. This option may be required by some external Z80 peripherals to properly decode the RETI instruction. Figure 9 and Table 5 show the RETI sequence when M1E is 0.



Figure 9. RETI Instruction Sequence with M1E = 0

| Machine<br>Cycle | States         | Address    | Data    | RD | WR | MREQ | IORQ | <u>Μ1</u><br>Μ1Ε=<br>1 | M1<br>M1E=<br>0 | HALT | ST |
|------------------|----------------|------------|---------|----|----|------|------|------------------------|-----------------|------|----|
| 1                | T1-T3          | 1st Opcode | EDH     | 0  | 1  | 0    | 1    | 0                      | 1               | 1    | 0  |
| 2                | T1-T3          | 2nd Opcode | 4DH     | 0  | 1  | 0    | 1    | 0                      | 1               | 1    | 0  |
|                  | Ti             | NA         | 3-state | 1  | 1  | 1    | 1    | 1                      | 1               | 1    | 1  |
|                  | Ti             | NA         | 3-state | 1  | 1  | 1    | 1    | 1                      | 1               | 1    | 1  |
|                  | Ti             | NA         | 3-state | 1  | 1  | 1    | 1    | 1                      | 1               | 1    | 1  |
| 3                | T1-T3          | 1st Opcode | EDH     | 0  | 1  | 0    | 1    | 0                      | 0               | 1    | 1  |
|                  | Ti             | NA         | 3-state | 1  | 1  | 1    | 1    | 1                      | 1               | 1    | 1  |
| 4                | T1 <b>-</b> T3 | 2nd Opcode | 4DH     | 0  | 1  | 0    | 1    | 0                      | 1               | 1    | 1  |
| 5                | T1-T3          | SP         | Data    | 0  | 1  | 0    | 1    | 1                      | 1               | 1    | 1  |
| 6                | T1 <b>-</b> T3 | SP + 1     | Data    | 0  | 1  | 0    | 1    | 1                      | 1               | 1    | 1  |

### Table 5. RETI Control Signal States

**M1TE** (**M1 Temporary Enable**). This bit controls the temporary assertion of the  $\overline{M1}$  signal. It is always read back as a 1 and is set to 1 during RESET.

When M1E is set to 0 to accommodate certain external Z80 peripheral(s), those same device(s) may require a pulse on  $\overline{M1}$  after programming certain of their registers to complete the function being programmed.

For example, when a control word is written to the Z80 PIO to enable interrupts, no enable actually takes place until the PIO sees an active  $\overline{M1}$  signal. When  $\overline{M1TE} = 1$ , there is no change in the operation of the  $\overline{M1}$  signal, and M1E controls its function. When  $\overline{M1TE} = 0$ , the  $\overline{M1}$  output is asserted during the next opcode fetch cycle regardless of the state programmed into the M1E bit. This condition is only momentary (one time) and it is not necessary to preprogram a 1 to disable the function (see Figure 10).



Figure 10. M1 Temporary Enable Timing

**IOC (I/O Compatibility).** This bit controls the timing of the  $\overline{IORQ}$  and  $\overline{RD}$  signals. The bit is set to 1 by RESET.

When  $\overline{\text{IOC}} = 1$ , the  $\overline{\text{IORQ}}$  and  $\overline{\text{RD}}$  signals function the same as the Z64180 (Figure 11).



Figure 15. Z8S180/Z8L180 IDLE Mode Exit Due To External Interrupt

While the Z8S180/Z8L180 is in IDLE mode, it grants the bus to an external Master if the BREXT bit (CCR5) is 1. Figure 16 depicts the timing for this sequence.

**Note:** A response to a bus request takes 8 clock cycles longer than in normal operation.

After the external Master negates the Bus Request, the Z8S180/Z8L180 disables the PHI clock and remains in IDLE mode.

# STANDARD TEST CONDITIONS

The following standard test conditions\_apply to <u>DC Characteristics</u>, unless otherwise noted. All voltages are referenced to  $V_{SS}$  (0V). Positive current flows into the referenced pin.

All AC parameters assume a load capacitance of 100 pF. Add a 10-ns delay for each 50-pF increase in load up to a maximum of 200 pF for the data bus and 100 pF for the address and control lines. AC timing measurements are referenced to  $V_{OL}$  MAX or  $V_{OL}$  MIN as indicated in Figures 20 through 30 (except for CLOCK, which is referenced to the 10% and 90% points). Ordering Information lists temperature ranges and product numbers. Find package drawings in Package Information.



Figure 19. AC Parameter Test Circuit

### ABSOLUTE MAXIMUM RATINGS

| ltem                  | Symbol           | Value                    | Unit |
|-----------------------|------------------|--------------------------|------|
| Supply Voltage        | V <sub>DD</sub>  | -0.3 ~ +7.0              | V    |
| Input Voltage         | $V_{ N }$        | $-0.3 \sim V_{cc} + 0.3$ | V    |
| Operating Temperature | T <sub>OPR</sub> | 0 ~ 70                   | °C   |
| Extended Temperature  | T <sub>EXT</sub> | -40 ~ 85                 | °C   |
| Storage Temperature   | T <sub>STG</sub> | -55 ~ +150               | °C   |

**Note:** Permanent damage may occur if maximum ratings are exceeded. Normal operation should be under recommended operating conditions. If these conditions are exceeded, it could affect reliability.



Figure 21. CPU Timing (INTO Acknowledge Cycle, Refresh Cycle, BUS RELEASE Mode, HALT Mode, SLEEP Mode, SYSTEM STOP Mode)

### TIMING DIAGRAMS (Continued)



#### Notes:

 $^{*}T_{\text{DRQS}}$  and  $T_{\text{DRQH}}$  are specified for the rising edge of the clock followed by  $T_{3}.$ 

 $^{*\,*}T_{DRQS}$  and  $T_{DRQH}$  are specified for the rising edge of the clock.

### Figure 23. DMA Control Signals





Figure 24. E Clock Timing (Memory Read/Write Cycle, I/O Read/Write Cycle)



Figure 25. E Clock Timing (BUS RELEASE Mode, SLEEP Mode, SYSTEM STOP Mode)



Figure 26. E Clock Timing (Minimum Timing Example of  $P_{\rm WEL}$  and  $P_{\rm WEH}$ )

### TIMING DIAGRAMS (Continued)



Figure 27. Timer Output Timing



Figure 28. SLP Execution Cycle



Figure 29. CSI/O Receive/Transmit Timing



External Clock Rise Time and Fall Time Input Rise Time and Fall Time (Except EXTAL, RESET)

Figure 30. Rise Time and Fall Times

ZiLOG

**Bit 2 LNIO**. This bit controls the drive capability of certain external I/O pins of the Z8S180/Z8L180. When this bit is set to 1, the output drive capability of the following pins is reduced to 33 percent of the original drive capability:

| TxS        |                    |
|------------|--------------------|
| CKA0/DREQ0 |                    |
| TXA1       |                    |
| CKS        |                    |
|            | CKA0/DREQ0<br>TXA1 |

**Bit 1 LNCPUCTL.** This bit controls the drive capability of the CPU Control pins. When this bit is set to 1, the output drive capability of the following pins is reduced to 33 percent of the original drive capability:

| BUSACK | RD   |
|--------|------|
| WR     | M1   |
| MREQ   | IORQ |
| RFSH   | HALT |
| E      | TEST |
| ST     |      |

**Bit O LNAD/DATA**. This bit controls the drive capability of the Address/Data bus output drivers. If this bit is set to 1, the output drive capability of the Address and Data bus outputs is reduced to 33 percent of its original drive capability.

## DMA I/O ADDRESS REGISTER

The DMA I/O Address Register specifies the I/O device for channel 1 transfers. This address may be a destination or source I/O device. IAR1L and IAR1H each contain 8 address bits. The most significant byte identifies the Request Handshake signal and controls the Alternating Channel feature.

### DMA I/O Address Register Channel 1 Low

Mnemonic IAR1L Address 2BH



Figure 68. DMA I/O Address Register Channel 1 Low

### DMA I/O Address Register Channel 1 High

Mnemonic IAR1H Address 2CH



Figure 69. DMA I/O Address Register Channel 1 High

### DMA I/O Address Register Channel 1 B

Mnemonic IAR1B Address 2DH





AltE. The AltE bit should be set only when both DMA channels are programmed for the same I/O source or I/O destination. In this case, a *channel end* condition (byte count = 0) on channel 0 sets bit 6 (AltC), which subsequently enables the channel 1 request and blocks the channel 0 request. Similarly, a channel end condition on channel 1 clears bit 6 (AltC), which then enables the channel 0 request and blocks the channel 1 request. For external requests, the request from the device must be routed or connected to both the DREQO and DREQ1 pins.

AltC. If bit (AltE) is 0, the AltC bit has no effect. When bit 7 (AltE) is 1 and the AltC bit is 0, the request signal selected by bits 2–0 is not presented to channel 1; however, the channel 0 request operates normally. When AltE is 1 and AltC is 1, the request selected by SAR18–16 or DAR18–16 is not presented to channel 0; however, the channel 1 request operates normally. The AltC bit can be written by software to select which channel should operate first; however, this operation should be executed only when both channels are stopped (both DE1 and DE0 are 0).

**Req1Sel.** If bit DIM1 in the DCNTL register is 1, indicating an I/O source, the following bits select which source hand-shake signal should control the transfer:

| gram |
|------|
| gra  |

If DIM1 is 0, indicating an I/O destination, the following bits select which destination handshake signal should control the transfer:

| 000   | DREQ1 pin                |
|-------|--------------------------|
| 001   | ASCI0 TDRE               |
| 010   | ASCI1 TDRE               |
| Other | Reserved, do not program |

# DMA STATUS REGISTER

The DMA Status Register (DSTAT) is used to enable and disable DMA transfer and DMA termination interrupts.

### **DMA Status Register**

Mnemonic DSTAT Address 30H



Figure 71. DMA Status Register (DSTAT: I/O Address = 30H)

**DE1: DMA Enable Channel 1 (Bit 7).** When DE1 = 1 and DME = 1, channel 1 DMA is enabled. When a DMA transfer terminates (BCR1 = 0), DE1 is reset to 0 by the DMAC. When DE1 = 0 and the DMA interrupt is enabled (DIE1 = 1), a DMA interrupt request is made to the CPU.

To perform a software WRITE to DE1, DWE1 should be written with a 0 during the same register WRITE access. Writing DE1 to 0 disables channel 1 DMA, but DMA is restartable. Writing DE1 to 1 enables channel 1 DMA and automatically sets DMA Main Enable (DME) to 1. DE1 is cleared to 0 during RESET.

**DEO: DMA Enable Channel 0 (Bit 6).** When DEO = 1 and DME = 1, channel 0 DMA is enabled. When a DMA transfer terminates (BCRO = 0), DEO is reset to 0 by the DMAC. When DEO = 0 and the DMA interrupt is enabled (DIEO = 1), a DMA interrupt request is made to the CPU.

To perform a software WRITE to DEO,  $\overline{\text{DWEO}}$  should be written with 0 during the same register WRITE access. Writing DEO to 0 disables channel 0 DMA. Writing DEO to 1 enables channel 0 DMA and automatically sets DMA Main Enable (DME) to 1. DEO is cleared to 0 during RESET.

**DWE1: DE1 Bit Write Enable (Bit 5).** When performing any software WRITE to DE1, this bit should be written with 0 during the same access. DWE1 always reads as 1.

**DWEO: DEO Bit Write Enable (Bit 4).** When performing any software WRITE to DEO, this bit should be written with 0 during the same access. DWEO always reads as 1.

**DIE1: DMA Interrupt Enable Channel 1 (Bit 3).** When DIE0 is set to 1, the termination channel 1 DMA transfer (indicated when DE1 = 0) causes a CPU interrupt request to be generated. When DIEO = 0, the channel 0 DMA termination interrupt is disabled. DIEO is cleared to 0 during RESET.

**DIEO: DMA Interrupt Enable Channel 0 (Bit 2).** When DIEO is set to 1, the termination channel 0 of DMA transfer (indicated when DEO = 0) causes a CPU interrupt request to be generated. When DIEO = 0, the channel 0 DMA termination interrupt is disabled. DIEO is cleared to 0 during RESET.

**DME: DMA Main Enable (Bit 0).** A DMA operation is only enabled when its DE bit (DE0 for channel 0, DE1 for channel 1) and the DME bit is set to 1.

When  $\overline{\text{NMI}}$  occurs, DME is reset to 0, thus disabling DMA activity during the  $\overline{\text{NMI}}$  interrupt service routine. To restart DMA, DE- and/or DE1 should be written with a 1 (even if the contents are already 1). This condition automatically sets DME to 1, allowing DMA operations to continue.

**Note:** DME cannot be directly written. The bit is cleared to 0 by  $\overline{\text{NMI}}$  or indirectly set to 1 by setting DEO and/or DE1 to 1. DME is cleared to 0 during RESET.

### DMA MODE REGISTER

The DMA Mode Register (DMODE) is used to set the addressing and transfer mode for channel 0.

### **DMA Mode Register**

Mnemonic DMODE Address 31H





**DM1, DM0: Destination Mode Channel 0 (Bits 5,4).** This mode specifies whether the destination for channel 0 transfers is memory or I/O, and whether the address should be incremented or decremented for each byte transferred. DM1 and DM0 are cleared to 0 during RESET.

**SM1, SM0: Source Mode Channel 0 (Bits 3, 2)**. This mode specifies whether the source for channel 0 transfers is memory or I/O, and whether the address should be incremented or decremented for each byte transferred.

| Table | 15. | Channel | 0 | Source |
|-------|-----|---------|---|--------|
|       |     |         |   |        |

| Table 14. Channel 0 Destination |     |            |                               |  |  |
|---------------------------------|-----|------------|-------------------------------|--|--|
| DM1                             | DM0 | Memory I/O | Memory<br>Increment/Decrement |  |  |
| 0                               | 0   | Memory     | + 1                           |  |  |
| 0                               | 1   | Memory     | -1                            |  |  |
| 1                               | 0   | Memory     | fixed                         |  |  |
| 1                               | 1   | I/O        | fixed                         |  |  |

| SM1 | SM0 | Memory I/O | Memory<br>Increment/Decrement |
|-----|-----|------------|-------------------------------|
| 0   | 0   | Memory     | + 1                           |
| 0   | 1   | Memory     | -1                            |
| 1   | 0   | Memory     | fixed                         |
| 1   | 1   | I/O        | fixed                         |

Table 16 indicates all DMA transfer mode combinations of DMO, DM1, SMO, and SM1. Because I/O to/from I/O transfers are not implemented, 12 combinations are available.

| DM1        | DM0         | SM1        | SM0  | Transfer Mode   | Address Increment/Decrement |
|------------|-------------|------------|------|-----------------|-----------------------------|
| 0          | 0           | 0          | 0    | Memory→Memory   | SAR0 + 1, DAR0 + 1          |
| 0          | 0           | 0          | 1    | Memory→Memory   | SAR0-1, DAR0+1              |
| 0          | 0           | 1          | 0    | Memory*→Memory  | SAR0 fixed, DAR0+1          |
| 0          | 0           | 1          | 1    | I/O→Memory      | SAR0 fixed, DAR0+1          |
| 0          | 1           | 0          | 0    | Memory→Memory   | SAR0+1, DAR0-1              |
| 0          | 1           | 0          | 1    | Memory→Memory   | SAR0-1, DAR0-1              |
| 0          | 1           | 1          | 0    | Memory *→Memory | SAR0 fixed, DAR0-1          |
| 0          | 1           | 1          | 1    | I/O→Memory      | SAR0 fixed, DAR0-1          |
| 1          | 0           | 0          | 0    | Memory→Memory * | SAR0+1, DAR0 fixed          |
| 1          | 0           | 0          | 1    | Memory→Memory * | SAR0-1, DAR0 fixed          |
| 1          | 0           | 1          | 0    | Reserved        |                             |
| 1          | 0           | 1          | 1    | Reserved        |                             |
| 1          | 1           | 0          | 0    | Memory→I/O      | SAR0+1, DAR0 fixed          |
| 1          | 1           | 0          | 1    | Memory→I/O      | SAR0-1, DAR0 fixed          |
| 1          | 1           | 1          | 0    | Reserved        |                             |
| 1          | 1           | 1          | 1    | Reserved        |                             |
| ote: * Inc | cludes memo | ory mapped | I/O. |                 |                             |

#### Table 16. Transfer Mode Combinations

**MMOD: Memory Mode Channel 0 (Bit 1).** When channel 0 is configured for memory to/from memory transfers there is no Request Handshake signal to control the transfer timing. Instead, two automatic transfer timing modes are selectable: burst (MMOD = 1) and cycle steal (MMOD = 0). For burst memory to/from memory transfers, the DMAC takes control of the bus continuously until the DMA transfer

completes (as indicated by the byte count register = 0). In cycle steal mode, the CPU is provided a cycle for each DMA byte transfer cycle until the transfer is completed.

For channel 0 DMA with I/O source or destination, the selected Request signal times the transfer ignoring MMOD. MMOD is cleared to 0 during RESET.

# DMA/WAIT CONTROL REGISTER

The DMA/WAIT Control Register (DCNTL) controls the insertion of wait states into DMAC (and CPU) accesses of memory or I/O. Also, the register defines the Request signal

for each channel as level or edge sense. DCNTL also sets the DMA transfer mode for channel 1, which is limited to memory to/from I/O transfers.



Figure 73. DMA/WAIT Control Register (DCNTL: I/O Address = 32H)

**MWI1, MWI0: Memory Wait Insertion (Bits 7–6).** This bit specifies the number of wait states introduced into CPU or DMAC memory access cycles. MWI1 and MWI0 are set to 1 during RESET.

| MWI1 | MWIO | Wait State |
|------|------|------------|
| 0    | 0    | 0          |
| 0    | 1    | 1          |
| 1    | 0    | 2          |
| 1    | 1    | 3          |
|      |      |            |

**IWI1, IWI0: I/O Wait Insertion (Bits 5–4).** This bit specifies the number of wait states introduced into CPU or DMAC I/O access cycles. IWI1 and IWI0 are set to 1 during RESET.

| IWI1 | IWIO | Wait State |
|------|------|------------|
| 0    | 0    | 1          |
| 0    | 1    | 2          |
| 1    | 0    | 3          |
| 1    | 1    | 4          |
|      |      |            |

**Note:** These wait states are added to the 3-clock I/O cycle that is used to access the on-chip I/O registers. It is equally valid to regard these as 0 to 3 wait states added to a 4-clock external I/O cycle.

DMS1, DMS0: DMA Request Sense (Bits 3–2). DMS1 and DMS0 specify the DMA request sense for channel 0 and channel 1 respectively. When reset to 0, the input is level sense. When set to 1, the input is edge sense. DMS1 and DMS0 are cleared to 0 during RESET.

| DMSi | Sense       |
|------|-------------|
| 1    | Edge Sense  |
| 0    | Level Sense |

Typically, for an input/source device, the associated DMS bit should be programmed as 0 for level sense. The device takes a relatively long time to update its Request signal after the DMA channel reads data (in the first of the two machine cycles involved in transferring a byte).

An output/destination device takes much less time to update its Request signal after the DMA channel starts a WRITE operation to it (the second machine cycle of the two cycles involved in transferring a byte). With zero-wait state I/O cycles, a device cannot update its request signal in the required time, so edge sensing must be used.

A one-wait-state I/O cycle also does not provide sufficient time for updating, so edge sensing is again required.

**DIM1, DIMO: DMA Channel 1 I/O and Memory Mode** (Bits 1–0). Specifies the source/destination and address modifier for channel 1 memory to/from I/O transfer modes. DIM1 and DIMO are cleared to 0 during RESET.

Table 17. Channel 1 Transfer Mode

| DIM1 | DMI0 | Transfer Mode | Address<br>Increment/Decrement |
|------|------|---------------|--------------------------------|
| 0    | 0    | Memory→I/O    | MAR1 +1, IAR1 fixed            |
| 0    | 1    | Memory→I/O    | MAR1 -1, IAR1 fixed            |
| 1    | 0    | I/O→Memory    | IAR1 fixed, MAR1 +1            |
| 1    | 1    | I/O→Memory    | IAR1 fixed, MAR1 -1            |

### **PACKAGE INFORMATION**



Figure 85. 64-Pin DIP Package Diagram



Figure 86. 80-Pin QFP Package Diagram