## E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | IrDA, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, WDT           |
| Number of I/O              | 17                                                        |
| Program Memory Size        | 1KB (1K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | 16 x 8                                                    |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f011ash020ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Port A–C Input Data Registers51Port A–D Output Data Register52LED Drive Enable Register52LED Drive Level High Register53LED Drive Level Low Register53                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt Controller 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Interrupt Vector Listing55Architecture57Operation57Master Interrupt Enable57Interrupt Vectors and Priority58Interrupt Assertion59Watchdog Timer Interrupt Assertion59Watchdog Timer Interrupt Assertion59Interrupt Request 0 Register Definitions60Interrupt Request 1 Register61Interrupt Request 2 Register62IRQ0 Enable High and Low Bit Registers63IRQ2 Enable High and Low Bit Registers65Interrupt Edge Select Register66Shared Interrupt Select Register66Interrupt Control Register66 |
| 11mers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Architecture69Operation70Timer Operating Modes70Reading the Timer Count Values82Timer Pin Signal Operation82Timer Control Register Definitions83Timer 0–1 Control Registers83Timer 0–1 High and Low Byte Registers87Timer 0-1 PWM High and Low Byte Registers88                                                                                                                                                                                                                               |
| Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Operation    91      Watchdog Timer Refresh    92                                                                                                                                                                                                                                                                                                                                                                                                                                             |



zilog

60



To avoid re-triggerings of the Watchdog Timer interrupt after exiting the associated interrupt service routine, it is recommended that the service routine continues to read from the RSTSTAT register until the WDT bit is cleared as given in the following coding sample:

CLEARWDT: LDX r0, RSTSTAT ; read reset status register to clear wdt bit BTJNZ 5, r0, CLEARWDT ; loop until bit is cleared

## **Interrupt Control Register Definitions**

For all interrupts other than the Watchdog Timer interrupt, the Primary Oscillator Fail Trap, and the Watchdog Oscillator Fail Trap, the interrupt control registers enable individual interrupts, set interrupt priorities, and indicate interrupt requests.

## **Interrupt Request 0 Register**

The Interrupt Request 0 (IRQ0) register (Table 33) stores the interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ0 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 0 register to determine if any interrupt requests are pending.

| BITS  | 7        | 6    | 5   | 4            | 3     | 2        | 1        | 0    |
|-------|----------|------|-----|--------------|-------|----------|----------|------|
| FIELD | Reserved | T1I  | TOI | <b>U0RXI</b> | U0TXI | Reserved | Reserved | ADCI |
| RESET | 0        | 0    | 0   | 0            | 0     | 0        | 0        | 0    |
| R/W   | R/W      | R/W  | R/W | R/W          | R/W   | R/W      | R/W      | R/W  |
| ADDR  |          | FC0H |     |              |       |          |          |      |

Table 33. Interrupt Request 0 Register (IRQ0)

Reserved—Must be 0.

T1I—Timer 1 Interrupt Request

- 0 = No interrupt request is pending for Timer 1.
- 1 = An interrupt request from Timer 1 is awaiting service.

T0I—Timer 0 Interrupt Request

- 0 = No interrupt request is pending for Timer 0.
- 1 = An interrupt request from Timer 0 is awaiting service.



## 63

## Table 37. IRQ0 Enable High Bit Register (IRQ0ENH)

| BITS  | 7        | 6     | 5     | 4             | 3             | 2        | 1        | 0      |
|-------|----------|-------|-------|---------------|---------------|----------|----------|--------|
| FIELD | Reserved | T1ENH | T0ENH | <b>U0RENH</b> | <b>U0TENH</b> | Reserved | Reserved | ADCENH |
| RESET | 0        | 0     | 0     | 0             | 0             | 0        | 0        | 0      |
| R/W   | R/W      | R/W   | R/W   | R/W           | R/W           | R/W      | R/W      | R/W    |
| ADDR  |          | FC1H  |       |               |               |          |          |        |

Reserved—Must be 0.

T1ENH—Timer 1 Interrupt Request Enable High Bit T0ENH—Timer 0 Interrupt Request Enable High Bit U0RENH—UART 0 Receive Interrupt Request Enable High Bit U0TENH—UART 0 Transmit Interrupt Request Enable High Bit ADCENH—ADC Interrupt Request Enable High Bit

#### Table 38. IRQ0 Enable Low Bit Register (IRQ0ENL)

| BITS  | 7        | 6     | 5     | 4             | 3             | 2        | 1        | 0      |
|-------|----------|-------|-------|---------------|---------------|----------|----------|--------|
| FIELD | Reserved | T1ENL | T0ENL | <b>U0RENL</b> | <b>U0TENL</b> | Reserved | Reserved | ADCENL |
| RESET | 0        | 0     | 0     | 0             | 0             | 0        | 0        | 0      |
| R/W   | R        | R/W   | R/W   | R/W           | R/W           | R        | R        | R/W    |
| ADDR  |          | FC2H  |       |               |               |          |          |        |

Reserved—Must be 0.

T1ENL—Timer 1 Interrupt Request Enable Low Bit T0ENL—Timer 0 Interrupt Request Enable Low Bit U0RENL—UART 0 Receive Interrupt Request Enable Low Bit U0TENL—UART 0 Transmit Interrupt Request Enable Low Bit ADCENL—ADC Interrupt Request Enable Low Bit

## **IRQ1 Enable High and Low Bit Registers**

Table 39 describes the priority control for IRQ1. The IRQ1 Enable High and Low Bit registers (Table 40 and Table 41) form a priority encoded enabling for interrupts in the Interrupt Request 1 register.



#### Table 39. IRQ1 Enable and Priority Encoding

| IRQ1ENH[x] | IRQ1ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Medium      |
| 1          | 1          | Level 3  | High        |
|            |            |          |             |

where x indicates the register bits from 0–7.

#### Table 40. IRQ1 Enable High Bit Register (IRQ1ENH)

| BITS  | 7       | 6                           | 5      | 4      | 3             | 2      | 1      | 0      |
|-------|---------|-----------------------------|--------|--------|---------------|--------|--------|--------|
| FIELD | PA7VENH | PA6CENH                     | PA5ENH | PA4ENH | <b>PA3ENH</b> | PA2ENH | PA1ENH | PA0ENH |
| RESET | 0       | 0                           | 0      | 0      | 0             | 0      | 0      | 0      |
| R/W   | R/W     | R/W R/W R/W R/W R/W R/W R/W |        |        |               |        |        |        |
| ADDR  |         | FC4H                        |        |        |               |        |        |        |

PA7VENH—Port A Bit[7] or LVD Interrupt Request Enable High Bit PA6CENH—Port A Bit[7] or Comparator Interrupt Request Enable High Bit PAxENH—Port A Bit[x] Interrupt Request Enable High Bit

See Shared Interrupt Select (IRQSS) register for selection of either the LVD or the comparator as the interrupt source.

#### Table 41. IRQ1 Enable Low Bit Register (IRQ1ENL)

| BITS  | 7       | 6       | 5      | 4      | 3             | 2      | 1      | 0      |
|-------|---------|---------|--------|--------|---------------|--------|--------|--------|
| FIELD | PA7VENL | PA6CENL | PA5ENL | PA4ENL | <b>PA3ENL</b> | PA2ENL | PA1ENL | PA0ENL |
| RESET | 0       | 0       | 0      | 0      | 0             | 0      | 0      | 0      |
| R/W   | R/W     | R/W     | R/W    | R/W    | R/W           | R/W    | R/W    | R/W    |
| ADDR  |         | FC5H    |        |        |               |        |        |        |

PA7VENL—Port A Bit[7] or LVD Interrupt Request Enable Low Bit PA6CENL—Port A Bit[6] or Comparator Interrupt Request Enable Low Bit PAxENL—Port A Bit[x] Interrupt Request Enable Low Bit



Reserved—Must be 0.

C3ENL—Port C3 Interrupt Request Enable Low Bit C2ENL—Port C2 Interrupt Request Enable Low Bit C1ENL—Port C1 Interrupt Request Enable Low Bit C0ENL—Port C0 Interrupt Request Enable Low Bit

## Interrupt Edge Select Register

The Interrupt Edge Select (IRQES) register (Table 45) determines whether an interrupt is generated for the rising edge or falling edge on the selected GPIO Port A input pin.

Table 45. Interrupt Edge Select Register (IRQES)

| BITS  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------|------|------|------|------|------|------|------|------|
| FIELD | IES7 | IES6 | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 |
| RESET | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| ADDR  | FCDH |      |      |      |      |      |      |      |

IES*x*—Interrupt Edge Select *x* 

0 = An interrupt request is generated on the falling edge of the PAx input.

1 = An interrupt request is generated on the rising edge of the PAx input.

where *x* indicates the specific GPIO Port pin number (0 through 7).

## **Shared Interrupt Select Register**

The Shared Interrupt Select (IRQSS) register (Table 46) determines the source of the PADxS interrupts. The Shared Interrupt Select register selects between Port A and alternate sources for the individual interrupts.

Because these shared interrupts are edge-triggered, it is possible to generate an interrupt just by switching from one shared source to another. For this reason, an interrupt must be disabled before switching between sources.



#### 86

#### **CAPTURE RESTART mode**

0 = Count is captured on the rising edge of the Timer Input signal. 1 = Count is captured on the falling edge of the Timer Input signal.

## COMPARATOR COUNTER mode

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload. Also:

0 = Count is captured on the rising edge of the comparator output. 1 = Count is captured on the falling edge of the comparator output.

**Caution:** When the Timer Output alternate function TxOUT on a GPIO port pin is enabled, TxOUT changes to whatever state the TPOL bit is in. The timer does not need to be enabled for that to happen. Also, the Port data direction sub register is not needed to be set to output on TxOUT. Changing the TPOL bit with the timer enabled and running does not immediately change the TxOUT.

#### PRES—Prescale value

The timer input clock is divided by  $2^{PRES}$ , where PRES can be set from 0 to 7. The prescaler is reset each time the Timer is disabled. This reset ensures proper clock division each time the Timer is restarted.

000 = Divide by 1 001 = Divide by 2 010 = Divide by 4 011 = Divide by 8 100 = Divide by 16 101 = Divide by 32 110 = Divide by 64 111 = Divide by 128

#### TMODE—Timer mode

This field along with the TMODEHI bit in TxCTL0 register determines the operating mode of the timer. TMODEHI is the most significant bit of the Timer mode selection value. The entire operating mode bits are expressed as {TMODEHI, TMODE[2:0]}. The TMODEHI is bit 7 of the TxCTL0 register while TMODE[2:0] is the lower 3 bits of the TxCTL1 register.

- 0000 = ONE-SHOT mode
- 0001 = CONTINUOUS mode
- 0010 = COUNTER mode
- 0011 = PWM SINGLE OUTPUT mode
- 0100 = CAPTURE mode
- 0101 = COMPARE mode
- 0110 = GATED mode
- 0111 = CAPTURE/COMPARE mode



## Watchdog Timer Refresh

When first enabled, the Watchdog Timer is loaded with the value in the Watchdog Timer Reload registers. The Watchdog Timer counts down to 000000H unless a WDT instruction is executed by the eZ8 CPU. Execution of the WDT instruction causes the downcounter to be reloaded with the WDT Reload value stored in the Watchdog Timer Reload registers. Counting resumes following the reload operation.

When the Z8 Encore! XP<sup>®</sup> F082A Series devices are operating in DEBUG mode (using the on-chip debugger), the Watchdog Timer is continuously refreshed to prevent any Watchdog Timer time-outs.

## Watchdog Timer Time-Out Response

The Watchdog Timer times out when the counter reaches 000000H. A time-out of the Watchdog Timer generates either an interrupt or a system reset. The WDT\_RES Flash Option Bit determines the time-out response of the Watchdog Timer. For information on programming the WDT\_RES Flash Option Bit, see Flash Option Bits on page 153.

## WDT Interrupt in Normal Operation

If configured to generate an interrupt when a time-out occurs, the Watchdog Timer issues an interrupt request to the interrupt controller and sets the WDT status bit in the Reset Status (RSTSTAT) register (see Reset Status Register on page 30). If interrupts are enabled, the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address. After time-out and interrupt generation, the Watchdog Timer counter rolls over to its maximum value of FFFFFH and continues counting. The Watchdog Timer counter is not automatically returned to its Reload Value.

The Reset Status (RSTSTAT) register must be read before clearing the WDT interrupt. This read clears the WDT timeout Flag and prevents further WDT interrupts from immediately occurring.

## WDT Interrupt in STOP Mode

If configured to generate an interrupt when a time-out occurs and the Z8 Encore! XP F082A Series devices are in STOP mode, the Watchdog Timer automatically initiates a Stop Mode Recovery and generates an interrupt request. Both the WDT status bit and the STOP bit in the Reset Status (RSTSTAT) register are set to 1 following a WDT time-out in STOP mode. For more information on Stop Mode Recovery, see Reset, Stop Mode Recovery, and Low Voltage Detection on page 23.

If interrupts are enabled, following completion of the Stop Mode Recovery the eZ8 CPU responds to the interrupt request by fetching the Watchdog Timer interrupt vector and executing code from the vector address.

92



1001 = 1.8 V 1010–1111 = Reserved

For 8-pin devices:

000000 = 0.00 V000001 = 0.05 V000010 = 0.10 V 000011 = 0.15 V 000100 = 0.20 V000101 = 0.25 V000110 = 0.30 V000111 = 0.35 V 001000 = 0.40 V 001001 = 0.45 V 001010 = 0.50 V 001011 = 0.55 V 001100 = 0.60 V 001101 = 0.65 V 001110 = 0.70 V001111 = 0.75 V 010000 = 0.80 V010001 = 0.85 V010010 = 0.90 V 010011 = 0.95 V 010100 = 1.00 V (Default) 010101 = 1.05 V 010110 = 1.10 V 010111 = 1.15 V 011000 = 1.20 V 011001 = 1.25 V 011010 = 1.30 V 011011 = 1.35 V 011100 = 1.40 V 011101 = 1.45 V 011110 = 1.50 V 011111 = 1.55 V 100000 = 1.60 V100001 = 1.65 V 100010 = 1.70 V 100011 = 1.75 V



## Operation

The Flash Controller programs and erases Flash memory. The Flash Controller provides the proper Flash controls and timing for Byte Programming, Page Erase, and Mass Erase of Flash memory.

The Flash Controller contains several protection mechanisms to prevent accidental programming or erasure. These mechanism operate on the page, sector and full-memory levels.

The Flow Chart in Figure 22 displays basic Flash Controller operation. The following subsections provide details about the various operations (Lock, Unlock, Byte Programming, Page Protect, Page Unprotect, Page Select, Page Erase, and Mass Erase) displayed in Figure 22.





Figure 22. Flash Controller Operation Flow Chart

# zilog <sub>14</sub>

## Flash Operation Timing Using the Flash Frequency Registers

Before performing either a program or erase operation on Flash memory, you must first configure the Flash Frequency High and Low Byte registers. The Flash Frequency registers allow programming and erasing of the Flash with system clock frequencies ranging from 32 kHz (32768 Hz) through 20 MHz.

The Flash Frequency High and Low Byte registers combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash Frequency value must contain the system clock frequency (in kHz). This value is calculated using the following equation:

 $FFREQ[15:0] = \frac{System Clock Frequency (Hz)}{1000}$ 



**Caution:** Flash programming and erasure are not supported for system clock frequencies below 32 kHz (32768 Hz) or above 20 MHz. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure operation of the Z8 Encore! XP<sup>®</sup> F082A Series devices.

## Flash Code Protection Against External Access

The user code contained within the Flash memory can be protected against external access by the on-chip debugger. Programming the FRP Flash Option Bit prevents reading of the user code with the On-Chip Debugger. See Flash Option Bits on page 153 and On-Chip Debugger on page 173 for more information.

## Flash Code Protection Against Accidental Program and Erasure

The Z8 Encore! XP F082A Series provides several levels of protection against accidental program and erasure of the Flash memory contents. This protection is provided by a combination of the Flash Option bits, the register locking mechanism, the page select redundancy and the sector level protection control of the Flash Controller.

## Flash Code Protection Using the Flash Option Bits

The FRP and FWP Flash Option Bits combine to provide three levels of Flash Program Memory protection as listed in Table 77. See Flash Option Bits on page 153 for more information.

zilog

165

WDTCALH—Watchdog Timer Calibration High Byte The WDTCALH and WDTCALL bytes, when loaded into the Watchdog Timer reload registers result in a one second timeout at room temperature and 3.3 V supply voltage. To use the Watchdog Timer calibration, user code must load WDTU with 0x00, WDTH with WDTCALH and WDTL with WDTCALL.

#### Table 98. Watchdog Calibration Low Byte at 007FH (WDTCALL)

| BITS      | 7                                         | 6       | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-----------|-------------------------------------------|---------|-----|-----|-----|-----|-----|-----|--|
| FIELD     |                                           | WDTCALL |     |     |     |     |     |     |  |
| RESET     | U                                         | U       | U   | U   | U   | U   | U   | U   |  |
| R/W       | R/W                                       | R/W     | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR      | Information Page Memory 007FH             |         |     |     |     |     |     |     |  |
| Note: U = | U = Unchanged by Reset, R/W = Read/Write. |         |     |     |     |     |     |     |  |

WDTCALL—Watchdog Timer Calibration Low Byte

The WDTCALH and WDTCALL bytes, when loaded into the Watchdog Timer reload registers result in a one second timeout at room temperature and 3.3 V supply voltage. To use the Watchdog Timer calibration, user code must load WDTU with 0x00, WDTH with WDTCALH and WDTL with WDTCALL.

## **Serialization Data**

## Table 99. Serial Number at 001C - 001F (S\_NUM)

| BITS      | 7                                               | 6     | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-----------|-------------------------------------------------|-------|-----|-----|-----|-----|-----|-----|--|
| FIELD     |                                                 | S_NUM |     |     |     |     |     |     |  |
| RESET     | U                                               | U     | U   | U   | U   | U   | U   | U   |  |
| R/W       | R/W                                             | R/W   | R/W | R/W | R/W | R/W | R/W | R/W |  |
| ADDR      | Information Page Memory 001C-001F               |       |     |     |     |     |     |     |  |
| Note: U = | lote: U = Unchanged by Reset. R/W = Read/Write. |       |     |     |     |     |     |     |  |

S NUM—Serial Number Byte

The serial number is a unique four-byte binary value.

**z**ilog<sup>°</sup>

## 166

Table 100. Serialization Data Locations

| Info Page Address | Memory Address | Usage                                    |
|-------------------|----------------|------------------------------------------|
| 1C                | FE1C           | Serial Number Byte 3 (most significant)  |
| 1D                | FE1D           | Serial Number Byte 2                     |
| 1E                | FE1E           | Serial Number Byte 1                     |
| 1F                | FE1F           | Serial Number Byte 0 (least significant) |

## **Randomized Lot Identifier**

| BITS      | 7            | 6            | 5            | 4                   | 3            | 2          | 1 | 0 |  |  |  |
|-----------|--------------|--------------|--------------|---------------------|--------------|------------|---|---|--|--|--|
| FIELD     | RAND_LOT     |              |              |                     |              |            |   |   |  |  |  |
| RESET     | U            | U            | U            | U                   | U            | U          | U | U |  |  |  |
| R/W       | R/W          | R/W          | R/W          | R/W R/W R/W R/W R/W |              |            |   |   |  |  |  |
| ADDR      |              | Ir           | nterspersed  | throughout I        | nformation F | Page Memor | у |   |  |  |  |
| Note: U = | Unchanged by | y Reset. R/W | = Read/Write | ).                  |              |            |   |   |  |  |  |

RAND LOT—Randomized Lot ID

The randomized lot ID is a 32 byte binary value that changes for each production lot.

#### Table 102. Randomized Lot ID Locations

| Info Page<br>Address | Memory<br>Address | Usage                                        |
|----------------------|-------------------|----------------------------------------------|
| 3C                   | FE3C              | Randomized Lot ID Byte 31 (most significant) |
| 3D                   | FE3D              | Randomized Lot ID Byte 30                    |
| 3E                   | FE3E              | Randomized Lot ID Byte 29                    |
| 3F                   | FE3F              | Randomized Lot ID Byte 28                    |
| 58                   | FE58              | Randomized Lot ID Byte 27                    |
| 59                   | FE59              | Randomized Lot ID Byte 26                    |
| 5A                   | FE5A              | Randomized Lot ID Byte 25                    |
| 5B                   | FE5B              | Randomized Lot ID Byte 24                    |

zilog

183

```
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

• **Read Data Memory (0DH)**—The Read Data Memory command reads from Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be read 1 to 65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG mode, this command returns FFH for the data.

```
DBG \leftarrow 0DH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-65536 data bytes
```

• **Read Program Memory CRC (0EH)**—The Read Program Memory CRC command computes and returns the Cyclic Redundancy Check (CRC) of Program Memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads the Program Memory, calculates the CRC value, and returns the result. The delay is a function of the Program Memory size and is approximately equal to the system clock period multiplied by the number of bytes in the Program Memory.

DBG  $\leftarrow$  0EH DBG  $\rightarrow$  CRC[15:8] DBG  $\rightarrow$  CRC[7:0]

• Step Instruction (10H)—The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

DBG  $\leftarrow$  10H

• Stuff Instruction (11H)—The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from Program Memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a Breakpoint. If the device is not in DEBUG mode or the Flash Read Protect Option bit is enabled, the OCD ignores this command.

```
DBG \leftarrow 11H
DBG \leftarrow opcode[7:0]
```

• **Execute Instruction (12H)**—The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over Breakpoints. The number of bytes to send for the instruction depends on the opcode.

zilog

**Caution:** It is possible to disable the clock failure detection circuitry as well as all functioning clock sources. In this case, the Z8 Encore! XP F082A Series device ceases functioning and can only be recovered by Power-On-Reset.

## **Oscillator Control Register Definitions**

## **Oscillator Control Register**

The Oscillator Control Register (OSCCTL) enables/disables the various oscillator circuits, enables/disables the failure detection/recovery circuitry and selects the primary oscillator, which becomes the system clock.

The Oscillator Control Register must be unlocked before writing. Writing the two step sequence E7H followed by 18H to the Oscillator Control Register unlocks it. The register is locked at successful completion of a register write to the OSCCTL.

| BITS  | 7     | 6     | 5     | 4     | 3     | 2   | 1      | 0 |
|-------|-------|-------|-------|-------|-------|-----|--------|---|
| FIELD | INTEN | XTLEN | WDTEN | SOFEN | WDFEN |     | SCKSEL |   |
| RESET | 1     | 0     | 1     | 0     | 0     | 0   | 0      |   |
| R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W | R/W    |   |
| ADDR  |       |       |       | F8    | 6H    |     |        |   |

## Table 109. Oscillator Control Register (OSCCTL)

INTEN—Internal Precision Oscillator Enable

1 = Internal precision oscillator is enabled

0 = Internal precision oscillator is disabled

XTLEN-Crystal Oscillator Enable; this setting overrides the GPIO register control for PA0 and PA1

1 = Crystal oscillator is enabled

0 = Crystal oscillator is disabled

WDTEN—Watchdog Timer Oscillator Enable

1 = Watchdog Timer oscillator is enabled

0 = Watchdog Timer oscillator is disabled

SOFEN—System Clock Oscillator Failure Detection Enable

1 = Failure detection and recovery of system clock oscillator is enabled

0 = Failure detection and recovery of system clock oscillator is disabled

zilog

194

Figure 27 displays a recommended configuration for connection with an external fundamental-mode, parallel-resonant crystal operating at 20 MHz. Recommended 20 MHz crystal specifications are provided in Table 110. Printed circuit board layout must add no more than 4 pF of stray capacitance to either the X<sub>IN</sub> or X<sub>OUT</sub> pins. If oscillation does not occur, reduce the values of capacitors C<sub>1</sub> and C<sub>2</sub> to decrease loading.



## Figure 27. Recommended 20 MHz Crystal Oscillator Configuration

| Table 110. Rec | commended Cr | ystal Oscil | llator S | pecifications |
|----------------|--------------|-------------|----------|---------------|
|----------------|--------------|-------------|----------|---------------|

| Parameter                           | Value       | Units | Comments |
|-------------------------------------|-------------|-------|----------|
| Frequency                           | 20          | MHz   |          |
| Resonance                           | Parallel    |       |          |
| Mode                                | Fundamental |       |          |
| Series Resistance (R <sub>S</sub> ) | 60          | Ω     | Maximum  |
| Load Capacitance (C <sub>L</sub> )  | 30          | pF    | Maximum  |
| Shunt Capacitance (C <sub>0</sub> ) | 7           | pF    | Maximum  |
| Drive Level                         | 1           | mW    | Maximum  |

zilog <sub>201</sub>

## Table 114. Notational Shorthand

| Notation | Description                    | Operand | Range                                                                                                                        |
|----------|--------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------|
| b        | Bit                            | b       | b represents a value from 0 to 7 (000B to 111B).                                                                             |
| CC       | Condition Code                 | —       | Refer to Condition Codes section in the <i>eZ8 CPU Core User Manual (UM0128)</i> .                                           |
| DA       | Direct Address                 | Addrs   | Addrs. represents a number in the range of 0000H to FFFFH                                                                    |
| ER       | Extended Addressing Register   | Reg     | Reg. represents a number in the range of 000H to FFFH                                                                        |
| IM       | Immediate Data                 | #Data   | Data is a number between 00H to FFH                                                                                          |
| lr       | Indirect Working Register      | @Rn     | n = 0–15                                                                                                                     |
| IR       | Indirect Register              | @Reg    | Reg. represents a number in the range of 00H to FFH                                                                          |
| Irr      | Indirect Working Register Pair | @RRp    | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                             |
| IRR      | Indirect Register Pair         | @Reg    | Reg. represents an even number in the range 00H to FEH                                                                       |
| р        | Polarity                       | р       | Polarity is a single bit binary value of either 0B or 1B.                                                                    |
| r        | Working Register               | Rn      | n = 0 – 15                                                                                                                   |
| R        | Register                       | Reg     | Reg. represents a number in the range of 00H to FFH                                                                          |
| RA       | Relative Address               | Х       | X represents an index in the range of +127 to –<br>128 which is an offset relative to the address of<br>the next instruction |
| rr       | Working Register Pair          | RRp     | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                             |
| RR       | Register Pair                  | Reg     | Reg. represents an even number in the range of 00H to FEH                                                                    |
| Vector   | Vector Address                 | Vector  | Vector represents a number in the range of 00H to FFH                                                                        |
| X        | Indexed                        | #Index  | The register or register pair to be indexed is<br>offset by the signed Index value (#Index) in a<br>+127 to<br>-128 range.   |

Table 115 lists additional symbols that are used throughout the Instruction Summary and Instruction Set Description sections.

**z**ilog<sup>°</sup>

208

| Assembly             | Symbolic                                                                                  | Address Mode Opcode(s |            |          |               |           | Fla | ags |   |   | Fetch  | Instr. |
|----------------------|-------------------------------------------------------------------------------------------|-----------------------|------------|----------|---------------|-----------|-----|-----|---|---|--------|--------|
| Mnemonic             | Operation                                                                                 | dst                   | src        | (Hex)    | С             | Ζ         | S   | ۷   | D | н | Cycles | Cycles |
| AND dst, src         | $dst \gets dst \ AND \ src$                                                               | r                     | r          | 52       | _             | *         | *   | 0   | _ | - | 2      | 3      |
|                      |                                                                                           | r                     | lr         | 53       | -             |           |     |     |   |   | 2      | 4      |
|                      |                                                                                           | R                     | R          | 54       | -             |           |     |     |   |   | 3      | 3      |
|                      |                                                                                           | R                     | IR         | 55       | -             |           |     |     |   |   | 3      | 4      |
|                      |                                                                                           | R                     | IM         | 56       | -             |           |     |     |   |   | 3      | 3      |
|                      |                                                                                           | IR                    | IM         | 57       | -             |           |     |     |   |   | 3      | 4      |
| ANDX dst, src        | $dst \gets dst \ AND \ src$                                                               | ER                    | ER         | 58       | _             | *         | *   | 0   | _ | - | 4      | 3      |
|                      |                                                                                           | ER                    | IM         | 59       | -             |           |     |     |   |   | 4      | 3      |
| ATM                  | Block all interrupt and<br>DMA requests during<br>execution of the next 3<br>instructions |                       |            | 2F       | _             | _         | _   | _   | _ | _ | 1      | 2      |
| BCLR bit, dst        | $dst[bit] \leftarrow 0$                                                                   | r                     |            | E2       | -             | -         | -   | -   | - | - | 2      | 2      |
| BIT p, bit, dst      | $dst[bit] \gets p$                                                                        | r                     |            | E2       | _             | -         | -   | -   | - | - | 2      | 2      |
| BRK                  | Debugger Break                                                                            |                       |            | 00       | -             | -         | -   | -   | - | - | 1      | 1      |
| BSET bit, dst        | dst[bit] ← 1                                                                              | r                     |            | E2       | _             | _         | _   | _   | _ | - | 2      | 2      |
| BSWAP dst            | $dst[7:0] \leftarrow dst[0:7]$                                                            | R                     |            | D5       | Х             | *         | *   | 0   | _ | _ | 2      | 2      |
| BTJ p, bit, src, dst | if src[bit] = p                                                                           |                       | r          | F6       | _             | _         | _   | _   | _ | - | 3      | 3      |
|                      | $PC \leftarrow PC + X$                                                                    |                       | lr         | F7       | -             |           |     |     |   |   | 3      | 4      |
| BTJNZ bit, src, dst  | if src[bit] = 1                                                                           |                       | r          | F6       | _             | _         | _   | -   | _ | - | 3      | 3      |
|                      | $PC \leftarrow PC + X$                                                                    |                       | lr         | F7       | -             |           |     |     |   |   | 3      | 4      |
| BTJZ bit, src, dst   | if src[bit] = 0                                                                           |                       | r          | F6       | -             | -         | -   | -   | - | - | 3      | 3      |
|                      | $PC \leftarrow PC + X$                                                                    |                       | lr         | F7       | -             |           |     |     |   |   | 3      | 4      |
| CALL dst             | $SP \leftarrow SP - 2$                                                                    | IRR                   |            | D4       | _             | _         | _   | _   | _ | - | 2      | 6      |
|                      | $ @SP \leftarrow PC \\ PC \leftarrow dst $                                                | DA                    |            | D6       | -             |           |     |     |   |   | 3      | 3      |
| CCF                  | $C \leftarrow \simC$                                                                      |                       |            | EF       | *             | _         | _   | _   | _ |   | 1      | 2      |
| CLR dst              | $dst \gets 00H$                                                                           | R                     |            | B0       | _             | _         | _   | _   | _ | - | 2      | 2      |
|                      |                                                                                           | IR                    |            | B1       | -             |           |     |     |   |   | 2      | 3      |
| Flags Notation:      | * = Value is a function of<br>– = Unaffected<br>X = Undefined                             | peration.             | 0 =<br>1 = | Re<br>Se | eset<br>et to | to (<br>1 | )   |     |   |   |        |        |

## Table 124. eZ8 CPU Instruction Summary (Continued)



| Part Number                         | Flash     | RAM      | SDVN   | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |
|-------------------------------------|-----------|----------|--------|-----------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|
| Z8 Encore! XP <sup>®</sup> F082     | A Serie   | s with 4 | KB Fla | sh        |            |                     |                     |                |            |                    |                     |
| Standard Temperature: 0 °C to 70 °C |           |          |        |           |            |                     |                     |                |            |                    |                     |
| Z8F041APB020SC                      | 4 KB      | 1 KB     | 128 B  | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 8-pin package  |
| Z8F041AQB020SC                      | 4 KB      | 1 KB     | 128 B  | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | QFN 8-pin package   |
| Z8F041ASB020SC                      | 4 KB      | 1 KB     | 128 B  | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 8-pin package  |
| Z8F041ASH020SC                      | 4 KB      | 1 KB     | 128 B  | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 20-pin package |
| Z8F041AHH020SC                      | 4 KB      | 1 KB     | 128 B  | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 20-pin package |
| Z8F041APH020SC                      | 4 KB      | 1 KB     | 128 B  | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 20-pin package |
| Z8F041ASJ020SC                      | 4 KB      | 1 KB     | 128 B  | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 28-pin package |
| Z8F041AHJ020SC                      | 4 KB      | 1 KB     | 128 B  | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 28-pin package |
| Z8F041APJ020SC                      | 4 KB      | 1 KB     | 128 B  | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 28-pin package |
| Extended Temperatur                 | re: -40 ° | C to 10  | 5 °C   |           |            |                     |                     |                |            |                    |                     |
| Z8F041APB020EC                      | 4 KB      | 1 KB     | 128 B  | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 8-pin package  |
| Z8F041AQB020EC                      | 4 KB      | 1 KB     | 128 B  | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | QFN 8-pin package   |
| Z8F041ASB020EC                      | 4 KB      | 1 KB     | 128 B  | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 8-pin package  |
| Z8F041ASH020EC                      | 4 KB      | 1 KB     | 128 B  | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 20-pin package |
| Z8F041AHH020EC                      | 4 KB      | 1 KB     | 128 B  | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 20-pin package |
| Z8F041APH020EC                      | 4 KB      | 1 KB     | 128 B  | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 20-pin package |
| Z8F041ASJ020EC                      | 4 KB      | 1 KB     | 128 B  | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 28-pin package |
| Z8F041AHJ020EC                      | 4 KB      | 1 KB     | 128 B  | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 28-pin package |
| Z8F041APJ020EC                      | 4 KB      | 1 KB     | 128 B  | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 28-pin package |
| Replace C with G for Lea            | d-Free P  | ackagin  | 9      |           |            |                     |                     |                |            |                    |                     |



| 25 |
|----|

| Part Number                      | Flash    | RAM       | NVDS   | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |
|----------------------------------|----------|-----------|--------|-----------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|
| Z8 Encore! XP <sup>®</sup> F082A | Serie    | s with 1  | KB Fla | sh        |            |                     |                     |                |            |                    |                     |
| Standard Temperature             | : 0 °C   | to 70 °C  |        |           |            |                     |                     |                |            |                    |                     |
| Z8F011APB020SC                   | 1 KB     | 256 B     | 16 B   | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 8-pin package  |
| Z8F011AQB020SC                   | 1 KB     | 256 B     | 16 B   | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | QFN 8-pin package   |
| Z8F011ASB020SC                   | 1 KB     | 256 B     | 16 B   | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 8-pin package  |
| Z8F011ASH020SC                   | 1 KB     | 256 B     | 16 B   | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 20-pin package |
| Z8F011AHH020SC                   | 1 KB     | 256 B     | 16 B   | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 20-pin package |
| Z8F011APH020SC                   | 1 KB     | 256 B     | 16 B   | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 20-pin package |
| Z8F011ASJ020SC                   | 1 KB     | 256 B     | 16 B   | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 28-pin package |
| Z8F011AHJ020SC                   | 1 KB     | 256 B     | 16 B   | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 28-pin package |
| Z8F011APJ020SC                   | 1 KB     | 256 B     | 16 B   | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 28-pin package |
| Extended Temperature             | ∋: -40 ° | °C to 105 | 5 °C   |           |            |                     |                     |                |            |                    |                     |
| Z8F011APB020EC                   | 1 KB     | 256 B     | 16 B   | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 8-pin package  |
| Z8F011AQB020EC                   | 1 KB     | 256 B     | 16 B   | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | QFN 8-pin package   |
| Z8F011ASB020EC                   | 1 KB     | 256 B     | 16 B   | 6         | 13         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 8-pin package  |
| Z8F011ASH020EC                   | 1 KB     | 256 B     | 16 B   | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 20-pin package |
| Z8F011AHH020EC                   | 1 KB     | 256 B     | 16 B   | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 20-pin package |
| Z8F011APH020EC                   | 1 KB     | 256 B     | 16 B   | 17        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 20-pin package |
| Z8F011ASJ020EC                   | 1 KB     | 256 B     | 16 B   | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SOIC 28-pin package |
| Z8F011AHJ020EC                   | 1 KB     | 256 B     | 16 B   | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | SSOP 28-pin package |
| Z8F011APJ020EC                   | 1 KB     | 256 B     | 16 B   | 25        | 19         | 2                   | 0                   | 1              | 1          | 0                  | PDIP 28-pin package |
| Replace C with G for Lead        | I-Free F | ackaging  |        |           |            |                     |                     |                |            |                    |                     |