#### Zilog - Z8F022AQB020EC Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                     |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | IrDA, UART/USART                                             |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 6                                                            |
| Program Memory Size        | 2KB (2K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | 64 x 8                                                       |
| RAM Size                   | 512 x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                  |
| Data Converters            | A/D 4x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | -40°C ~ 105°C (TA)                                           |
| Mounting Type              | Surface Mount                                                |
| Package / Case             | 8-VDFN Exposed Pad                                           |
| Supplier Device Package    | 8-QFN (5x6)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f022aqb020ec    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Universal Asynchronous Receiver/Transmitter**

The full-duplex universal asynchronous receiver/transmitter (UART) is included in all Z8 Encore! XP package types. The UART supports 8- and 9-bit data modes and selectable parity. The UART also supports multi-drop address processing in hardware. The UART baud rate generator (BRG) can be configured and used as a basic 16-bit timer.

#### Timers

Two enhanced 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and operate in ONE-SHOT, CONTINUOUS, GATED, CAPTURE, CAPTURE RESTART, COMPARE, CAPTURE and COMPARE, PWM SINGLE OUTPUT and PWM DUAL OUTPUT modes.

#### General-Purpose Input/Output

The Z8 Encore! XP F082A Series features 6 to 25 port pins (Ports A–D) for general- purpose input/output (GPIO). The number of GPIO pins available is a function of package, and each pin is individually programmable. 5 V tolerant input pins are available on all I/Os on 8-pin devices and most I/Os on other package types.

#### **Direct LED Drive**

The 20- and 28-pin devices support controlled current sinking output pins capable of driving LEDs without the need for a current limiting resistor. These LED drivers are independently programmable to four different intensity levels.

#### **Flash Controller**

The Flash Controller programs and erases Flash memory. The Flash Controller supports several protection mechanisms against accidental program and erasure, as well as factory serialization and read protection.

#### Non-Volatile Data Storage

The non-volatile data storage (NVDS) uses a hybrid hardware/software scheme to implement a byte programmable data memory and is capable of over 100,000 write cycles.

**Note:** Devices with 8 KB Flash memory do not include the NVDS feature.



## **Address Space**

The eZ8 CPU can access the following three distinct address spaces:

- 1. The Register File contains addresses for the general-purpose registers and the eZ8 CPU, peripheral, and general-purpose I/O port control registers.
- 2. The Program Memory contains addresses for all memory locations having executable code and/or data.
- 3. The Data Memory contains addresses for all memory locations that contain data only.

These three address spaces are covered briefly in the following subsections. For more information on eZ8 CPU and its address space, refer to eZ8 CPU Core User Manual (UM0128) available for download at www.zilog.com.

## **Register File**

The Register File address space in the Z8 Encore!<sup>®</sup> MCU is 4 KB (4096 bytes). The Register File is composed of two sections: control registers and general-purpose registers. When instructions are executed, registers defined as sources are read, and registers defined as destinations are written. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory.

The upper 256 bytes of the 4 KB Register File address space are reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256 B control register section are reserved (unavailable). Reading from a reserved Register File address returns an undefined value. Writing to reserved Register File addresses is not recommended and can produce unpredictable results.

The on-chip RAM always begins at address 000H in the Register File address space. The Z8 Encore! XP<sup>®</sup> F082A Series devices contain 256 B to 1 KB of on-chip RAM. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect.

## **Program Memory**

The eZ8 CPU supports 64 KB of Program Memory address space. The Z8 Encore! XP F082A Series devices contain 1 KB to 8 KB of on-chip Flash memory in the Program Memory address space, depending on the device. Reading from Program Memory



zilog

60



To avoid re-triggerings of the Watchdog Timer interrupt after exiting the associated interrupt service routine, it is recommended that the service routine continues to read from the RSTSTAT register until the WDT bit is cleared as given in the following coding sample:

CLEARWDT: LDX r0, RSTSTAT ; read reset status register to clear wdt bit BTJNZ 5, r0, CLEARWDT ; loop until bit is cleared

## **Interrupt Control Register Definitions**

For all interrupts other than the Watchdog Timer interrupt, the Primary Oscillator Fail Trap, and the Watchdog Oscillator Fail Trap, the interrupt control registers enable individual interrupts, set interrupt priorities, and indicate interrupt requests.

## **Interrupt Request 0 Register**

The Interrupt Request 0 (IRQ0) register (Table 33) stores the interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ0 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 0 register to determine if any interrupt requests are pending.

| BITS  | 7        | 6    | 5   | 4            | 3     | 2        | 1        | 0    |
|-------|----------|------|-----|--------------|-------|----------|----------|------|
| FIELD | Reserved | T1I  | TOI | <b>U0RXI</b> | U0TXI | Reserved | Reserved | ADCI |
| RESET | 0        | 0    | 0   | 0            | 0     | 0        | 0        | 0    |
| R/W   | R/W      | R/W  | R/W | R/W          | R/W   | R/W      | R/W      | R/W  |
| ADDR  |          | FC0H |     |              |       |          |          |      |

Table 33. Interrupt Request 0 Register (IRQ0)

Reserved—Must be 0.

T1I—Timer 1 Interrupt Request

- 0 = No interrupt request is pending for Timer 1.
- 1 = An interrupt request from Timer 1 is awaiting service.

T0I—Timer 0 Interrupt Request

- 0 = No interrupt request is pending for Timer 0.
- 1 = An interrupt request from Timer 0 is awaiting service.



Figure 9. Timer Block Diagram

## Operation

The timers are 16-bit up-counters. Minimum time-out delay is set by loading the value 0001H into the Timer Reload High and Low Byte registers and setting the prescale value to 1. Maximum time-out delay is set by loading the value 0000H into the Timer Reload High and Low Byte registers and setting the prescale value to 128. If the Timer reaches FFFFH, the timer rolls over to 0000H and continues counting.

## **Timer Operating Modes**

The timers can be configured to operate in the following modes:

#### **ONE-SHOT Mode**

In ONE-SHOT mode, the timer counts up to the 16-bit Reload value stored in the Timer Reload High and Low byte registers. The timer input is the system clock. Upon reaching the Reload value, the timer generates an interrupt and the count value in the Timer High and Low Byte registers is reset to 0001H. The timer is automatically disabled and stops counting.

70

Z8 Encore! XP<sup>®</sup> F082A Series

**Product Specification** 



Follow the steps below for configuring a timer for COMPARATOR COUNTER mode and initiating the count:

- 1. Write to the Timer Control register to:
  - Disable the timer.
  - Configure the timer for COMPARATOR COUNTER mode.
  - Select either the rising edge or falling edge of the comparator output signal for the count. This also sets the initial logic level (High or Low) for the Timer Output alternate function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This action only affects the first pass in COMPARATOR COUNTER mode. After the first timer Reload in COMPARATOR COUNTER mode, counting always begins at the reset value of 0001H. Generally, in COMPARATOR COUNTER mode the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the Reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the Timer Output function, configure the associated GPIO port pin for the Timer Output alternate function.
- 6. Write to the Timer Control register to enable the timer.

In COMPARATOR COUNTER mode, the number of comparator output transitions since the timer start is given by the following equation:

Comparator Output Transitions = Current Count Value – Start Value

#### **PWM SINGLE OUTPUT Mode**

In PWM SINGLE OUTPUT mode, the timer outputs a Pulse-Width Modulator (PWM) output signal through a GPIO Port pin. The timer input is the system clock. The timer first counts up to the 16-bit PWM match value stored in the Timer PWM High and Low Byte registers. When the timer count value matches the PWM value, the Timer Output toggles. The timer continues counting until it reaches the Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes.

If the TPOL bit in the Timer Control register is set to 1, the Timer Output signal begins as a High (1) and transitions to a Low (0) when the timer value matches the PWM value. The Timer Output signal returns to a High (1) after the timer reaches the Reload value and is reset to 0001H.

zilog<sup>°</sup>

duration of the negative phase of the PWM signal (as defined by the difference between the PWM registers and the Timer Reload registers).

- 5. Write to the Timer Reload High and Low Byte registers to set the Reload value (PWM period). The Reload value must be greater than the PWM value.
- 6. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 7. Configure the associated GPIO port pin for the Timer Output and Timer Output Complement alternate functions. The Timer Output Complement function is shared with the Timer Input function for both timers. Setting the timer mode to Dual PWM automatically switches the function from Timer In to Timer Out Complement.
- 8. Write to the Timer Control register to enable the timer and initiate counting.

The PWM period is represented by the following equation:

PWM Period (s) = Reload Value xPrescale System Clock Frequency (Hz)

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, the ONE-SHOT mode equation determines the first PWM time-out period.

If TPOL is set to 0, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) =  $\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$ 

If TPOL is set to 1, the ratio of the PWM output High time to the total period is represented by:

PWM Output High Time Ratio (%) =  $\frac{\text{PWM Value}}{\text{Reload Value}} \times 100$ 

#### **CAPTURE Mode**

In CAPTURE mode, the current timer count value is recorded when the appropriate external Timer Input transition occurs. The Capture count value is written to the Timer PWM High and Low Byte Registers. The timer input is the system clock. The TPOL bit in the Timer Control register determines if the Capture occurs on a rising edge or a falling edge of the Timer Input signal. When the Capture event occurs, an interrupt is generated and the timer continues counting. The INPCAP bit in TxCTL0 register is set to indicate the timer interrupt is because of an input capture event.

The timer continues counting up to the 16-bit Reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the Reload value, the timer generates an interrupt and continues counting. The INPCAP bit in TxCTL0 register clears indicating the timer interrupt is not because of an input capture event.



- 4. Enable the timer interrupt, if appropriate, and set the timer interrupt priority by writing to the relevant interrupt registers.By default, the timer interrupt are generated for both input capture and reload events. If appropriate, configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL0 register.
- 5. Configure the associated GPIO port pin for the Timer Input alternate function.
- 6. Write to the Timer Control register to enable the timer.
- 7. Counting begins on the first appropriate transition of the Timer Input signal. No interrupt is generated by this first edge.

In CAPTURE/COMPARE mode, the elapsed time from timer start to Capture event can be calculated using the following equation:

Capture Elapsed Time (s) =  $\frac{(Capture Value - Start Value) \times Prescale}{System Clock Frequency (Hz)}$ 

#### **Reading the Timer Count Values**

The current count value in the timers can be read while counting (enabled). This capability has no effect on timer operation. When the timer is enabled and the Timer High Byte register is read, the contents of the Timer Low Byte register are placed in a holding register. A subsequent read from the Timer Low Byte register returns the value in the holding register. This operation allows accurate reads of the full 16-bit timer count value while enabled. When the timers are not enabled, a read from the Timer Low Byte register returns the actual value in the counter.

#### **Timer Pin Signal Operation**

Timer Output is a GPIO Port pin alternate function. The Timer Output is toggled every time the counter is reloaded.

The Timer Input can be used as a selectable counting source. It shares the same pin as the complementary timer output. When selected by the GPIO Alternate Function Registers, this pin functions as a timer input in all modes except for the DUAL PWM OUTPUT mode. For this mode, there is no timer input available.

# zilog | 11

## **UART Address Compare Register**

The UART Address Compare (UxADDR) register stores the multi-node network address of the UART (see Table 67). When the MPMD[1] bit of UART Control Register 0 is set, all incoming address bytes are compared to the value stored in the Address Compare register. Receive interrupts and RDA assertions only occur in the event of a match.

#### Table 67. UART Address Compare Register (U0ADDR)

| BITS  | 7   | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----|-----------------------------|---|---|---|---|---|---|
| FIELD |     | COMP_ADDR                   |   |   |   |   |   |   |
| RESET | 0   | 0                           | 0 | 0 | 0 | 0 | 0 | 0 |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |
| ADDR  |     | F45H                        |   |   |   |   |   |   |

COMP\_ADDR—Compare Address

This 8-bit value is compared to incoming address bytes.

## UART Baud Rate High and Low Byte Registers

The UART Baud Rate High (UxBRH) and Low Byte (UxBRL) registers (Table 68 and Table 69) combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART.

#### Table 68. UART Baud Rate High Byte Register (U0BRH)

| BITS  | 7   | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----|-----------------------------|---|---|---|---|---|---|
| FIELD |     | BRH                         |   |   |   |   |   |   |
| RESET | 1   | 1                           | 1 | 1 | 1 | 1 | 1 | 1 |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |
| ADDR  |     | F46H                        |   |   |   |   |   |   |

#### Table 69. UART Baud Rate Low Byte Register (U0BRL)

| BITS  | 7   | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----|-----------------------------|---|---|---|---|---|---|
| FIELD |     | BRL                         |   |   |   |   |   |   |
| RESET | 1   | 1                           | 1 | 1 | 1 | 1 | 1 | 1 |
| R/W   | R/W | R/W R/W R/W R/W R/W R/W R/W |   |   |   |   |   |   |
| ADDR  |     | F47H                        |   |   |   |   |   |   |

|  | ς. | $\mathbf{\nabla}$ | 9 | 422 |
|--|----|-------------------|---|-----|
|  |    |                   |   | 133 |

| BITS      | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|----------------|---|---|---|---|---|---|---|
| FIELD     | ADCDH          |   |   |   |   |   |   |   |
| RESET     | Х              | Х | Х | Х | Х | Х | Х | Х |
| R/W       | R              | R | R | R | R | R | R | R |
| ADDR      | F72H           |   |   |   |   |   |   |   |
| X = Undef | X = Undefined. |   |   |   |   |   |   |   |

#### Table 73. ADC Data High Byte Register (ADCD\_H)

ADCDH—ADC Data High Byte

This byte contains the upper eight bits of the ADC output. These bits are not valid during a single-shot conversion. During a continuous conversion, the most recent conversion output is held in this register. These bits are undefined after a Reset.

## ADC Data Low Byte Register

The ADC Data Low Byte (ADCD\_L) register contains the lower bits of the ADC output as well as an overflow status bit. The output is a 13-bit two's complement value. During a single-shot conversion, this value is invalid. Access to the ADC Data Low Byte register is read-only. Reading the ADC Data High Byte register latches data in the ADC Low Bits register.

Table 74. ADC Data Low Byte Register (ADCD\_L)

| BITS           | 7    | 6 | 5     | 4    | 3     | 2   | 1 | 0 |
|----------------|------|---|-------|------|-------|-----|---|---|
| FIELD          |      |   | ADCDL | Rese | erved | OVF |   |   |
| RESET          | Х    | Х | Х     | Х    | Х     | Х   | Х | Х |
| R/W            | R    | R | R     | R    | R     | R   | R | R |
| ADDR           | F73H |   |       |      |       |     |   |   |
| X = Undefined. |      |   |       |      |       |     |   |   |

ADCDL—ADC Data Low Bits

These bits are the least significant five bits of the 13-bits of the ADC output. These bits are undefined after a Reset.

Reserved—Must be undefined.

OVF—Overflow Status

0= A hardware overflow did not occur in the ADC for the current sample. 1= A hardware overflow did occur in the ADC for the current sample, therefore the current sample is invalid.



159

## Trim Bit Address 0001H

#### Table 89. Trim Option Bits at 0001H

| BITS                                            | 7                             | 6        | 5   | 4   | 3   | 2   | 1   | 0   |
|-------------------------------------------------|-------------------------------|----------|-----|-----|-----|-----|-----|-----|
| FIELD                                           |                               | Reserved |     |     |     |     |     |     |
| RESET                                           | U                             | U        | U   | U   | U   | U   | U   | U   |
| R/W                                             | R/W                           | R/W      | R/W | R/W | R/W | R/W | R/W | R/W |
| ADDR                                            | Information Page Memory 0021H |          |     |     |     |     |     |     |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                               |          |     |     |     |     |     |     |

Reserved—Altering this register may result in incorrect device operation.

## Trim Bit Address 0002H

## Table 90. Trim Option Bits at 0002H (TIPO)

| BITS      | 7                                              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|------------------------------------------------|---|---|---|---|---|---|---|
| FIELD     | IPO_TRIM                                       |   |   |   |   |   |   |   |
| RESET     | U                                              |   |   |   |   |   |   |   |
| R/W       | R/W                                            |   |   |   |   |   |   |   |
| ADDR      | Information Page Memory 0022H                  |   |   |   |   |   |   |   |
| Note: U = | Note: II = Unchanged by Reset R/W = Read/Write |   |   |   |   |   |   |   |

IPO\_TRIM—Internal Precision Oscillator Trim Byte Contains trimming bits for Internal Precision Oscillator.

## Trim Bit Address 0003H

**Note:** *The LVD is available on 8-pin devices only.* 

## Table 91. Trim Option Bits at Address 0003H (TLVD)

| BITS      | 7                                               | 6        | 5   | 4        | 3   | 2   | 1   | 0   |  |
|-----------|-------------------------------------------------|----------|-----|----------|-----|-----|-----|-----|--|
| FIELD     |                                                 | Reserved |     | LVD_TRIM |     |     |     |     |  |
| RESET     | U                                               | U        | U   | U        | U   | U   | U   | U   |  |
| R/W       | R/W                                             | R/W      | R/W | R/W      | R/W | R/W | R/W | R/W |  |
| ADDR      | Information Page Memory 0023H                   |          |     |          |     |     |     |     |  |
| Note: U = | Note: U = Unchanged by Reset. R/W = Read/Write. |          |     |          |     |     |     |     |  |

PS022825-0908

**z**ilog<sup>®</sup>

203

Table 116 through Table 123 lists the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instruction can be considered as a subset of more than one category. Within these tables, the source operand is identified as 'src', the destination operand is 'dst' and a condition code is 'cc'.

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| ADC      | dst, src | Add with Carry                                |
| ADCX     | dst, src | Add with Carry using Extended Addressing      |
| ADD      | dst, src | Add                                           |
| ADDX     | dst, src | Add using Extended Addressing                 |
| СР       | dst, src | Compare                                       |
| CPC      | dst, src | Compare with Carry                            |
| CPCX     | dst, src | Compare with Carry using Extended Addressing  |
| СРХ      | dst, src | Compare using Extended Addressing             |
| DA       | dst      | Decimal Adjust                                |
| DEC      | dst      | Decrement                                     |
| DECW     | dst      | Decrement Word                                |
| INC      | dst      | Increment                                     |
| INCW     | dst      | Increment Word                                |
| MULT     | dst      | Multiply                                      |
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

#### **Table 116. Arithmetic Instructions**

zilog

207

#### Table 123. Rotate and Shift Instructions (Continued)

| Mnemonic | Operands | Instruction            |
|----------|----------|------------------------|
| SRA      | dst      | Shift Right Arithmetic |
| SRL      | dst      | Shift Right Logical    |
| SWAP     | dst      | Swap Nibbles           |

## eZ8 CPU Instruction Summary

Table 124 summarizes the eZ8 CPU instructions. The table identifies the addressing modes employed by the instruction, the effect upon the Flags register, the number of CPU clock cycles required for the instruction fetch, and the number of CPU clock cycles required for the instruction.

| Assembly        | Symbolic                                                     | Addres       | s Mode    | Opcode(s)                      |   |   | FI | ags | Fetch | Instr |        |        |
|-----------------|--------------------------------------------------------------|--------------|-----------|--------------------------------|---|---|----|-----|-------|-------|--------|--------|
| Mnemonic        | Operation                                                    | dst          | src       | (Hex)                          | С | Ζ | S  | ۷   | D     | Н     | Cycles | Cycles |
| ADC dst, src    | $dst \gets dst + src + C$                                    | r            | r         | 12                             | * | * | *  | *   | 0     | *     | 2      | 3      |
|                 |                                                              | r            | Ir        | 13                             | - |   |    |     |       |       | 2      | 4      |
|                 |                                                              | R            | R         | 14                             | - |   |    |     |       |       | 3      | 3      |
|                 |                                                              | R            | IR        | 15                             | - |   |    |     |       |       | 3      | 4      |
|                 |                                                              | R            | IM        | 16                             | - |   |    |     |       |       | 3      | 3      |
|                 |                                                              | IR           | IM        | 17                             | - |   |    |     |       |       | 3      | 4      |
| ADCX dst, src   | $dst \gets dst + src + C$                                    | ER           | ER        | 18                             | * | * | *  | *   | 0     | *     | 4      | 3      |
|                 |                                                              | ER           | IM        | 19                             | - |   |    |     |       |       | 4      | 3      |
| ADD dst, src    | $dst \gets dst + src$                                        | r            | r         | 02                             | * | * | *  | *   | 0     | *     | 2      | 3      |
|                 |                                                              | r            | Ir        | 03                             | - |   |    |     |       |       | 2      | 4      |
|                 |                                                              | R            | R         | 04                             | - |   |    |     |       |       | 3      | 3      |
|                 |                                                              | R            | IR        | 05                             | - |   |    |     |       |       | 3      | 4      |
|                 |                                                              | R            | IM        | 06                             | - |   |    |     |       |       | 3      | 3      |
|                 |                                                              | IR           | IM        | 07                             | - |   |    |     |       |       | 3      | 4      |
| ADDX dst, src   | $dst \gets dst + src$                                        | ER           | ER        | 08                             | * | * | *  | *   | 0     | *     | 4      | 3      |
|                 |                                                              | ER           | IM        | 09                             | - |   |    |     |       |       | 4      | 3      |
| Flags Notation: | * = Value is a function o<br>– = Unaffected<br>X = Undefined | f the result | peration. | 0 = Reset to 0<br>1 = Set to 1 |   |   |    |     |       |       |        |        |

Table 124. eZ8 CPU Instruction Summary

**z**ilog<sup>°</sup>

| 2 | n | 0 |  |
|---|---|---|--|
| ~ | U | 3 |  |

| Assembly        | Symbolic                                                                                                                   | Addres | s Mode | Opcode(s) | Flags |   |             |           |   |   | Fetch  | Instr. |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|--------|--------|-----------|-------|---|-------------|-----------|---|---|--------|--------|
| Mnemonic        | Operation                                                                                                                  | dst    | src    | (Hex)     | С     | Ζ | S           | ۷         | D | Η | Cycles | Cycles |
| COM dst         | $dst \gets \simdst$                                                                                                        | R      |        | 60        | -     | * | *           | 0         | - | - | 2      | 2      |
|                 |                                                                                                                            | IR     |        | 61        | -     |   |             |           |   |   | 2      | 3      |
| CP dst, src     | dst - src                                                                                                                  | r      | r      | A2        | *     | * | *           | *         | - | - | 2      | 3      |
|                 |                                                                                                                            | r      | lr     | A3        | -     |   |             |           |   |   | 2      | 4      |
|                 |                                                                                                                            | R      | R      | A4        | -     |   |             |           |   |   | 3      | 3      |
|                 |                                                                                                                            | R      | IR     | A5        | -     |   |             |           |   |   | 3      | 4      |
|                 |                                                                                                                            | R      | IM     | A6        | -     |   |             |           |   |   | 3      | 3      |
|                 |                                                                                                                            | IR     | IM     | A7        | -     |   |             |           |   |   | 3      | 4      |
| CPC dst, src    | dst - src - C                                                                                                              | r      | r      | 1F A2     | *     | * | *           | *         | _ | _ | 3      | 3      |
|                 |                                                                                                                            | r      | lr     | 1F A3     | -     |   |             |           |   |   | 3      | 4      |
|                 |                                                                                                                            | R      | R      | 1F A4     | -     |   |             |           |   |   | 4      | 3      |
|                 |                                                                                                                            | R      | IR     | 1F A5     | -     |   |             |           |   |   | 4      | 4      |
|                 |                                                                                                                            | R      | IM     | 1F A6     | -     |   |             |           |   |   | 4      | 3      |
|                 |                                                                                                                            | IR     | IM     | 1F A7     | -     |   |             |           |   |   | 4      | 4      |
| CPCX dst, src   | dst - src - C                                                                                                              | ER     | ER     | 1F A8     | *     | * | *           | *         | _ | _ | 5      | 3      |
|                 |                                                                                                                            | ER     | IM     | 1F A9     | -     |   |             |           |   |   | 5      | 3      |
| CPX dst, src    | dst - src                                                                                                                  | ER     | ER     | A8        | *     | * | *           | *         | _ | _ | 4      | 3      |
|                 |                                                                                                                            | ER     | IM     | A9        | -     |   |             |           |   |   | 4      | 3      |
| DA dst          | $dst \leftarrow DA(dst)$                                                                                                   | R      |        | 40        | *     | * | *           | Х         | _ | _ | 2      | 2      |
|                 |                                                                                                                            | IR     |        | 41        | -     |   |             |           |   |   | 2      | 3      |
| DEC dst         | dst ← dst - 1                                                                                                              | R      |        | 30        | -     | * | *           | *         | _ | _ | 2      | 2      |
|                 |                                                                                                                            | IR     |        | 31        | -     |   |             |           |   |   | 2      | 3      |
| DECW dst        | dst ← dst - 1                                                                                                              | RR     |        | 80        | _     | * | *           | *         | _ | _ | 2      | 5      |
|                 |                                                                                                                            | IRR    |        | 81        | -     |   |             |           |   |   | 2      | 6      |
| DI              | $IRQCTL[7] \leftarrow 0$                                                                                                   |        |        | 8F        | _     | _ | _           | _         | _ | _ | 1      | 2      |
| DJNZ dst, RA    | $dst \leftarrow dst - 1$<br>if dst $\neq 0$<br>PC $\leftarrow$ PC + X                                                      | r      |        | 0A-FA     | -     | - | -           | -         | - | - | 2      | 3      |
| EI              | $IRQCTL[7] \leftarrow 1$                                                                                                   |        |        | 9F        | _     | _ | _           | _         | - | _ | 1      | 2      |
| Flags Notation: | <ul> <li>* = Value is a function of the result of the operation.</li> <li>- = Unaffected</li> <li>X = Undefined</li> </ul> |        |        |           |       |   | set<br>t to | to (<br>1 | ) |   |        |        |

#### Table 124. eZ8 CPU Instruction Summary (Continued)

zilog

232

|                |                                      | 3.6 V<br>70 °C<br>e stated) |         |                      |                           |                                                                                                                                                                                                                                |  |  |
|----------------|--------------------------------------|-----------------------------|---------|----------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Symbol         | Parameter                            | Minimum                     | Typical | Maximum              | Units                     | Conditions                                                                                                                                                                                                                     |  |  |
|                | Single-Shot Conversion<br>Time       | -                           | 5129    | _                    | System<br>clock<br>cycles | All measurements but temperature sensor                                                                                                                                                                                        |  |  |
|                |                                      |                             | 10258   |                      |                           | Temperature sensor<br>measurement                                                                                                                                                                                              |  |  |
|                | Continuous Conversion<br>Time        | -                           | 256     | _                    | System<br>clock<br>cycles | All measurements but temperature sensor                                                                                                                                                                                        |  |  |
|                |                                      |                             | 512     |                      |                           | Temperature sensor<br>measurement                                                                                                                                                                                              |  |  |
|                | Signal Input Bandwidth               | -                           | 10      |                      | kHz                       | As defined by -3 dB point                                                                                                                                                                                                      |  |  |
| R <sub>S</sub> | Analog Source Impedance <sup>4</sup> | -                           | -       | 10                   | kΩ                        | In unbuffered mode                                                                                                                                                                                                             |  |  |
|                |                                      |                             |         | 500                  | kΩ                        | In buffered modes                                                                                                                                                                                                              |  |  |
| Zin            | Input Impedance                      | -                           | 150     |                      | kΩ                        | In unbuffered mode at 20 $\rm MHz^5$                                                                                                                                                                                           |  |  |
|                |                                      | 10                          | _       |                      | MΩ                        | In buffered modes                                                                                                                                                                                                              |  |  |
| Vin            | Input Voltage Range                  | 0                           |         | V <sub>DD</sub>      | V                         | Unbuffered Mode                                                                                                                                                                                                                |  |  |
|                |                                      | 0.3                         |         | V <sub>DD</sub> -1.1 | V                         | Buffered Modes                                                                                                                                                                                                                 |  |  |
|                |                                      |                             |         |                      | Note:                     | These values define the<br>range over which the<br>ADC performs within<br>spec; exceeding these<br>values does not cause<br>damage or instability; see<br>DC Characteristics on<br>page 222 for absolute pin<br>voltage limits |  |  |

#### Table 135. Analog-to-Digital Converter Electrical Characteristics and Timing (Continued)

#### Notes

- 1. Analog source impedance affects the ADC offset voltage (because of pin leakage) and input settling time.
- 2. Devices are factory calibrated at  $V_{DD}$  = 3.3 V and  $T_A$  = +30 °C, so the ADC is maximally accurate under these conditions.
- 3. LSBs are defined assuming 10-bit resolution.
- 4. This is the maximum recommended resistance seen by the ADC input pin.
- 5. The input impedance is inversely proportional to the system clock frequency.

zilog <sub>238</sub>

## **UART** Timing

Figure 37 and Table 142 provide timing information for UART pins for the case where CTS is used for flow control. The CTS to DE assertion delay (T1) assumes the transmit data register has been loaded with data prior to CTS assertion.



|                |                                                    | Delay (ns)        |                                |  |  |  |  |  |
|----------------|----------------------------------------------------|-------------------|--------------------------------|--|--|--|--|--|
| Parameter      | Abbreviation                                       | Minimum           | Maximum                        |  |  |  |  |  |
| UART           |                                                    |                   |                                |  |  |  |  |  |
| T <sub>1</sub> | CTS Fall to DE output delay                        | 2 * XIN<br>period | 2 * XIN period<br>+ 1 bit time |  |  |  |  |  |
| T <sub>2</sub> | DE assertion to TXD falling edge (start bit) delay | ′±5               |                                |  |  |  |  |  |
| T <sub>3</sub> | End of Stop Bit(s) to DE deassertion delay         | ± 5               |                                |  |  |  |  |  |

#### Table 142. UART Timing With CTS

Zilog <sub>243</sub>

Figure 41 displays the 8-pin Quad Flat No-Lead package (QFN)/MLF-S available for the Z8 Encore! XP F082A Series devices. This package has a footprint identical to that of the 8-pin SOIC, but with a lower profile.



Figure 41. 8-Pin Quad Flat No-Lead Package (QFN)/MLF-S

zilog

245



Figure 43 displays the 20-pin Small Outline Integrated Circuit Package (SOIC) available for the Z8 Encore! XP F082A Series devices.

Figure 43. 20-Pin Small Outline Integrated Circuit Package (SOIC)

zilog <sub>247</sub>





Note: ZILOG supplies both options for production. Component layout PCB design should cover bigger option 01.

#### Figure 45. 28-Pin Plastic Dual Inline Package (PDIP)

# **z**ilog<sup>°</sup>

253

| Part Number                                                                                 | Flash    | RAM     | SUVN  | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | UART with IrDA | Comparator | Temperature Sensor | Description         |
|---------------------------------------------------------------------------------------------|----------|---------|-------|-----------|------------|---------------------|---------------------|----------------|------------|--------------------|---------------------|
| Z8 Encore! XP <sup>®</sup> F082A Series with 4 KB Flash, 10-Bit Analog-to-Digital Converter |          |         |       |           |            |                     |                     |                |            |                    |                     |
| Standard Temperature: 0 °C to 70 °C                                                         |          |         |       |           |            |                     |                     |                |            |                    |                     |
| Z8F042APB020SC                                                                              | 4 KB     | 1 KB    | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F042AQB020SC                                                                              | 4 KB     | 1 KB    | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F042ASB020SC                                                                              | 4 KB     | 1 KB    | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F042ASH020SC                                                                              | 4 KB     | 1 KB    | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F042AHH020SC                                                                              | 4 KB     | 1 KB    | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F042APH020SC                                                                              | 4 KB     | 1 KB    | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F042ASJ020SC                                                                              | 4 KB     | 1 KB    | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F042AHJ020SC                                                                              | 4 KB     | 1 KB    | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F042APJ020SC                                                                              | 4 KB     | 1 KB    | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |
| Extended Temperatur                                                                         | e: -40 ° | C to 10 | 5 °C  |           |            |                     |                     |                |            |                    |                     |
| Z8F042APB020EC                                                                              | 4 KB     | 1 KB    | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | PDIP 8-pin package  |
| Z8F042AQB020EC                                                                              | 4 KB     | 1 KB    | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | QFN 8-pin package   |
| Z8F042ASB020EC                                                                              | 4 KB     | 1 KB    | 128 B | 6         | 14         | 2                   | 4                   | 1              | 1          | 1                  | SOIC 8-pin package  |
| Z8F042ASH020EC                                                                              | 4 KB     | 1 KB    | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SOIC 20-pin package |
| Z8F042AHH020EC                                                                              | 4 KB     | 1 KB    | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | SSOP 20-pin package |
| Z8F042APH020EC                                                                              | 4 KB     | 1 KB    | 128 B | 17        | 20         | 2                   | 7                   | 1              | 1          | 1                  | PDIP 20-pin package |
| Z8F042ASJ020EC                                                                              | 4 KB     | 1 KB    | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SOIC 28-pin package |
| Z8F042AHJ020EC                                                                              | 4 KB     | 1 KB    | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | SSOP 28-pin package |
| Z8F042APJ020EC                                                                              | 4 KB     | 1 KB    | 128 B | 23        | 20         | 2                   | 8                   | 1              | 1          | 1                  | PDIP 28-pin package |
| Replace C with G for Lead-Free Packaging                                                    |          |         |       |           |            |                     |                     |                |            |                    |                     |

