Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | LVD, PWM, WDT | | Number of I/O | 58 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 16x12b; D/A 2x6b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-QFP | | Supplier Device Package | 64-QFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mke04z64vqh4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1 Ordering parts ### 1.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to **nxp.com** and perform a part number search for the following device numbers: KE06Z. ### 2 Part identification # 2.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ### 2.2 Format Part numbers for this device have the following format: Q KE## A FFF R T PP CC N ### 2.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|---------------------------|-------------------------------------------------------------------| | Q | Qualification status | M = Fully qualified, general market flow P = Prequalification | | KE## | Kinetis family | • KE04 | | А | Key attribute | • Z = M0+ core | | FFF | Program flash memory size | • 128 = 128 KB | | R | Silicon revision | (Blank) = Main A = Revision after main | | Т | Temperature range (°C) | • V = -40 to 105 | | PP | Package identifier | • LD = 44 LQFP (10 mm x 10 mm) | Table continues on the next page... | Field | Description | Values | |-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>QH = 64 QFP (14 mm x 14 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>LK = 80 LQFP (14 mm x 14 mm)</li> </ul> | | CC | Maximum CPU frequency (MHz) | • 4 = 48 MHz | | N | Packaging type | <ul><li>R = Tape and reel</li><li>(Blank) = Trays</li></ul> | # 2.4 Example This is an example part number: MKE06Z128VLK4 ### 3 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate: Table 1. Parameter classifications | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. KE04 Sub-Family Data Sheet, Rev. 4, 07/2016 # 4 Ratings # 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. # 4.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ### 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -6000 | +6000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | 2 | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 125°C | -100 | +100 | mA | 3 | - Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - 3. Determined according to JEDEC Standard JESD78D, IC Latch-up Test. - Test was performed at 125 °C case temperature (Class II). - I/O pins pass ±100 mA I-test with I<sub>DD</sub> current limit at 400 mA. - I/O pins pass +50/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA. - Supply groups pass 1.5 V<sub>ccmax</sub>. - RESET pin was only tested with negative I-test due to product conditioning requirement. #### Nonswitching electrical specifications - 2. Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0 (64-pin and 80-pin packages only), and PTH1 (64-pin and 80-pin packages only) support high current output. - 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin. - 4. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to $V_{SS}$ and $V_{DD}$ . PTA2 and PTA3 are true open drain I/O pins that are internally clamped to $V_{SS}$ . - 5. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger value. - 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as when no system clock is present, or clock rate is very low (which would reduce overall power consumption). Table 4. LVD and POR specification | Symbol | С | Desc | ription | Min | Тур | Max | Unit | |--------------------|---|-------------------------------------|-------------------------------------------------------------------------|------|------|--------------|------| | V <sub>POR</sub> | D | POR re-ai | m voltage <sup>1</sup> | 1.5 | 1.75 | 2.0 | V | | V <sub>LVDH</sub> | С | threshold—hig | Falling low-voltage detect threshold—high range (LVDV = 1) <sup>2</sup> | | 4.3 | 4.4 | V | | V <sub>LVW1H</sub> | С | Falling low-<br>voltage | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4 | 4.5 | V | | V <sub>LVW2H</sub> | С | warning<br>threshold—<br>high range | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5 | 4.6 | V | | V <sub>LVW3H</sub> | С | riigir ranige | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6 | 4.7 | V | | V <sub>LVW4H</sub> | С | | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7 | 4.8 | V | | V <sub>HYSH</sub> | С | | High range low-voltage detect/warning hysteresis | | 100 | _ | mV | | V <sub>LVDL</sub> | С | threshold—lov | Falling low-voltage detect threshold—low range (LVDV = 0) | | 2.61 | 2.66 | V | | V <sub>LVW1L</sub> | С | Falling low-<br>voltage | Level 1 falling<br>(LVWV = 00) | 2.62 | 2.7 | 2.78 | V | | V <sub>LVW2L</sub> | С | warning<br>threshold—<br>low range | Level 2 falling<br>(LVWV = 01) | 2.72 | 2.8 | 2.88 | V | | V <sub>LVW3L</sub> | С | low range | Level 3 falling<br>(LVWV = 10) | 2.82 | 2.9 | 2.98 | V | | V <sub>LVW4L</sub> | С | | Level 4 falling<br>(LVWV = 11) | 2.92 | 3.0 | 3.08 | V | | V <sub>HYSDL</sub> | С | | Low range low-voltage detect hysteresis | | 40 | _ | mV | | V <sub>HYSWL</sub> | С | | low-voltage<br>hysteresis | _ | 80 | <del>_</del> | mV | | $V_{BG}$ | Р | Buffered ban | dgap output 3 | 1.14 | 1.16 | 1.18 | V | - 1. Maximum is highest voltage that POR is guaranteed. - 2. Rising thresholds are falling threshold + hysteresis. - 3. voltage Factory trimmed at $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C $I_{OH}(mA)$ Figure 1. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (standard drive strength) ( $V_{DD}$ = 5 V) $I_{OH}(mA)$ Figure 2. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (standard drive strength) ( $V_{DD}$ = 3 V) $I_{OL}(mA)$ Figure 5. Typical $V_{OL}$ Vs. $I_{OL}$ (standard drive strength) ( $V_{DD} = 5 \text{ V}$ ) $I_{OL}(mA)$ Figure 6. Typical $V_{OL}$ Vs. $I_{OL}$ (standard drive strength) ( $V_{DD}$ = 3 V) KE04 Sub-Family Data Sheet, Rev. 4, 07/2016 # 5.1.2 Supply current characteristics This section includes information about power supply current in various operating modes. Table 5. Supply current characteristics | С | Parameter | Symbol | Core/Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | Temp | |---|-----------------------------------------------------|------------------|------------------|---------------------|----------------------|------------------|------|---------------| | С | Run supply current FEI | RI <sub>DD</sub> | 48/24 MHz | 5 | 11.1 | _ | mA | -40 to 105 °C | | С | mode, all modules clocks<br>enabled; run from flash | | 24/24 MHz | | 8 | _ | | | | С | Chabled, full from hash | | 12/12 MHz | | 5 | _ | | | | С | | | 1/1 MHz | | 2.4 | _ | | | | С | | | 48/24 MHz | 3 | 11 | _ | | | | С | | | 24/24 MHz | | 7.9 | _ | | | | С | | | 12/12 MHz | | 4.9 | _ | | | | | | | 1/1 MHz | | 2.3 | _ | | | | С | Run supply current FEI | RI <sub>DD</sub> | 48/24 MHz | 5 | 7.8 | _ | mA | -40 to 105 °C | | С | mode, all modules clocks disabled and gated; run | | 24/24 MHz | | 5.5 | _ | | | | С | from flash | | 12/12 MHz | | 3.8 | _ | | | | С | | | 1/1 MHz | | 2.3 | _ | | | | С | | | 48/24 MHz | 3 | 7.7 | _ | | | | С | | | 24/24 MHz | | 5.4 | _ | | | | С | | | 12/12 MHz | | 3.7 | _ | | | | С | | | 1/1 MHz | | 2.2 | _ | | | | С | Run supply current FBE | RI <sub>DD</sub> | 48/24 MHz | 5 | 14.7 | _ | mA | -40 to 105 °C | | Р | mode, all modules clocks<br>enabled; run from RAM | | 24/24 MHz | | 9.8 | 14.9 | | | | С | Chabled, full from the | | 12/12 MHz | | 6 | _ | | | | С | | | 1/1 MHz | | 2.4 | _ | | | | С | | | 48/24 MHz | 3 | 14.6 | _ | | | | Р | | | 24/24 MHz | | 9.6 | 12.8 | | | | С | | | 12/12 MHz | | 5.9 | _ | | | | С | | | 1/1 MHz | | 2.3 | _ | | | | С | Run supply current FBE | RI <sub>DD</sub> | 48/24 MHz | 5 | 11.4 | _ | mA | -40 to 105 °C | | Р | mode, all modules clocks disabled and gated; run | | 24/24 MHz | | 7.7 | 12.5 | | | | С | from RAM | | 12/12 MHz | | 4.7 | _ | | | | С | | | 1/1 MHz | | 2.3 | | | | | С | | | 48/24 MHz | 3 | 11.3 | | | | | Р | | | 24/24 MHz | | 7.6 | 9.5 | | | | С | | | 12/12 MHz | | 4.6 | _ | | | | | | | 1/1 MHz | | 2.2 | _ | | | Table continues on the next page... #### **Switching specifications** - AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications - AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems # 5.1.3.1 EMC radiated emissions operating behaviors Table 6. EMC radiated emissions operating behaviors for 80-pin LQFP package | Symbol | Description | Frequency band (MHz) | Тур. | Unit | Notes | |---------------------|------------------------------------|----------------------|----------------|------|-------| | V <sub>RE1</sub> | Radiated emissions voltage, band 1 | 0.15–50 | 6 | dΒμV | 1, 2 | | V <sub>RE2</sub> | Radiated emissions voltage, band 2 | 50–150 | 6 | dΒμV | | | V <sub>RE3</sub> | Radiated emissions voltage, band 3 | 150–500 | 11 | dΒμV | | | V <sub>RE4</sub> | Radiated emissions voltage, band 4 | 500-1000 | 5 | dΒμV | | | V <sub>RE_IEC</sub> | IEC level | 0.15-1000 | N <sup>3</sup> | _ | 2, 4 | - Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range. - 2. $V_{DD}$ = 5.0 V, $T_A$ = 25 °C, $f_{OSC}$ = 8 MHz (crystal), $f_{SYS}$ = 40 MHz, $f_{BUS}$ = 20 MHz - 3. IEC/SAE Level Maximums: N≤12 dBµV, M≤18 dBµV, K≤30 dBµV, I ≤36 dBµV, H≤42 dBµV. - 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method # 5.2 Switching specifications # 5.2.1 Control timing Table 7. Control timing | Num | С | Rating | J | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-----------------------------------------|--------------------------------|---------------------|----------------------|----------------------|------|------| | 1 | D | System and core clock | | f <sub>Sys</sub> | DC | _ | 48 | MHz | | 2 | Р | Bus frequency $(t_{cyc} = 1/f_{Bus})$ | | f <sub>Bus</sub> | DC | | 24 | MHz | | 3 | Р | Internal low power oscillator frequency | | $f_{LPO}$ | 0.67 | 1.0 | 1.25 | KHz | | 4 | D | External reset pulse width <sup>2</sup> | | t <sub>extrst</sub> | 1.5 × | _ | _ | ns | | | | | | | t <sub>cyc</sub> | | | | | 5 | D | Reset low drive | | t <sub>rstdrv</sub> | $34 \times t_{cyc}$ | _ | _ | ns | | 6 | D | IRQ pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | | ns | | | D | | Synchronous path <sup>3</sup> | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | Table continues on the next page... KE04 Sub-Family Data Sheet, Rev. 4, 07/2016 16 Where: $T_A = Ambient temperature, °C$ $\theta_{JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power $P_{I/O}$ = Power dissipation on input and output pins - user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_I$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_I + 273 \, ^{\circ}C)$$ Solving the equations above for K gives: $$K = P_D \times (T_A + 273 \text{ }^{\circ}C) + \theta_{JA} \times (P_D)^2$$ where K is a constant pertaining to the particular part. K can be determined by measuring $P_D$ (at equilibrium) for an known $T_A$ . Using this value of K, the values of $P_D$ and $P_D$ and $P_D$ and $P_D$ are obtained by solving the above equations iteratively for any value of $P_D$ . # 6 Peripheral operating requirements and behaviors ### 6.1 Core modules #### 6.1.1 SWD electricals Table 11. SWD full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|-------------------------------------------------|------|------|------| | | Operating voltage | 2.7 | 5.5 | V | | J1 | SWD_CLK frequency of operation | | | | | | Serial wire debug | 0 | 24 | MHz | | J2 | SWD_CLK cycle period | 1/J1 | _ | ns | | J3 | SWD_CLK clock pulse width | | | | | | Serial wire debug | 20 | _ | ns | | J4 | SWD_CLK rise and fall times | _ | 3 | ns | | J9 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | J10 | SWD_DIO input data hold time after SWD_CLK rise | 3 | _ | ns | Table continues on the next page... Table 11. SWD full voltage range electricals (continued) | | Symbol | Description | Min. | Max. | Unit | |---|--------|------------------------------------|------|------|------| | Ī | J11 | SWD_CLK high to SWD_DIO data valid | _ | 35 | ns | | | J12 | SWD_CLK high to SWD_DIO high-Z | 5 | _ | ns | Figure 13. Serial wire clock input timing Figure 14. Serial wire data timing #### External oscillator (OSC) and ICS characteristics 6.2 Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) | Num | С | C | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------|------------------------|-----------------|-------|----------------------|---------|------| | 1 | С | Crystal or | Low range (RANGE = 0) | f <sub>lo</sub> | 31.25 | 32.768 | 39.0625 | kHz | | | С | resonator<br>frequency | High range (RANGE = 1) | f <sub>hi</sub> | 4 | _ | 24 | MHz | Table continues on the next page... KE04 Sub-Family Data Sheet, Rev. 4, 07/2016 21 **NXP Semiconductors** Table 12. OSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued) | Num | С | С | haracteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|------------|---------------------------------------------------------------------|-----------------------------------------------|----------------------|-------|-----------------------|---------|------| | 2 | D | Lo | ad capacitors | C1, C2 | | See Note <sup>2</sup> | ! | | | 3 | D | Feedback<br>resistor | Low Frequency, Low-Power<br>Mode <sup>3</sup> | R <sub>F</sub> | _ | _ | _ | ΜΩ | | | | | Low Frequency, High-Gain<br>Mode | | _ | 10 | _ | ΜΩ | | | | | High Frequency, Low-<br>Power Mode | | _ | 1 | _ | ΜΩ | | | | | High Frequency, High-Gain<br>Mode | | _ | 1 | _ | ΜΩ | | 4 | D | Series resistor - | Low-Power Mode <sup>3</sup> | R <sub>S</sub> | _ | 0 | _ | kΩ | | | | Low Frequency | High-Gain Mode | | _ | 200 | _ | kΩ | | 5 | D | Series resistor -<br>High Frequency | Low-Power Mode <sup>3</sup> | R <sub>S</sub> | _ | 0 | _ | kΩ | | | D | Series resistor - | 4 MHz | | _ | 0 | _ | kΩ | | | D | High<br>Frequency, | 8 MHz | | _ | 0 | _ | kΩ | | | D | High-Gain Mode | 16 MHz | | _ | 0 | _ | kΩ | | 6 | С | Crystal start-up | Low range, low power | t <sub>CSTL</sub> | _ | 1000 | _ | ms | | | С | time low range<br>= 32.768 kHz | Low range, high gain | | _ | 800 | _ | ms | | | С | crystal; High | High range, low power | t <sub>CSTH</sub> | _ | 3 | _ | ms | | | С | range = 20 MHz<br>crystal <sup>4,5</sup> | High range, high gain | | _ | 1.5 | _ | ms | | 7 | Т | Internal re | eference start-up time | t <sub>IRST</sub> | _ | 20 | 50 | μs | | 8 | Р | Internal reference | e clock (IRC) frequency trim range | f <sub>int_t</sub> | 31.25 | _ | 39.0625 | kHz | | 9 | Р | Internal<br>reference clock<br>frequency,<br>factory trimmed | T = 25 °C, V <sub>DD</sub> = 5 V | f <sub>int_ft</sub> | _ | 37.5 | _ | kHz | | 10 | Р | DCO output frequency range | FLL reference = fint_t, flo,<br>or fhi/RDIV | f <sub>dco</sub> | 40 | _ | 50 | MHz | | 11 | Р | Factory trimmed internal oscillator accuracy | T = 25 °C, V <sub>DD</sub> = 5 V | Δf <sub>int_ft</sub> | -0.5 | _ | 0.5 | % | | 12 | С | Deviation of IRC over | Over temperature range from -40 °C to 105°C | Δf <sub>int_t</sub> | -1 | _ | 0.5 | % | | | | temperature when trimmed at T = 25 °C, V <sub>DD</sub> = 5 V | Over temperature range<br>from 0 °C to 105°C | Δf <sub>int_t</sub> | -0.5 | _ | 0.5 | | | 13 | С | C Frequency Over temperature range accuracy of from -40 °C to 105°C | | $\Delta f_{dco\_ft}$ | -1.5 | _ | 1 | % | | | DCO output | | Over temperature range from 0 °C to 105°C | $\Delta f_{dco_ft}$ | -1 | _ | 1 | | Table continues on the next page... Table 13. Flash characteristics (continued) | С | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |---|-----------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------------------|-------------------| | D | NVM Bus frequency | f <sub>NVMBUS</sub> | 1 | _ | 24 | MHz | | D | NVM Operating frequency | f <sub>NVMOP</sub> | 0.8 | 1 | 1.05 | MHz | | D | Erase Verify All Blocks | t <sub>VFYALL</sub> | _ | _ | 2605 | t <sub>cyc</sub> | | D | Erase Verify Flash Block | t <sub>RD1BLK</sub> | _ | _ | 2579 | t <sub>cyc</sub> | | D | Erase Verify Flash Section | t <sub>RD1SEC</sub> | _ | _ | 485 | t <sub>cyc</sub> | | D | Read Once | t <sub>RDONCE</sub> | _ | _ | 464 | t <sub>cyc</sub> | | D | Program Flash (2 word) | t <sub>PGM2</sub> | 0.12 | 0.13 | 0.31 | ms | | D | Program Flash (4 word) | t <sub>PGM4</sub> | 0.21 | 0.21 | 0.49 | ms | | D | Program Once | t <sub>PGMONCE</sub> | 0.20 | 0.21 | 0.21 | ms | | D | Erase All Blocks | t <sub>ERSALL</sub> | 95.42 | 100.18 | 100.30 | ms | | D | Erase Flash Block | t <sub>ERSBLK</sub> | 95.42 | 100.18 | 100.30 | ms | | D | Erase Flash Sector | t <sub>ERSPG</sub> | 19.10 | 20.05 | 20.09 | ms | | D | Unsecure Flash | t <sub>UNSECU</sub> | 95.42 | 100.19 | 100.31 | ms | | D | Verify Backdoor Access Key | t <sub>VFYKEY</sub> | _ | _ | 482 | t <sub>cyc</sub> | | D | Set User Margin Level | t <sub>MLOADU</sub> | _ | _ | 415 | t <sub>cyc</sub> | | С | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 105 °C | n <sub>FLPE</sub> | 10 k | 100 k | _ | Cycles | | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub> | 15 | 100 | _ | years | - 1. Minimum times are based on maximum $f_{NVMOP}$ and maximum $f_{NVMBUS}$ - 2. Typical times are based on typical $f_{NVMOP}$ and maximum $f_{NVMBUS}$ - 3. Maximum times are based on typical f<sub>NVMOP</sub> and typical f<sub>NVMBUS</sub> plus aging - 4. $t_{cyc} = 1 / f_{NVMBUS}$ Program and erase operations do not require any special power sources other than the normal V<sub>DD</sub> supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual. # 6.4 Analog #### 6.4.1 ADC characteristics Table 14. 5 V 12-bit ADC operating conditions | Characteri<br>stic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | Comment | |--------------------|------------|-------------------|---------------------|------------------|---------------------|------|---------| | Reference | • Low | V <sub>REFL</sub> | V <sub>SSA</sub> | _ | V <sub>DDA</sub> /2 | V | _ | | potential | • High | $V_{REFH}$ | V <sub>DDA</sub> /2 | _ | $V_{DDA}$ | | | Table continues on the next page... KE04 Sub-Family Data Sheet, Rev. 4, 07/2016 | Table 14. | 5 V 12-bit | <b>ADC</b> operating | conditions ( | (continued) | ) | |-----------|------------|----------------------|--------------|-------------|---| |-----------|------------|----------------------|--------------|-------------|---| | Characteri<br>stic | Conditions | Symbol | Min | Typ <sup>1</sup> | Max | Unit | Comment | |----------------------------------|---------------------------------------------------------------|-------------------|------------|------------------|-------------------|------|-----------------| | Supply | Absolute | V <sub>DDA</sub> | 2.7 | _ | 5.5 | V | _ | | voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> ) | $\Delta V_{DDA}$ | -100 | 0 | +100 | mV | _ | | Input<br>voltage | | V <sub>ADIN</sub> | $V_{REFL}$ | _ | V <sub>REFH</sub> | V | _ | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | _ | | Input resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | _ | | Analog<br>source | 12-bit mode • f <sub>ADCK</sub> > 4 MHz | R <sub>AS</sub> | _ | _ | 2 | kΩ | External to MCU | | resistance | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 5 | | | | | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz | | _ | _ | 5 | | | | | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 10 | | | | | 8-bit mode | | _ | _ | 10 | | | | | (all valid f <sub>ADCK</sub> ) | | | | | | | | ADC | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | _ | | conversion<br>clock<br>frequency | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | 1. Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. Figure 16. ADC input impedance equivalency diagram Table 15. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Characteristic | Conditions | С | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |-----------------------------------|------------------------------|---|--------------------|------|------------------|-----|------------------| | Supply current | | Т | I <sub>DDA</sub> | _ | 133 | _ | μΑ | | ADLPC = 1 | | | | | | | | | ADLSMP = 1 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDA</sub> | _ | 218 | _ | μA | | ADLPC = 1 | | | | | | | | | ADLSMP = 0 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | T | I <sub>DDA</sub> | _ | 327 | _ | μΑ | | ADLPC = 0 | | | 55/1 | | | | | | ADLSMP = 1 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDA</sub> | _ | 582 | 990 | μA | | ADLPC = 0 | | • | , JUDA | | | 000 | ۳,, | | ADLSMP = 0 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | Stop, reset, module | Т | laa. | | 0.011 | 1 | μA | | Supply current | off | ı | I <sub>DDA</sub> | _ | 0.011 | ' | μΑ | | ADC asynchronous | High speed (ADLPC | Р | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | | clock source | = 0) | | | | | | | | | Low power (ADLPC = 1) | | | 1.25 | 2 | 3.3 | | | Conversion time (including sample | Short sample (ADLSMP = 0) | Т | t <sub>ADC</sub> | _ | 20 | _ | ADCK cycles | | time) | Long sample<br>(ADLSMP = 1) | | | _ | 40 | _ | | | Sample time | Short sample<br>(ADLSMP = 0) | T | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK cycles | | | Long sample<br>(ADLSMP = 1) | | | _ | 23.5 | _ | | | Total unadjusted | 12-bit mode | С | E <sub>TUE</sub> | _ | ±5.0 | _ | LSB <sup>3</sup> | | Error <sup>2</sup> | 10-bit mode | С | | _ | ±1.5 | _ | 1 | | | 8-bit mode | С | | _ | ±0.8 | _ | | | Differential Non- | 12-bit mode | С | DNL | _ | ±1.5 | _ | LSB <sup>3</sup> | | Liniarity | 10-bit mode | С | | _ | ±0.4 | _ | | | | 8-bit mode | С | | _ | ±0.15 | _ | 1 | | Integral Non-Linearity | 12-bit mode | С | INL | _ | ±1.5 | _ | LSB <sup>3</sup> | | | 10-bit mode | С | | _ | ±0.4 | _ | | | | 8-bit mode | С | | _ | ±0.15 | _ | | | Zero-scale error <sup>4</sup> | 12-bit mode | С | E <sub>ZS</sub> | _ | ±1.0 | _ | LSB <sup>3</sup> | | | 10-bit mode | С | _ | | ±0.2 | _ | 1 | Table continues on the next page... Table 15. 12-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Characteristic | Conditions | С | Symbol | Min | Typ <sup>1</sup> | Max | Unit | |----------------------------------|---------------|---|---------------------|-----|-----------------------------------|------|------------------| | | 8-bit mode | С | | _ | ±0.35 | _ | | | Full-scale error <sup>5</sup> | 12-bit mode | С | E <sub>FS</sub> | _ | ±2.5 | _ | LSB <sup>3</sup> | | | 10-bit mode | С | | _ | ±0.3 | _ | | | | 8-bit mode | С | | _ | ±0.25 | _ | | | Quantization error | ≤12 bit modes | D | EQ | _ | _ | ±0.5 | LSB <sup>3</sup> | | Input leakage error <sup>6</sup> | all modes | D | E <sub>IL</sub> | | I <sub>In</sub> * R <sub>AS</sub> | | mV | | Temp sensor slope | -40 °C–25 °C | D | m | _ | 3.266 | _ | mV/°C | | | 25 °C–125 °C | | | _ | 3.638 | _ | | | Temp sensor voltage | 25 °C | D | V <sub>TEMP25</sub> | _ | 1.396 | _ | V | Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. Includes quantization - 3. $1 LSB = (V_{REFH} V_{REFL})/2^{N}$ - 4. $V_{ADIN} = V_{SSA}$ - 5. $V_{ADIN} = V_{DDA}$ - 6. I<sub>In</sub> = leakage current (refer to DC characteristics) ### 6.4.2 Analog comparator (ACMP) electricals Table 16. Comparator electrical specifications | С | Characteristic | Symbol | Min | Typical | Max | Unit | |---|---------------------------------------|---------------------|-----------------------|---------|-----------|------| | D | Supply voltage | $V_{DDA}$ | 2.7 | _ | 5.5 | V | | Т | Supply current (Operation mode) | I <sub>DDA</sub> | _ | 10 | 20 | μΑ | | D | Analog input voltage | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 | _ | $V_{DDA}$ | V | | Р | Analog input offset voltage | V <sub>AIO</sub> | _ | _ | 40 | mV | | С | Analog comparator hysteresis (HYST=0) | $V_{H}$ | _ | 15 | 20 | mV | | С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub> | _ | 20 | 30 | mV | | Т | Supply current (Off mode) | I <sub>DDAOFF</sub> | _ | 60 | _ | nA | | С | Propagation Delay | t <sub>D</sub> | _ | 0.4 | 1 | μs | ### 6.5 Communication interfaces ### 6.5.1 SPI switching specifications The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the 1.If configured as output 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 18. SPI master mode timing (CPHA=1) Table 18. SPI slave mode timing | Nu<br>m. | Symbol | Description | Min. | Max. | Unit | Comment | |----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|-----------------------------------------------------------------| | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>Bus</sub> /4 | Hz | f <sub>Bus</sub> is the bus clock as defined in Control timing. | | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>Bus</sub> | _ | ns | $t_{Bus} = 1/f_{Bus}$ | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>Bus</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>Bus</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 15 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 25 | _ | ns | _ | | 8 | t <sub>a</sub> | Slave access time | _ | t <sub>Bus</sub> | ns | Time to data active from high-impedance state | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>Bus</sub> | ns | Hold time to high-<br>impedance state | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 25 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>Bus</sub> - 25 | ns | _ | | | t <sub>Fl</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | #### **Dimensions** Figure 19. SPI slave mode timing (CPHA = 0) Figure 20. SPI slave mode timing (CPHA=1) # 7 Dimensions # 7.1 Obtaining package dimensions Package dimensions are provided in package drawings. #### **Pinout** | 80<br>LQFP | 64<br>LQFP<br>/QFP | 44<br>LQFP | Pin Name | Default | ALT0 | ALT1 | ALT2 | ALT3 | ALT4 | ALT5 | ALT6 | ALT7 | |------------|--------------------|------------|--------------|--------------|------|----------|-----------|-----------|-----------|-------|-------|------| | 9 | 8 | 6 | VDDA | VDDA | | | | | | VREFH | VDDA | | | 10 | _ | _ | VREFH | VREFH | | | | | | | VREFH | | | 11 | 9 | 7 | VREFL | VREFL | | | | | | | VREFL | | | 12 | 10 | 8 | VSS/<br>VSSA | VSS/<br>VSSA | | | | | | VSSA | VSS | | | 13 | 11 | 9 | PTB7 | EXTAL | PTB7 | KBI0_P15 | I2C0_SCL | | | | EXTAL | | | 14 | 12 | 10 | PTB6 | XTAL | PTB6 | KBI0_P14 | I2C0_SDA | | | | XTAL | | | 15 | 13 | 11 | PTI4 | DISABLED | PTI4 | | IRQ | | | | | | | 16 | _ | _ | PTI1 | DISABLED | PTI1 | | IRQ | UART2_TX | | | | | | 17 | _ | _ | PTI0 | DISABLED | PTI0 | | IRQ | UART2_RX | | | | | | 18 | 14 | _ | PTH1 | DISABLED | PTH1 | KBI1_P25 | FTM2_CH1 | | | | | | | 19 | 15 | _ | PTH0 | DISABLED | PTH0 | KBI1_P24 | FTM2_CH0 | | | | | | | 20 | 16 | _ | PTE6 | DISABLED | PTE6 | KBI1_P6 | | | | | | | | 21 | 17 | _ | PTE5 | DISABLED | PTE5 | KBI1_P5 | | | | | | | | 22 | 18 | 12 | PTB5 | DISABLED | PTB5 | KBI0_P13 | FTM2_CH5 | SPI0_PCS | ACMP1_OUT | | | | | 23 | 19 | 13 | PTB4 | NMI_b | PTB4 | KBI0_P12 | FTM2_CH4 | SPI0_MISO | ACMP1_IN2 | NMI_b | | | | 24 | 20 | 14 | PTC3 | ADC0_SE11 | PTC3 | KBI0_P19 | FTM2_CH3 | | ADC0_SE11 | | | | | 25 | 21 | 15 | PTC2 | ADC0_SE10 | PTC2 | KBI0_P18 | FTM2_CH2 | | ADC0_SE10 | | | | | 26 | 22 | 16 | PTD7 | DISABLED | PTD7 | KBI0_P31 | UART2_TX | | | | | | | 27 | 23 | 17 | PTD6 | DISABLED | PTD6 | KBI0_P30 | UART2_RX | | | | | | | 28 | 24 | 18 | PTD5 | DISABLED | PTD5 | KBI0_P29 | PWT_IN0 | | | | | | | 29 | _ | _ | PTI6 | DISABLED | PTI6 | IRQ | | | | | | | | 30 | _ | _ | PTI5 | DISABLED | PTI5 | IRQ | | | | | | | | 31 | 25 | 19 | PTC1 | ADC0_SE9 | PTC1 | KBI0_P17 | FTM2_CH1 | | ADC0_SE9 | | | | | 32 | 26 | 20 | PTC0 | ADC0_SE8 | PTC0 | KBI0_P16 | FTM2_CH0 | | ADC0_SE8 | | | | | 33 | _ | _ | PTH4 | DISABLED | PTH4 | KBI1_P28 | I2C1_SCL | | | | | | | 34 | _ | _ | PTH3 | DISABLED | PTH3 | KBI1_P27 | I2C1_SDA | | | | | | | 35 | 27 | _ | PTF7 | ADC0_SE15 | PTF7 | KBI1_P15 | | | ADC0_SE15 | | | | | 36 | 28 | _ | PTF6 | ADC0_SE14 | PTF6 | KBI1_P14 | | | ADC0_SE14 | | | | | 37 | 29 | _ | PTF5 | ADC0_SE13 | PTF5 | KBI1_P13 | | | ADC0_SE13 | | | | | 38 | 30 | _ | PTF4 | ADC0_SE12 | PTF4 | KBI1_P12 | | | ADC0_SE12 | | | | | 39 | 31 | 21 | PTB3 | ADC0_SE7 | PTB3 | KBI0_P11 | SPI0_MOSI | FTM0_CH1 | ADC0_SE7 | | | | | 40 | 32 | 22 | PTB2 | ADC0_SE6 | PTB2 | KBI0_P10 | SPI0_SCK | FTM0_CH0 | ADC0_SE6 | | | | | 41 | 33 | 23 | PTB1 | ADC0_SE5 | PTB1 | KBI0_P9 | UARTO_TX | | ADC0_SE5 | | | | | 42 | 34 | 24 | PTB0 | ADC0_SE4 | PTB0 | KBI0_P8 | UARTO_RX | PWT_IN1 | ADC0_SE4 | | | | | 43 | 35 | _ | PTF3 | DISABLED | PTF3 | KBI1_P11 | UART1_TX | | | | | | | 44 | 36 | _ | PTF2 | DISABLED | PTF2 | KBI1_P10 | UART1_RX | | | | | | | 45 | 37 | 25 | PTA7 | ADC0_SE3 | PTA7 | KBI0_P7 | FTM2_FLT2 | ACMP1_IN1 | ADC0_SE3 | | | | | 46 | 38 | 26 | PTA6 | ADC0_SE2 | PTA6 | KBI0_P6 | FTM2_FLT1 | ACMP1_IN0 | ADC0_SE2 | | | | | 47 | 39 | _ | PTE4 | DISABLED | PTE4 | KBI1_P4 | | | | | | | | 48 | 40 | 27 | VSS | VSS | | | | | | | VSS | | Figure 23. 44-pin LQFP package # 9 Revision history The following table provides a revision history for this document. Table 19. Revision history | Rev. No. | Date | Substantial Changes | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 12/2013 | Initial NDA release. | | 2 | 3/2014 | Initial public release. | | 3 | 5/2014 | <ul> <li>Updated the Max. of SI<sub>DD</sub>.</li> <li>Updated footnote to the V<sub>OH</sub>.</li> <li>Corrected Unit in the FTM input timing table.</li> </ul> | | 4 | 07/2016 | <ul> <li>Added a new section of Thermal operating requirements.</li> <li>Corrected pinout diagram for 44-pin LQFP in the Device pin assignment.</li> </ul> |