

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | S08                                                        |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 20MHz                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                  |
| Peripherals                | LVD, POR, PWM, WDT                                         |
| Number of I/O              | 14                                                         |
| Program Memory Size        | 16KB (16K x 8)                                             |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | 256 x 8                                                    |
| RAM Size                   | 2K x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                |
| Data Converters            | A/D 12x12b                                                 |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 16-TSSOP (0.173", 4.40mm Width)                            |
| Supplier Device Package    | 16-TSSOP                                                   |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08pt16vtg |
|                            |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Input/Output
  - Up to 37 GPIOs including one output-only pin
  - One 8-bit keyboard interrupt module (KBI)
  - Two true open-drain output pins
  - Four, ultra-high current sink pins supporting 20 mA source/sink current
- Package options
  - 44-pin LQFP
  - 32-pin LQFP
  - 20-pin SOIC; 20-pin TSSOP
  - 16-pin TSSOP



# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PT16 and PT8.

# 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

MC 9 S08 PT AA (V) B CC

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                  | Values                                                                                                             |
|-------|------------------------------|--------------------------------------------------------------------------------------------------------------------|
| MC    | Qualification status         | MC = fully qualified, general market flow                                                                          |
| 9     | Memory                       | • 9 = flash based                                                                                                  |
| S08   | Core                         | • S08 = 8-bit CPU                                                                                                  |
| PT    | Device family                | • PT                                                                                                               |
| AA    | Approximate flash size in KB | <ul> <li>16 = 16 KB</li> <li>8 = 8 KB</li> </ul>                                                                   |
| (V)   | Mask set version             | <ul> <li>(blank) = Any version</li> <li>A = Rev. 2 or later version, this is recommended for new design</li> </ul> |

Table continues on the next page ...

#### MC9S08PT16 Series Data Sheet, Rev. 3, 06/2015



# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   |     | Max. | Unit | Notes |
|------------------|-------------------------------|-----|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55 | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | —   | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Symbol Description                                                     |       | Max.  | Unit | Notes |
|------------------|------------------------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model                      | -6000 | +6000 | V    | 1     |
| V <sub>CDM</sub> | V <sub>CDM</sub> Electrostatic discharge voltage, charged-device model |       | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C                       | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

# 4.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document.



| Symbol                       | С        |                                                              | Descriptions                                                                      |                                    | Min                  | Typical <sup>1</sup> | Max                  | Unit |
|------------------------------|----------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|----------------------|----------------------|----------------------|------|
| I <sub>ОНТ</sub>             | D        | Output high                                                  | Max total I <sub>OH</sub> for all                                                 | 5 V                                | _                    |                      | -100                 | mA   |
|                              |          | current                                                      | ports                                                                             | 3 V                                | _                    | _                    | -50                  |      |
| V <sub>OL</sub>              | С        | Output low<br>voltage                                        | All I/O pins, standard-<br>drive strength                                         | 5 V, I <sub>load</sub> = 5<br>mA   |                      |                      | 0.8                  | V    |
|                              | С        |                                                              |                                                                                   | 3 V, I <sub>load</sub> =<br>2.5 mA |                      | —                    | 0.8                  | V    |
|                              | С        |                                                              | High current drive<br>pins, high-drive                                            | 5 V, I <sub>load</sub><br>=20 mA   |                      |                      | 0.8                  | V    |
|                              | С        | -                                                            | strength <sup>2</sup>                                                             | 3 V, I <sub>load</sub> =<br>10 mA  |                      |                      | 0.8                  | V    |
| I <sub>OLT</sub>             | D        | Output low                                                   | Max total I <sub>OL</sub> for all                                                 | 5 V                                | -                    |                      | 100                  | mA   |
|                              |          | current                                                      | ports                                                                             | 3 V                                | _                    | _                    | 50                   |      |
| V <sub>IH</sub>              | Р        | Input high                                                   | All digital inputs                                                                | V <sub>DD</sub> >4.5V              | $0.70 \times V_{DD}$ | _                    | _                    | V    |
|                              | С        | voltage                                                      |                                                                                   | V <sub>DD</sub> >2.7V              | $0.75 \times V_{DD}$ | —                    | —                    |      |
| V <sub>IL</sub>              | Р        | Input low                                                    | All digital inputs                                                                | V <sub>DD</sub> >4.5V              | _                    | _                    | $0.30 \times V_{DD}$ | V    |
|                              | C voltag |                                                              |                                                                                   | V <sub>DD</sub> >2.7V              | —                    | —                    | $0.35 \times V_{DD}$ |      |
| V <sub>hys</sub>             | С        | Input<br>hysteresis                                          | All digital inputs                                                                | _                                  | $0.06 \times V_{DD}$ |                      | —                    | mV   |
| <sub>In</sub>                | Р        | Input leakage current                                        | All input only pins<br>(per pin)                                                  | $V_{IN} = V_{DD}$ or<br>$V_{SS}$   |                      | 0.1                  | 1                    | μA   |
| I <sub>OZ</sub>              | Р        | Hi-Z (off-<br>state) leakage<br>current                      | All input/output (per<br>pin)                                                     | $V_{IN} = V_{DD}$ or $V_{SS}$      |                      | 0.1                  | 1                    | μA   |
| II <sub>OZTOT</sub> I        | С        | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O                                                            | $V_{IN} = V_{DD}$ or<br>$V_{SS}$   | _                    | _                    | 2                    | μA   |
| R <sub>PU</sub>              | Р        | Pullup<br>resistors                                          | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _                                  | 30.0                 | _                    | 50.0                 | kΩ   |
| R <sub>PU</sub> <sup>3</sup> | Р        | Pullup<br>resistors                                          | PTA2 and PTA3 pin                                                                 | _                                  | 30.0                 | _                    | 60.0                 | kΩ   |
| I <sub>IC</sub>              | D        | DC injection                                                 | Single pin limit                                                                  | $V_{\rm IN} < V_{\rm SS},$         | -0.2                 |                      | 2                    | mA   |
|                              |          | current <sup>4, 5, 6</sup>                                   | Total MCU limit,<br>includes sum of all<br>stressed pins                          | V <sub>IN</sub> > V <sub>DD</sub>  | -5                   | _                    | 25                   |      |
| C <sub>In</sub>              | С        | Input cap                                                    | bacitance, all pins                                                               |                                    | —                    |                      | 7                    | pF   |
| V <sub>RAM</sub>             | С        | RAM re                                                       | etention voltage                                                                  |                                    | 2.0                  | —                    | _                    | V    |

### Table 2. DC characteristics (continued)

1. Typical values are measured at 25 °C. Characterized, not tested.

2. Only PTB4, PTB5, PTD0, PTD1 support ultra high current output.

- 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin.
- 4. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>.
- 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one.

#### MC9S08PT16 Series Data Sheet, Rev. 3, 06/2015



#### Nonswitching electrical specifications

6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption).

| Symbol              | С | Descr                                        | ription                                  | Min  | Тур  | Мах  | Unit |
|---------------------|---|----------------------------------------------|------------------------------------------|------|------|------|------|
| V <sub>POR</sub>    | D | POR re-arm                                   | n voltage <sup>1, 2</sup>                | 1.5  | 1.75 | 2.0  | V    |
| V <sub>LVDH</sub>   | С | Falling low-venture for the shold - high = - |                                          | 4.2  | 4.3  | 4.4  | V    |
| V <sub>LVW1H</sub>  | С | Falling low-<br>voltage                      | Level 1 falling<br>(LVWV = 00)           | 4.3  | 4.4  | 4.5  | V    |
| V <sub>LVW2H</sub>  | С | warning<br>threshold -<br>high range         | Level 2 falling<br>(LVWV = 01)           | 4.5  | 4.5  | 4.6  | V    |
| V <sub>LVW3H</sub>  | С |                                              | Level 3 falling<br>(LVWV = 10)           | 4.6  | 4.6  | 4.7  | V    |
| V <sub>LVW4H</sub>  | С |                                              | Level 4 falling<br>(LVWV = 11)           | 4.7  | 4.7  | 4.8  | V    |
| V <sub>HYSH</sub>   | С | High range<br>detect/warnir                  | low-voltage<br>ng hysteresis             | —    | 100  | _    | mV   |
| V <sub>LVDL</sub>   | С | Falling low-venture for the shold - low      |                                          | 2.56 | 2.61 | 2.66 | V    |
| V <sub>LVDW1L</sub> | С | Falling low-<br>voltage                      | Level 1 falling<br>(LVWV = 00)           | 2.62 | 2.7  | 2.78 | V    |
| V <sub>LVDW2L</sub> | С | warning<br>threshold -                       | Level 2 falling<br>(LVWV = 01)           | 2.72 | 2.8  | 2.88 | V    |
| V <sub>LVDW3L</sub> | С | low range                                    | Level 3 falling<br>(LVWV = 10)           | 2.82 | 2.9  | 2.98 | V    |
| V <sub>LVDW4L</sub> | С |                                              | Level 4 falling<br>(LVWV = 11)           | 2.92 | 3.0  | 3.08 | V    |
| V <sub>HYSDL</sub>  | С | Low range low<br>hyste                       | -voltage detect<br>eresis                | _    | 40   | _    | mV   |
| V <sub>HYSWL</sub>  | С | •                                            | Low range low-voltage warning hysteresis |      | 80   |      | mV   |
| V <sub>BG</sub>     | Р | Buffered ban                                 | dgap output <sup>4</sup>                 | 1.14 | 1.16 | 1.18 | V    |

#### Table 3. LVD and POR Specification

1. Maximum is highest voltage that POR is guaranteed.

2. POR ramp time must be longer than 20us/V to get a stable startup.

- 3. Rising thresholds are falling threshold + hysteresis.
- 4. Voltage factory trimmed at  $V_{DD} = 5.0 \text{ V}$ , Temp = 25 °C





I<sub>OL</sub>(mA)

Figure 5. Typical  $I_{OL}$  Vs.  $V_{OL}$  (standard drive strength) ( $V_{DD}$  = 5 V)



I<sub>OL</sub>(mA)

Figure 6. Typical I<sub>OL</sub> Vs. V<sub>OL</sub> (standard drive strength) (V<sub>DD</sub> = 3 V)



## 5.1.2 Supply current characteristics

This section includes information about power supply current in various operating modes.

| Num | С | Parameter                                                              | Symbol            | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max  | Unit | Temp          |
|-----|---|------------------------------------------------------------------------|-------------------|----------|---------------------|----------------------|------|------|---------------|
| 1   | С | Run supply current FEI                                                 | RI <sub>DD</sub>  | 20 MHz   | 5                   | 7.60                 | —    | mA   | -40 to 105 °C |
|     | С | mode, all modules on; run<br>from flash                                |                   | 10 MHz   |                     | 4.65                 | —    |      |               |
|     |   | nom nasn                                                               |                   | 1 MHz    |                     | 1.90                 | —    |      |               |
|     | С |                                                                        |                   | 20 MHz   | 3                   | 7.05                 | —    |      |               |
|     | С |                                                                        |                   | 10 MHz   |                     | 4.40                 | —    |      |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.85                 | —    |      |               |
| 2   | С | Run supply current FEI                                                 | RI <sub>DD</sub>  | 20 MHz   | 5                   | 5.88                 | —    | mA   | -40 to 105 °C |
|     | С | mode, all modules off & gated; run from flash                          |                   | 10 MHz   |                     | 3.70                 | —    |      |               |
|     |   | gated, full north hash                                                 |                   | 1 MHz    |                     | 1.85                 | _    |      |               |
|     | С |                                                                        |                   | 20 MHz   | 3                   | 5.35                 | _    |      |               |
|     | С |                                                                        |                   | 10 MHz   |                     | 3.42                 | —    | 1    |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.80                 | _    |      |               |
| 3   | Р | Run supply current FBE                                                 | RI <sub>DD</sub>  | 20 MHz   | 5                   | 10.9                 | 14.0 | mA   | -40 to 105 °C |
|     | С | mode, all modules on; run<br>from RAM                                  |                   | 10 MHz   |                     | 6.10                 | —    |      |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.69                 | _    |      |               |
|     | С |                                                                        |                   | 20 MHz   | 3                   | 8.18                 | _    |      |               |
|     |   |                                                                        |                   | 10 MHz   |                     | 5.14                 | —    |      |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.44                 | _    |      |               |
| 4   | Р | Run supply current FBE                                                 | RI <sub>DD</sub>  | 20 MHz   | 5                   | 8.50                 | 13.0 | mA   | -40 to 105 °C |
|     | С | mode, all modules off & gated; run from RAM                            |                   | 10 MHz   |                     | 5.07                 | —    |      |               |
|     |   | gated, full non fixin                                                  |                   | 1 MHz    |                     | 1.59                 | _    |      |               |
|     | С |                                                                        |                   | 20 MHz   | 3                   | 6.11                 | _    |      |               |
|     |   |                                                                        |                   | 10 MHz   |                     | 4.10                 | —    |      |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.34                 | _    |      |               |
| 5   | С | Wait mode current FEI                                                  | WI <sub>DD</sub>  | 20 MHz   | 5                   | 5.95                 | —    | mA   | -40 to 105 °C |
|     |   | mode, all modules on                                                   |                   | 10 MHz   |                     | 3.50                 | _    |      |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.24                 | _    |      |               |
|     | С |                                                                        |                   | 20 MHz   | 3                   | 5.45                 | _    |      |               |
|     |   |                                                                        |                   | 10 MHz   |                     | 3.25                 | _    |      |               |
|     |   |                                                                        |                   | 1 MHz    |                     | 1.20                 | _    |      |               |
| 6   | С | Stop3 mode supply                                                      | S3I <sub>DD</sub> | —        | 5                   | 4.6                  | _    | μA   | -40 to 105 °C |
|     | С | current no clocks active<br>(except 1kHz LPO<br>clock) <sup>2, 3</sup> |                   |          | 3                   | 4.5                  | —    |      | -40 to 105 °C |
| 7   | С | ADC adder to stop3                                                     |                   | _        | 5                   | 40                   |      | μA   | -40 to 105 °C |

Table 4. Supply current characteristics

Table continues on the next page ...



| Num | С | Parameter                       | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp          |
|-----|---|---------------------------------|--------|----------|---------------------|----------------------|-----|------|---------------|
|     | С | ADLPC = 1                       |        |          | 3                   | 39                   | _   |      |               |
|     |   | ADLSMP = 1                      |        |          |                     |                      |     |      |               |
|     |   | ADCO = 1                        |        |          |                     |                      |     |      |               |
|     |   | MODE = 10B                      |        |          |                     |                      |     |      |               |
|     |   | ADICLK = 11B                    |        |          |                     |                      |     |      |               |
| 8   | С | TSI adder to stop3 <sup>4</sup> | —      | _        | 5                   | 121                  | —   | μA   | -40 to 105 °C |
|     | С | PS = 010B                       |        |          | 3                   | 120                  | —   |      |               |
|     |   | NSCN = 0x0F                     |        |          |                     |                      |     |      |               |
|     |   | EXTCHRG = 0                     |        |          |                     |                      |     |      |               |
|     |   | REFCHRG = 0                     |        |          |                     |                      |     |      |               |
|     |   | DVOLT = 01B                     |        |          |                     |                      |     |      |               |
| 9   | С | LVD adder to stop3 <sup>5</sup> | —      | _        | 5                   | 128                  |     | μA   | -40 to 105 °C |
|     | С |                                 |        |          | 3                   | 124                  |     |      |               |

Table 4. Supply current characteristics (continued)

1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.

2. RTC adder cause <1  $\mu A$  I\_{DD} increase typically, RTC clock source is 1kHz LPO clock.

3. ACMP adder cause <10  $\mu$ A I<sub>DD</sub> increase typically.

4. The current varies with TSI configuration and capacity of touch electrode. Please refer to TSI electrical specifications.

5. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms.

## 5.1.3 EMC performance

Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

### 5.1.3.1 EMC radiated emissions operating behaviors Table 5. EMC radiated emissions operating behaviors for 44-pin LQFP

 Table 5. EMC radiated emissions operating behaviors for 44-pin L0 package

| Symbol                      | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|-----------------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>            | Radiated emissions voltage, band 1 | 0.15–50                 | 8    | dBµV | 1, 2  |
| V <sub>RE2</sub>            | Radiated emissions voltage, band 2 | 50–150                  | 8    | dBµV |       |
| V <sub>RE3</sub>            | Radiated emissions voltage, band 3 | 150–500                 | 8    | dBµV |       |
| V <sub>RE4</sub>            | Radiated emissions voltage, band 4 | 500–1000                | 5    | dBµV |       |
| $V_{\text{RE}\_\text{IEC}}$ | IEC level                          | 0.15–1000               | Ν    | —    | 2, 3  |



#### switching specifications

- Determined according to IEC Standard 61967-1, Integrated Circuits Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.
- 2.  $V_{DD}$  = 5.0 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 10 MHz (crystal),  $f_{SYS}$  = 20 MHz,  $f_{BUS}$  = 20 MHz
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2 Switching specifications

## 5.2.1 Control timing

| Num | С | Rating                                                  |                                   | Symbol              | Min                    | Typical <sup>1</sup> | Max | Unit |
|-----|---|---------------------------------------------------------|-----------------------------------|---------------------|------------------------|----------------------|-----|------|
| 1   | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )  | f <sub>Bus</sub>                  | DC                  | —                      | 20                   | MHz |      |
| 2   | С | Internal low power oscillato                            | r frequency                       | f <sub>LPO</sub>    | —                      | 1.0                  | _   | KHz  |
| 3   | D | External reset pulse width <sup>2</sup>                 |                                   | t <sub>extrst</sub> | 1.5 ×                  | —                    | —   | ns   |
|     |   |                                                         |                                   |                     | t <sub>cyc</sub>       |                      |     |      |
| 4   | D | Reset low drive                                         |                                   | t <sub>rstdrv</sub> | $34 \times t_{cyc}$    | —                    | _   | ns   |
| 5   | D | BKGD/MS setup time after debug force reset to enter u   |                                   | t <sub>MSSU</sub>   | 500                    | _                    | _   | ns   |
| 6   | D | BKGD/MS hold time after is debug force reset to enter u |                                   | t <sub>MSH</sub>    | 100                    | _                    | —   | ns   |
| 7   | D | IRQ pulse width                                         | Asynchronous<br>path <sup>2</sup> | t <sub>ILIH</sub>   | 100                    | _                    | _   | ns   |
|     | D |                                                         | Synchronous path <sup>4</sup>     | t <sub>IHIL</sub>   | $1.5 \times t_{cyc}$   | —                    | —   | ns   |
| 8   | D | Keyboard interrupt pulse<br>width                       | Asynchronous<br>path <sup>2</sup> | t <sub>ILIH</sub>   | 100                    | _                    | _   | ns   |
|     | D |                                                         | Synchronous path                  | t <sub>IHIL</sub>   | 1.5 × t <sub>cyc</sub> | —                    | _   | ns   |
| 9   | С | Port rise and fall time -                               | —                                 | t <sub>Rise</sub>   | —                      | 10.2                 | —   | ns   |
|     | С | standard drive strength<br>(load = 50 pF) <sup>5</sup>  |                                   | t <sub>Fall</sub>   | _                      | 9.5                  | _   | ns   |
|     | С | Port rise and fall time -                               | _                                 | t <sub>Rise</sub>   | —                      | 5.4                  | —   | ns   |
|     | С | high drive strength (load = 50 pF) <sup>5</sup>         |                                   | t <sub>Fall</sub>   | —                      | 4.6                  | —   | ns   |

#### Table 6. Control timing

1. Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.

- 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request.
- To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.
- 4. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.
- 5. Timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub> levels. Temperature range -40 °C to 105 °C.



## 5.3 Thermal specifications

## 5.3.1 Thermal characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

| Rating                                 | Symbol                      | Value                     | Unit |
|----------------------------------------|-----------------------------|---------------------------|------|
| Operating temperature range (packaged) | T <sub>A</sub> <sup>1</sup> | $T_L$ to $T_H$ -40 to 105 | °C   |
| Junction temperature range             | TJ                          | -40 to 150                | °C   |
|                                        | Thermal resistance          | e single-layer board      |      |
| 44-pin LQFP                            | R <sub>θJA</sub>            | 76                        | °C/W |
| 32-pin LQFP                            | R <sub>0JA</sub>            | 88                        | °C/W |
| 20-pin SOIC                            | R <sub>0JA</sub>            | 82                        | °C/W |
| 20-pin TSSOP                           | R <sub>θJA</sub>            | 116                       | °C/W |
| 16-pin TSSOP                           | R <sub>0JA</sub>            | 130                       | °C/W |
|                                        | Thermal resistance          | e four-layer board        |      |
| 44-pin LQFP                            | R <sub>0JA</sub>            | 54                        | °C/W |
| 32-pin LQFP                            | R <sub>θJA</sub>            | 59                        | °C/W |
| 20-pin SOIC                            | R <sub>0JA</sub>            | 54                        | °C/W |
| 20-pin TSSOP                           | R <sub>0JA</sub>            | 76                        | °C/W |
| 16-pin TSSOP                           | R <sub>θJA</sub>            | 87                        | °C/W |

### Table 9. Thermal characteristics

1. Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed the maximum. The simplest method to determine  $T_J$  is:  $T_J = T_A + R_{\theta JA} x$  chip power dissipation.

# 6 Peripheral operating requirements and behaviors



rempheral operating requirements and behaviors

# 6.1 External oscillator (XOSC) and ICS characteristics

## Table 10. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient)

| Num | С | C                                                     | characteristic                                                | Symbol               | Min     | Typical <sup>1</sup>  | Max     | Unit              |
|-----|---|-------------------------------------------------------|---------------------------------------------------------------|----------------------|---------|-----------------------|---------|-------------------|
| 1   | С | Oscillator                                            | Low range (RANGE = 0)                                         | f <sub>lo</sub>      | 31.25   | 32.768                | 39.0625 | kHz               |
|     | С | crystal or<br>resonator                               | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup>        | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
|     | С |                                                       | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode | f <sub>hi</sub>      | 4       | _                     | 20      | MHz               |
|     | С |                                                       | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode | f <sub>hi</sub>      | 4       |                       | 20      | MHz               |
| 2   | D | Lo                                                    | bad capacitors                                                | C1, C2               |         | See Note <sup>3</sup> |         |                   |
| 3   | D | Feedback<br>resistor                                  | Low Frequency, Low-Power<br>Mode <sup>4</sup>                 | R <sub>F</sub>       | —       | _                     | —       | MΩ                |
|     |   |                                                       | Low Frequency, High-Gain<br>Mode                              |                      | _       | 10                    | _       | MΩ                |
|     |   |                                                       | High Frequency, Low-<br>Power Mode                            |                      | _       | 1                     | _       | MΩ                |
|     |   |                                                       | High Frequency, High-Gain<br>Mode                             |                      | _       | 1                     | _       | MΩ                |
| 4   | D | Series resistor - Low-Power Mode <sup>4</sup>         |                                                               | R <sub>S</sub>       | _       | _                     | _       | kΩ                |
|     |   | Low Frequency                                         | High-Gain Mode                                                | -                    | _       | 200                   |         | kΩ                |
| 5   | D | Series resistor - Low-Power Mode <sup>4</sup>         |                                                               | R <sub>S</sub>       | _       | —                     | _       | kΩ                |
|     | D | Series resistor -                                     | 4 MHz                                                         | -                    | _       | 0                     |         | kΩ                |
|     | D | High<br>Frequency,                                    | 8 MHz                                                         | -                    | _       | 0                     |         | kΩ                |
|     | D | High-Gain Mode                                        | 16 MHz                                                        | -                    |         | 0                     | _       | kΩ                |
| 6   | С | Crystal start-up                                      | Low range, low power                                          | t <sub>CSTL</sub>    | _       | 1000                  |         | ms                |
|     | С | time Low range<br>= 32.768 kHz                        | Low range, high power                                         | -                    | _       | 800                   |         | ms                |
|     | С | crystal; High                                         | High range, low power                                         | t <sub>CSTH</sub>    | _       | 3                     |         | ms                |
|     | С | range = 20 MHz<br>crystal <sup>5</sup> , <sup>6</sup> | High range, high power                                        |                      | _       | 1.5                   |         | ms                |
| 7   | Т | Internal re                                           | eference start-up time                                        | t <sub>IRST</sub>    | —       | 20                    | 50      | μs                |
| 8   | D | Square wave                                           | FEE or FBE mode <sup>2</sup>                                  | f <sub>extal</sub>   | 0.03125 |                       | 5       | MHz               |
|     | D | input clock<br>frequency                              | FBELP mode                                                    |                      | 0       |                       | 20      | MHz               |
| 9   | Р | Average internal reference frequency -<br>trimmed     |                                                               | f <sub>int_t</sub>   | _       | 31.25                 | _       | kHz               |
| 10  | Р | DCO output fi                                         | requency range - trimmed                                      | f <sub>dco_t</sub>   | 16      | —                     | 20      | MHz               |
| 11  | Р | Total deviation of DCO output                         | Over full voltage and temperature range                       | $\Delta f_{dco_t}$   | _       | _                     | ±2.0    | %f <sub>dco</sub> |
|     | С | from trimmed<br>frequency <sup>5</sup>                | Over fixed voltage and<br>temperature range of 0 to<br>70 °C  |                      |         |                       | ±1.0    |                   |
| 12  | С | FLL a                                                 | cquisition time <sup>5</sup> , <sup>7</sup>                   | t <sub>Acquire</sub> | _       |                       | 2       | ms                |

Table continues on the next page...



| С | Characteristic                                                                                                              | Symbol               | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> |
|---|-----------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|----------------------|------------------|-------------------|
| D | NVM Bus frequency                                                                                                           | f <sub>NVMBUS</sub>  | 1                | —                    | 25               | MHz               |
| D | NVM Operating frequency                                                                                                     | f <sub>NVMOP</sub>   | 0.8              | 1                    | 1.05             | MHz               |
| D | Erase Verify All Blocks                                                                                                     | t <sub>VFYALL</sub>  | _                | _                    | 17338            | t <sub>cyc</sub>  |
| D | Erase Verify Flash Block                                                                                                    | t <sub>RD1BLK</sub>  | _                | _                    | 16913            | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Block                                                                                                   | t <sub>RD1BLK</sub>  | —                | _                    | 810              | t <sub>cyc</sub>  |
| D | Erase Verify Flash Section                                                                                                  | t <sub>RD1SEC</sub>  | _                | _                    | 484              | t <sub>cyc</sub>  |
| D | Erase Verify EEPROM Section                                                                                                 | t <sub>DRD1SEC</sub> | _                | —                    | 555              | t <sub>cyc</sub>  |
| D | Read Once                                                                                                                   | t <sub>RDONCE</sub>  | _                | _                    | 450              | t <sub>cyc</sub>  |
| D | Program Flash (2 word)                                                                                                      | t <sub>PGM2</sub>    | 0.12             | 0.12                 | 0.29             | ms                |
| D | Program Flash (4 word)                                                                                                      | t <sub>PGM4</sub>    | 0.20             | 0.21                 | 0.46             | ms                |
| D | Program Once                                                                                                                | t <sub>PGMONCE</sub> | 0.20             | 0.21                 | 0.21             | ms                |
| D | Program EEPROM (1 Byte)                                                                                                     | t <sub>DPGM1</sub>   | 0.10             | 0.10                 | 0.27             | ms                |
| D | Program EEPROM (2 Byte)                                                                                                     | t <sub>DPGM2</sub>   | 0.17             | 0.18                 | 0.43             | ms                |
| D | Program EEPROM (3 Byte)                                                                                                     | t <sub>DPGM3</sub>   | 0.25             | 0.26                 | 0.60             | ms                |
| D | Program EEPROM (4 Byte)                                                                                                     | t <sub>DPGM4</sub>   | 0.32             | 0.33                 | 0.77             | ms                |
| D | Erase All Blocks                                                                                                            | t <sub>ERSALL</sub>  | 96.01            | 100.78               | 101.49           | ms                |
| D | Erase Flash Block                                                                                                           | t <sub>ERSBLK</sub>  | 95.98            | 100.75               | 101.44           | ms                |
| D | Erase Flash Sector                                                                                                          | t <sub>ERSPG</sub>   | 19.10            | 20.05                | 20.08            | ms                |
| D | Erase EEPROM Sector                                                                                                         | t <sub>DERSPG</sub>  | 4.81             | 5.05                 | 20.57            | ms                |
| D | Unsecure Flash                                                                                                              | t <sub>UNSECU</sub>  | 96.01            | 100.78               | 101.48           | ms                |
| D | Verify Backdoor Access Key                                                                                                  | t <sub>VFYKEY</sub>  | _                | —                    | 464              | t <sub>cyc</sub>  |
| D | Set User Margin Level                                                                                                       | t <sub>MLOADU</sub>  | _                | _                    | 407              | t <sub>cyc</sub>  |
| С | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 105 °C                                                             | n <sub>FLPE</sub>    | 10 k             | 100 k                |                  | Cycles            |
| С | EEPROM Program/erase endurance TL<br>to TH = -40 °C to 105 °C                                                               | N <sub>FLPE</sub>    | 50 k             | 500 k                | _                | Cycles            |
| С | Data retention at an average junction<br>temperature of T <sub>Javg</sub> = 85°C after up to<br>10,000 program/erase cycles | t <sub>D_ret</sub>   | 15               | 100                  |                  | years             |

#### Table 11. Flash characteristics (continued)

1. Minimum times are based on maximum  $f_{\text{NVMOP}}$  and maximum  $f_{\text{NVMBUS}}$ 

2. Typical times are based on typical  $f_{\text{NVMOP}}$  and maximum  $f_{\text{NVMBUS}}$ 

3. Maximum times are based on typical  $f_{\text{NVMOP}}$  and typical  $f_{\text{NVMBUS}}$  plus aging

4.  $t_{cyc} = 1 / f_{NVMBUS}$ 

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.



# 6.3 Analog

## 6.3.1 ADC characteristics

### Table 12. 5 V 12-bit ADC operating conditions

| Characteri<br>stic               | Conditions                                                           | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit | Comment            |
|----------------------------------|----------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|--------------------|
| Supply                           | Absolute                                                             | V <sub>DDA</sub>  | 2.7               | —                | 5.5               | V    | _                  |
| voltage                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> )       | $\Delta V_{DDA}$  | -100              | 0                | +100              | mV   |                    |
| Ground voltage                   | Delta to $V_{SS} (V_{SS} - V_{SSA})^2$                               | ΔV <sub>SSA</sub> | -100              | 0                | +100              | mV   |                    |
| Input<br>voltage                 |                                                                      | V <sub>ADIN</sub> | V <sub>REFL</sub> | -                | V <sub>REFH</sub> | V    |                    |
| Input<br>capacitance             |                                                                      | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF   |                    |
| Input<br>resistance              |                                                                      | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ   | -                  |
| Analog<br>source                 | <ul> <li>12-bit mode</li> <li>f<sub>ADCK</sub> &gt; 4 MHz</li> </ul> | R <sub>AS</sub>   | _                 | _                | 2                 | kΩ   | External to<br>MCU |
| resistance                       | • f <sub>ADCK</sub> < 4 MHz                                          |                   | —                 | —                | 5                 |      |                    |
|                                  | <ul> <li>10-bit mode</li> <li>f<sub>ADCK</sub> &gt; 4 MHz</li> </ul> |                   | _                 | -                | 5                 |      |                    |
|                                  | • f <sub>ADCK</sub> < 4 MHz                                          |                   | —                 | _                | 10                |      |                    |
|                                  | 8-bit mode                                                           |                   | _                 | -                | 10                |      |                    |
|                                  | (all valid f <sub>ADCK</sub> )                                       |                   |                   |                  |                   |      |                    |
| ADC                              | High speed (ADLPC=0)                                                 | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz  | _                  |
| conversion<br>clock<br>frequency | Low power (ADLPC=1)                                                  |                   | 0.4               | -                | 4.0               |      |                    |

1. Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

2. DC potential difference.

rempheral operating requirements and behaviors

## 6.3.2 Analog comparator (ACMP) electricals Table 14. Comparator electrical specifications

| С | Characteristic                        | Symbol           | Min                   | Typical | Max              | Unit |
|---|---------------------------------------|------------------|-----------------------|---------|------------------|------|
| D | Supply voltage                        | $V_{DDA}$        | 2.7                   | —       | 5.5              | V    |
| Т | Supply current (Operation mode)       | I <sub>DDA</sub> |                       | 10      | 20               | μA   |
| D | Analog input voltage                  | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 |         | V <sub>DDA</sub> | V    |
| Р | Analog input offset voltage           | V <sub>AIO</sub> |                       |         | 40               | mV   |
| С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub>   | _                     | 15      | 20               | mV   |
| С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub>   |                       | 20      | 30               | mV   |
| Т | Supply current (Off mode)             | IDDAOFF          | —                     | 60      |                  | nA   |
| С | Propagation Delay                     | t <sub>D</sub>   |                       | 0.4     | 1                | μs   |

# 6.4 Communication interfaces

## 6.4.1 SPI switching specifications

The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. Refer to the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$ , unless noted, and 100 pF load on all SPI pins. All timing assumes high drive strength is enabled for SPI output pins.

| Nu<br>m. | Symbol              | Description                    | Min.                   | Max.                    | Unit               | Comment                               |
|----------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|---------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2     | Hz                 | f <sub>Bus</sub> is the bus<br>clock  |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>Bus</sub>   | 2048 x t <sub>Bus</sub> | ns                 | t <sub>Bus</sub> = 1/f <sub>Bus</sub> |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1/2                    | —                       | t <sub>SPSCK</sub> |                                       |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1/2                    | —                       | t <sub>SPSCK</sub> |                                       |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30  | 1024 x t <sub>Bus</sub> | ns                 |                                       |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                     | —                       | ns                 |                                       |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 0                      | —                       | ns                 |                                       |
| 8        | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                      | 25                      | ns                 | _                                     |
| 9        | t <sub>HO</sub>     | Data hold time (outputs)       | 0                      | —                       | ns                 | _                                     |
| 10       | t <sub>RI</sub>     | Rise time input                | —                      | t <sub>Bus</sub> - 25   | ns                 | _                                     |

Table 15. SPI master mode timing

Table continues on the next page...



#### Peripheral operating requirements and behaviors

| Nu<br>m. | Symbol          | Description      | Min. | Max. | Unit | Comment |
|----------|-----------------|------------------|------|------|------|---------|
|          | t <sub>FI</sub> | Fall time input  |      |      |      |         |
| 11       | t <sub>RO</sub> | Rise time output | —    | 25   | ns   | —       |
|          | t <sub>FO</sub> | Fall time output |      |      |      |         |

Table 15. SPI master mode timing (continued)



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.



### Figure 17. SPI master mode timing (CPHA=0)

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

### Figure 18. SPI master mode timing (CPHA=1)



#### rempheral operating requirements and behaviors

| Nu<br>m. | Symbol              | Description                    | Min.                  | Max.                  | Unit             | Comment                                           |
|----------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|---------------------------------------------------|
| 1        | f <sub>op</sub>     | Frequency of operation         | 0                     | f <sub>Bus</sub> /4   | Hz               | f <sub>Bus</sub> is the bus clock as defined in . |
| 2        | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>Bus</sub>  | —                     | ns               | $t_{Bus} = 1/f_{Bus}$                             |
| 3        | t <sub>Lead</sub>   | Enable lead time               | 1                     | —                     | t <sub>Bus</sub> | _                                                 |
| 4        | t <sub>Lag</sub>    | Enable lag time                | 1                     | —                     | t <sub>Bus</sub> | _                                                 |
| 5        | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | —                     | ns               | —                                                 |
| 6        | t <sub>SU</sub>     | Data setup time (inputs)       | 15                    | —                     | ns               | —                                                 |
| 7        | t <sub>HI</sub>     | Data hold time (inputs)        | 25                    | —                     | ns               | —                                                 |
| 8        | t <sub>a</sub>      | Slave access time              | —                     | t <sub>Bus</sub>      | ns               | Time to data active from<br>high-impedance state  |
| 9        | t <sub>dis</sub>    | Slave MISO disable time        | —                     | t <sub>Bus</sub>      | ns               | Hold time to high-<br>impedance state             |
| 10       | t <sub>v</sub>      | Data valid (after SPSCK edge)  |                       | 25                    | ns               | _                                                 |
| 11       | t <sub>HO</sub>     | Data hold time (outputs)       | 0                     | —                     | ns               | _                                                 |
| 12       | t <sub>RI</sub>     | Rise time input                |                       | t <sub>Bus</sub> - 25 | ns               | —                                                 |
|          | t <sub>FI</sub>     | Fall time input                |                       |                       |                  |                                                   |
| 13       | t <sub>RO</sub>     | Rise time output               | _                     | 25                    | ns               | —                                                 |
|          | t <sub>FO</sub>     | Fall time output               |                       |                       |                  |                                                   |

## Table 16. SPI slave mode timing







|         | Pin     | Number   |          | Lowest Priority <> Highest |        |            |       |                 |  |
|---------|---------|----------|----------|----------------------------|--------|------------|-------|-----------------|--|
| 44-LQFP | 32-LQFP | 20-TSSOP | 16-TSSOP | Port Pin                   | Alt 1  | Alt 2      | Alt 3 | Alt 4           |  |
| 18      | _       | _        | —        | PTD5                       | _      | —          | _     | —               |  |
| 19      | 13      | 11       | _        | PTC1                       | _      | FTM2CH1    | ADP9  | TSI7            |  |
| 20      | 14      | 12       |          | PTC0                       |        | FTM2CH0    | ADP8  | TSI6            |  |
| 21      | 15      | 13       | 9        | PTB3                       | KBI0P7 | MOSI0      | ADP7  | TSI5            |  |
| 22      | 16      | 14       | 10       | PTB2                       | KBI0P6 | SPSCK0     | ADP6  | TSI4            |  |
| 23      | 17      | 15       | 11       | PTB1                       | KBI0P5 | TXD0       | ADP5  | TSI3            |  |
| 24      | 18      | 16       | 12       | PTB0                       | KBI0P4 | RXD0       | ADP4  | TSI2            |  |
| 25      | 19      |          | —        | PTA7                       | _      | FTM2FAULT2 | ADP3  | TSI1            |  |
| 26      | 20      |          |          | PTA6                       |        | FTM2FAULT1 | ADP2  | TSI0            |  |
| 27      | _       | _        | —        | _                          | _      | —          | _     | Vss             |  |
| 28      | —       | _        | —        |                            | —      | —          | —     | V <sub>DD</sub> |  |
| 29      | _       |          | —        | PTD4                       | _      | —          | _     | _               |  |
| 30      | 21      | _        | —        | PTD3                       | _      | —          | _     | TSI15           |  |
| 31      | 22      | _        | —        | PTD2                       | —      | —          | —     | TSI14           |  |
| 32      | 23      | 17       | 13       | PTA3 <sup>2</sup>          | KBI0P3 | TXD0       | SCL   | —               |  |
| 33      | 24      | 18       | 14       | PTA2 <sup>2</sup>          | KBI0P2 | RXD0       | SDA   | _               |  |
| 34      | 25      | 19       | 15       | PTA1                       | KBI0P1 | FTM0CH1    | ACMP1 | ADP1            |  |
| 35      | 26      | 20       | 16       | PTA0                       | KBI0P0 | FTM0CH0    | ACMP0 | ADP0            |  |
| 36      | 27      | _        | —        | PTC7                       | _      | TxD1       | _     | TSI13           |  |
| 37      | 28      |          | _        | PTC6                       | _      | RxD1       | _     | TSI12           |  |
| 38      | _       |          | _        | PTE2                       |        | MISO0      | _     | _               |  |
| 39      | _       | _        | —        | PTE1                       |        | MOSI0      | _     | —               |  |
| 40      | —       | —        | —        | PTE0                       | _      | SPSCK0     | _     | —               |  |
| 41      | 29      | _        | —        | PTC5                       | —      | FTM0CH1    | _     | TSI11           |  |
| 42      | 30      | _        | —        | PTC4                       | _      | FTM0CH0    | _     | TSI10           |  |
| 43      | 31      | 1        | 1        | PTA5                       | IRQ    | TCLK0      | —     | RESET           |  |
| 44      | 32      | 2        | 2        | PTA4                       | —      | ACMPO      | BKGD  | MS              |  |

1. This is a high current drive pin when operated as output.

2. This is a true open-drain pin when operated as output.

### Note

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function



already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.

## 8.2 Device pin assignment



- 1. High source/sink current pins
- 2. True open drain pins

Figure 21. MC9S08PT16 44-pin LQFP package





Pins in **bold** are not available on less pin-count packages. 1. High source/sink current pins

2. True open drain pins

## Figure 24. MC9S08PT16 16-pin TSSOP package

# 9 Revision history

The following table provides a revision history for this document.

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 7/2012  | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2        | 09/2014 | <ul> <li>Updated V<sub>OH</sub> and V<sub>OL</sub> in DC characteristics</li> <li>Added footnote on the S3I<sub>DD</sub> in Supply current characteristics</li> <li>Added EMC radiated emissions operating behaviors</li> <li>Updated the typical of f<sub>int_t</sub> to 31.25 kHz and updated footnote to t<sub>Acquire</sub> in External oscillator (XOSC) and ICS characteristics</li> <li>Updated the assumption for all the timing values in SPI switching specifications</li> <li>Updated the rating descriptions for t<sub>Rise</sub> and t<sub>Fall</sub> in Control timing</li> <li>Updated the part number format to add new field for new part numbers in Fields</li> </ul> |
| 3        | 06/2015 | <ul> <li>Corrected the Min. of the t<sub>extrst</sub> in Control timing</li> <li>Updated Thermal characteristics to add footnote to the T<sub>A</sub> and removed redundant information.Updated the symbol of θ<sub>JA</sub> to R<sub>θJA</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                             |

### Table 19. Revision history



#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. All rights reserved.

© 2011-2015 Freescale Semiconductor, Inc.

Document Number MC9S08PT16 Revision 3, 06/2015

