Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | AVR | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | SPI, UART/USART, USI | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 54 | | Program Memory Size | 16KB (8K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 512 x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-QFN (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/atmega165pa-mu | - Programmable serial USART - Master/Slave SPI Serial Interface - Universal Serial Interface with Start Condition detector - Programmable Watchdog Timer with separate on-chip oscillator - On-chip Analog Comparator - Interrupt and Wake-up on pin change - · Special microcontroller features - Power-on reset and programmable Brown-out detection - Internal calibrated oscillator - External and internal interrupt sources - Five sleep modes: Idle, ADC Noise Reduction, Power-save, Power-down and Standby - · I/O and packages - 54/69 programmable I/O lines - 64/100-lead TQFP, 64-pad QFN/MLF and 64-pad DRQFN - · Speed grade: - ATmega 165A/165PA/645A/645P: 0 16MHz @ 1.8 5.5V - ATmega325A/325PA/3250A/3250PA/6450A/6450P: 0 20MHz @ 1.8 5.5V - · Temperature range: - -40°C to 85°C industrial - Ultra-low power consumption (picoPower® devices) - Active mode: - 1MHz, 1.8V: 215µA - 32kHz, 1.8V: 8µA (including oscillator) - Power-down mode: 0.1µA at 1.8V - Power-save mode: 0.6µA at 1.8V (Including 32kHz RTC) Note: 1. Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C. # 1. Pin configurations ### 1.1 Pinout - TQFP and QFN/MLF Figure 1-1. 64A (TQFP)and 64M1 (QFN/MLF) pinout Atmel ATmega165A/ATmega165PA/ATmega325A/ATmega325PA/ATmega645A/ATmega645P. Note: The large center pad underneath the QFN/MLF packages is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board. # 1.2 Pinout - 100A (TQFP) Figure 1-2. Pinout Atmel ATmega3250A/ATmega3250PA/ATmega6450A/ATmega6450P. TQFP ### 2. Overview The Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, this microcontroller achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed. # 2.1 Block diagram Figure 2-1. Block diagram. The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P provides the following features: 16K/32K/64K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512/1K/2K bytes EEPROM, 1K/2K/4K byte SRAM, 54/69 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, an 8-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the XTAL/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption. Atmel offers the QTouch® library for embedding capacitive touch buttons, sliders and wheels functionality into AVR microcontrollers. The patented charge-transfer signal acquisition offers robust sensing and includes fully debounced reporting of touch keys and includes Adjacent Key Suppression® (AKS®) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop and debug your own touch applications. The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel devise is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications. The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits. # 2.2 Comparison between Atmel ### ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P Table 2-1. Differences between: ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P. | Device | Flash | EEPROM | RAM | MHz | |--------------|----------|----------|--------|-----| | ATmega165A | 16Kbyte | 512Bytes | 1Kbyte | 16 | | ATmega165PA | 16Kbyte | 512Bytes | 1Kbyte | 16 | | ATmega325A | 32Kbyte | 1Kbyte | 2Kbyte | 20 | | ATmega325PA | 32Kbyte | 1Kbyte | 2Kbyte | 20 | | ATmega3250A | 32Kbytes | 1Kbyte | 2Kbyte | 20 | | ATmega3250PA | 32Kbyte | 1Kbyte | 2Kbyte | 20 | | ATmega645A | 64Kbyte | 2Kbyte | 4Kbyte | 16 | | ATmega645P | 64Kbyte | 2Kbyte | 4Kbyte | 16 | | ATmega6450A | 64Kbyte | 2Kbyte | 4Kbyte | 20 | | ATmega6450P | 64Kbyte | 2Kbyte | 4Kbyte | 20 | # 2.3 Pin descriptions #### 2.3.1 VCC Digital supply voltage. #### 2.3.2 GND Ground. #### 2.3.3 Port A (PA7:PA0) Port A is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tristated when a reset condition becomes active, even if the clock is not running. Port A also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port B" on page 73. #### 2.3.4 Port B (PB7:PB0) Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tristated when a reset condition becomes active, even if the clock is not running. Port B has better driving capabilities than the other ports. Port B also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port B" on page 73. #### 2.3.5 Port C (PC7:PC0) Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tristated when a reset condition becomes active, even if the clock is not running. Port C also serves the functions of special features of the Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port D" on page 75. #### 2.3.6 Port D (PD7:PD0) Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tristated when a reset condition becomes active, even if the clock is not running. Port D also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port D" on page 75. #### 2.3.7 Port E (PE7:PE0) Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tristated when a reset condition becomes active, even if the clock is not running. Port E also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port E" on page 76. #### 2.3.8 Port F (PF7:PF0) Port F serves as the analog inputs to the A/D Converter. Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs. Port F also serves the functions of the JTAG interface, see "Alternate functions of Port F" on page 78. #### 2.3.9 Port G (PG5:PG0) Port G is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tristated when a reset condition becomes active, even if the clock is not running. Port G also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645P/6450A/6450P as listed on page 80. #### 2.3.10 Port H (PH7:PH0) Port H is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port H output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port H pins that are externally pulled low will source current if the pull-up resistors are activated. The Port H pins are tristated when a reset condition becomes active, even if the clock is not running. Port H also serves the functions of various special features of the ATmega3250A/3250PA/6450A/6450P as listed on page 81. # 7. Register Summary Note: Registers with bold type only available in ATmega3250A/3250PA/6450A/6450P. | | İ | İ | İ | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|----------------|----------------|----------------|----------------|-------------------------|----------------|----------| | | | | | | | | | | | | | (0xFF) | Reserved | | | | | | | | | | | (0xFE) | Reserved | | | | | | | | | | | (0xFD) | Reserved | | | | | | | | | | | (0xFC) | Reserved | | | | | | | | | | | (0xFB) | Reserved | | | | | | | | | | | (0xFA) | Reserved | | | | | | | | | | | (0xF9) | Reserved | | | | | | | | | | | (0xF8) | Reserved | | | | | | | | | | | (0xF7) | Reserved | | | | | | | | | | | (0xF6) | Reserved | | | | | | | | | | | (0xF5) | Reserved | | | | | | | | | | | (0xF4) | Reserved | | | | | | | | | | | (0xF3) | Reserved | | | | | | | | | | | | Reserved | | | | | | | | | | | (0xF2) | Reserved | | | | | | | | | | | (0xF1) | Reserved | | | | | | | | | | | (0xF0) | | | | | | | | | | | | (0xEF) | Reserved | | | | | | | | | | | (0xEE) | Reserved | | | | | | | | | | | (0xED) | Reserved | | | | | | | | | | | (0xEC) | Reserved | | | | | | | | | | | (0xEB) | Reserved | - | - | - | - | - | - | - | - | | | (0xEA) | Reserved | - | - | - | - | - | - | - | - | | | (0xE9) | Reserved | - | - | - | - | - | - | - | - | | | (0xE8) | Reserved | - | - | - | - | - | - | - | - | | | (0xE7) | Reserved | | | | | | | | | | | (0xE6) | Reserved | | | | | | | | | | | (0xE5) | Reserved | | | | | | | | | | | (0xE4) | Reserved | | | | | | | | | | | (0xE3) | Reserved | - | - | - | - | - | - | - | - | | | (0xE2) | Reserved | - | - | - | - | - | - | - | - | | | (0xE1) | Reserved | - | - | - | - | - | - | - | - | | | (0xE0) | Reserved | - | - | - | - | - | - | - | - | | | (0xDF) | Reserved | - | - | - | - | - | - | - | - | | | (0xDE) | Reserved | - | - | - | - | - | - | - | - | | | (0xDD) | PORTJ | - | PORTJ6 | PORTJ5 | PORTJ4 | PORTJ3 | PORTJ2 | PORTJ1 | PORTJ0 | 88 | | (0xDC) | DDRJ | - | DDJ6 | DDJ5 | DDJ4 | DDJ3 | DDJ2 | DDJ1 | DDJ0 | 88 | | (0xDB) | PINJ | - | PINJ6 | PINJ5 | PINJ4 | PINJ3 | PINJ2 | PINJ1 | PINJ0 | 88 | | (0xDA) | PORTH | PORTH7 | | | | | | | | | | (0xD9) | DDRH | | PORTH6 | PORTH5 | PORTH4 | PORTH3 | PORTH2 | PORTH1 | PORTH0 | 87 | | | | | - | PORTH5<br>DDH5 | PORTH4<br>DDH4 | PORTH3<br>DDH3 | PORTH2<br>DDH2 | PORTH1 | PORTH0<br>DDH0 | 87<br>87 | | | | DDH7 | DDH6 | DDH5 | DDH4 | DDH3 | DDH2 | DDH1 | DDH0 | 87 | | (0xD8) | PINH | DDH7<br>PINH7 | - | DDH5<br>PINH5 | DDH4<br>PINH4 | | DDH2<br>PINH2 | | | | | (0xD7) | PINH<br>Reserved | DDH7<br>PINH7 | DDH6<br>PINH6 | DDH5<br>PINH5 | DDH4<br>PINH4 | DDH3<br>PINH3 | DDH2<br>PINH2 | DDH1<br>PINH1<br>- | DDH0<br>PINH0 | 87 | | (0xD7)<br>(0xD6) | PINH Reserved Reserved | DDH7 PINH7 | DDH6<br>PINH6<br>- | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1<br>PINH1<br>-<br>- | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5) | PINH Reserved Reserved Reserved | DDH7 PINH7 | DDH6<br>PINH6 | DDH5 PINH5 | DDH4<br>PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4) | PINH Reserved Reserved Reserved Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3) | PINH Reserved Reserved Reserved Reserved Reserved Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2) | PINH Reserved Reserved Reserved Reserved Reserved Reserved Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1) | PINH Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE)<br>(0xCD) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE)<br>(0xCD) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE)<br>(0xCD)<br>(0xCC)<br>(0xCB) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7)<br>(0xD6)<br>(0xD5)<br>(0xD4)<br>(0xD3)<br>(0xD2)<br>(0xD1)<br>(0xD0)<br>(0xCF)<br>(0xCE)<br>(0xCD)<br>(0xCC)<br>(0xCB)<br>(0xCA) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7) (0xD6) (0xD5) (0xD4) (0xD3) (0xD2) (0xD1) (0xD0) (0xCF) (0xCE) (0xCD) (0xCC) (0xCB) (0xCA) (0xC9) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7) (0xD6) (0xD5) (0xD4) (0xD3) (0xD2) (0xD1) (0xD0) (0xCF) (0xCE) (0xCD) (0xCC) (0xCB) (0xCA) (0xC9) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 | | (0xD7) (0xD6) (0xD5) (0xD4) (0xD3) (0xD2) (0xD1) (0xD0) (0xCF) (0xCE) (0xCD) (0xCC) (0xCB) (0xCA) (0xC9) (0xC8) | PINH Reserved | DDH7 PINH7 | DDH6 PINH6 | DDH5 PINH5 | DDH4 PINH4 | DDH3 PINH3 | DDH2 PINH2 | DDH1 PINH1 | DDH0 PINH0 | 87 88 | | (0x83) | Reserved | - | _ | _ | _ | _ | _ | _ | - | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------|------------------------|-----------------|---------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------|------------------|-------------------------------|--------------------------------------------| | (0x82) | TCCR1C | FOC1A | FOC1B | _ | _ | _ | _ | _ | _ | 125 | | (0x81) | TCCR1B | ICNC1 | ICES1 | _ | WGM13 | WGM12 | CS12 | CS11 | CS10 | 124 | | (0x80) | TCCR1A | COM1A1 | COM1A0 | COM1B1 | COM1B0 | _ | _ | WGM11 | WGM10 | 122 | | (0x7F) | DIDR1 | _ | - | _ | _ | _ | _ | AIN1D | AIN0D | 197 | | (0x7F) | DIDR0 | ADC7D | ADC6D | ADC5D | ADC4D | ADC3D | ADC2D | ADC1D | ADC0D | 215 | | (0x7L) | Reserved | - | - | - | - | - | - | - | - | 2.0 | | (0x7D)<br>(0x7C) | ADMUX | REFS1 | REFS0 | ADLAR | MUX4 | MUX3 | MUX2 | MUX1 | MUX0 | 211 | | (0x7C)<br>(0x7B) | ADCSRB | - | ACME | - | - | - | ADTS2 | ADTS1 | ADTS0 | 214 | | (0x7B)<br>(0x7A) | ADCSRA | ADEN | ADSC | ADATE | ADIF | ADIE | ADPS2 | ADPS1 | ADPS0 | 213 | | (0x7A)<br>(0x79) | ADCH | 7.02.1 | 7.500 | 7.57.1.2 | | Register High | 7.5. 02 | 7.5. 0. | 7.5. 00 | 214 | | (0x79)<br>(0x78) | ADCL | | | | | Register Low | | | | 214 | | (0x76)<br>(0x77) | Reserved | _ | _ | _ | | – | _ | _ | _ | 21-7 | | (0x77)<br>(0x76) | Reserved | _ | | _ | _ | _ | _ | _ | _ | | | , , | Reserved | _ | | _ | _ | _ | _ | _ | | | | (0x75) | Reserved | _ | | _ | _ | _ | _ | _ | | | | (0x74) | PCMSK3 | _ | PCINT30 | PCINT29 | PCINT28 | PCINT27 | PCINT26 | PCINT25 | PCINT24 | 63 | | (0x73) | Reserved | _ | - | - | - | - | - | - | - | 03 | | (0x72) | Reserved | _ | | _ | | _ | | _ | | | | (0x71) | TIMSK2 | _ | | _ | _ | - | _ | OCIE2A | TOIE2 | 145 | | (0x70) | TIMSK1 | _ | | ICIE1 | | _ | OCIE1B | OCIE2A<br>OCIE1A | TOIE2 | 127 | | (0x6F) | TIMSK0 | - | - | - | _ | _ | OCIETB | OCIE1A<br>OCIE0A | TOIE1 | 101 | | (0x6E) | PCMSK2 | PCINT23 | PCINT22 | PCINT21 | PCINT20 | PCINT19 | PCINT18 | PCINT17 | PCINT16 | 63 | | (0x6D) | PCMSK1 | PCINT23<br>PCINT15 | PCINT22<br>PCINT14 | PCINT21 PCINT13 | PCINT20<br>PCINT12 | PCINT19<br>PCINT11 | PCINT18<br>PCINT10 | PCINT17 PCINT9 | PCINT16<br>PCINT8 | 63 | | (0x6C) | PCMSK1 | PCINT15<br>PCINT7 | PCINT14 PCINT6 | PCINT13 PCINT5 | PCINT12<br>PCINT4 | PCINT11 PCINT3 | PCINT10<br>PCINT2 | PCINT9<br>PCINT1 | PCINT8<br>PCINT0 | 63 | | (0x6B) | Reserved | PCINT7 | - PCINTO | POINTS | PCINT4 | PCINT3 | PCINT2 | PCINTT | FOINTO | 03 | | (0x6A) | EICRA | | | _ | | _ | | ISC01 | ISC00 | 61 | | (0x69) | Reserved | - | | _ | - | _ | _ | 15001 | - | 01 | | (0x68) | Reserved | | | _ | _ | | _ | - | | | | (0x67) | OSCCAL | - | - | - | | - Desister [CAL 7:0 | - | _ | - | 36 | | (0x66) | Reserved | _ | _ | | – Calibration | n Register [CAL7:0 | -<br>- | | | 30 | | (0x65) | PRR | | | _ | | PRTIM1 | PRSPI | PSUSART0 | PRADC | 43 | | (0x64) | | - | | - | - | PRIIVII | PRSPI | PSUSARTU | PRADC | 43 | | (0x63) | Reserved<br>Reserved | - | | - | - | - | - | _ | - | | | (0x62) | CLKPR | -<br>CLKPCE | | _ | | CLKPS3 | CLKPS2 | CLKPS1 | CLKPS0 | 36 | | (0x61) | | CLKPCE | | - | - | | | | | | | (0x60) | WDTCR<br>SREG | - | | - | WDCE | WDE<br>V | WDP2 | WDP1 | WDP0<br>C | 50 | | 0x3F (0x5F) | | I | Т | Н | S Start Da | = | N | | C | 13 | | 0x3E (0x5E) | SPH | | | | | inter High | | | | 15 | | 0x3D (0x5D) | SPL | | | I | | inter Low | | | | 15 | | 0x3C (0x5C) | Reserved | - | | - | _ | - | _ | - | - | | | 0x3B (0x5B) | Reserved | - | _ | - | - | - | - | - | - | | | 0x3A (0x5A) | Reserved | - | | _ | - | - | - | - | - | | | 0x39 (0x59) | Reserved | - | _ | - | - | - | - | - | - | | | 0x38 (0x58) | Reserved | - ODMIE | - DIAMAKOD | - | -<br>- | - PLEOST | - POWDT | - | - ODMEN | 600 | | 0x37 (0x57) | SPMCSR | SPMIE | RWWSB | _ | RWWSRE | BLBSET | PGWRT | PGERS | SPMEN | 262 | | 0x36 (0x56) | Reserved | - | - | - | - | - | - | - | - | 50/05/047 | | 0x35 (0x55) | MCUCR | JTD | BODS | BODSE | PUD | - | - | IVSEL | IVCE | 58/85/247 | | 0x34 (0x54) | MCUSR | - | _ | _ | JTRF | WDRF | BORF | EXTRF | PORF | 50 | | 0x33 (0x53) | SMCR | - | | - | - | SM2 | SM1 | SM0 | SE | 50 | | 0x32 (0x52) | Reserved | - | - | - | - | - | - | - | - | | | | | | | 0005 | 0.000 | 0000 | 0 0 0 0 0 0 | | OCDR0 | 221 | | 0x31 (0x51) | OCDR | IDRD/OCDR7 | OCDR6 | OCDR5 | OCDR4 | OCDR3 | OCDR2 | OCDR1 | | | | 0x30 (0x50) | OCDR<br>ACSR | IDRD/OCDR7<br>ACD | OCDR6<br>ACBG | ACO | ACI | ACIE | ACIC | ACIS1 | ACIS0 | 196 | | 0x30 (0x50)<br>0x2F (0x4F) | OCDR<br>ACSR<br>Reserved | IDRD/OCDR7 | OCDR6 | | ACI – | ACIE<br>- | | | | 196 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E) | OCDR ACSR Reserved SPDR | IDRD/OCDR7 ACD - | OCDR6<br>ACBG | ACO – | ACI - SPI Data | ACIE – Register | ACIC – | ACIS1 | ACIS0 | 196<br>155 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D) | OCDR ACSR Reserved SPDR SPSR | IDRD/OCDR7 ACD - SPIF | OCDR6 ACBG - WCOL | ACO – | ACI SPI Data | ACIE Register | ACIC – | ACIS1 - | ACIS0 - SPI2X | 196<br>155<br>155 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C) | OCDR ACSR Reserved SPDR SPSR SPCR | IDRD/OCDR7 ACD - | OCDR6<br>ACBG | ACO – | ACI SPI Data MSTR | ACIE - Register - CPOL | ACIC – | ACIS1 | ACIS0 | 196<br>155<br>155<br>154 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 | IDRD/OCDR7 ACD - SPIF | OCDR6 ACBG - WCOL | ACO – | ACI SPI Data - MSTR General Purpo | ACIE - Register - CPOL se I/O Register | ACIC – | ACIS1 - | ACIS0 - SPI2X | 196<br>155<br>155<br>154<br>27 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 | IDRD/OCDR7 ACD - SPIF | OCDR6 ACBG - WCOL | ACO – | ACI SPI Data - MSTR General Purpo | ACIE - Register - CPOL se I/O Register se I/O Register | ACIC – | ACIS1 - | ACIS0 - SPI2X | 196<br>155<br>155<br>154 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 | IDRD/OCDR7 ACD - SPIF | OCDR6 ACBG - WCOL | ACO – | ACI SPI Data - MSTR General Purpo | ACIE - Register - CPOL se I/O Register | ACIC – | ACIS1 - | ACIS0 - SPI2X | 196<br>155<br>155<br>154<br>27 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved | IDRD/OCDR7 ACD - SPIF SPIE | OCDR6 ACBG - WCOL SPE | ACO - DORD | ACI SPI Data MSTR General Purpo General Purpo - | ACIE - Register - CPOL se I/O Register se I/O Register | ACIC - CPHA | ACIS1 - SPR1 | ACIS0 - SPI2X SPR0 | 196<br>155<br>155<br>154<br>27<br>27 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A | IDRD/OCDR7 ACD - SPIF SPIE | OCDR6 ACBG - WCOL SPE | ACO - DORD | ACI SPI Data MSTR General Purpo General Purpo Timer/Counter0 ( | ACIE - Register - CPOL se I/O Register se I/O Register - Output Compare A | ACIC - CPHA | ACIS1 - SPR1 | ACISO - SPI2X SPR0 | 196<br>155<br>155<br>154<br>27<br>27<br>27 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved | IDRD/OCDR7 ACD - SPIF SPIE | OCDR6 ACBG - WCOL SPE | ACO - DORD | ACI SPI Data MSTR General Purpo General Purpo Timer/Counter0 ( | ACIE - Register - CPOL se I/O Register se I/O Register | ACIC - CPHA | ACIS1 - SPR1 | ACISO - SPI2X SPR0 | 196<br>155<br>155<br>154<br>27<br>27 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A TCNT0 Reserved | IDRD/OCDR7 ACD - SPIF SPIE | OCDR6 ACBG - WCOL SPE | ACO | ACI SPI Date MSTR General Purpo General Purpo Timer/Counter0 ( | ACIE - Register - CPOL se I/O Register se I/O Register Output Compare A | - CPHA | ACIS1 SPR1 | ACISO - SPI2X SPRO | 196 155 155 154 27 27 101 100 | | 0x30 (0x50)<br>0x2F (0x4F)<br>0x2E (0x4E)<br>0x2D (0x4D)<br>0x2C (0x4C)<br>0x2B (0x4B)<br>0x2A (0x4A)<br>0x29 (0x49)<br>0x28 (0x48)<br>0x27 (0x47)<br>0x26 (0x46) | OCDR ACSR Reserved SPDR SPSR SPCR GPIOR2 GPIOR1 Reserved Reserved OCR0A TCNT0 | IDRD/OCDR7 ACD - SPIF SPIE | OCDR6 ACBG - WCOL SPE | ACO - DORD | ACI SPI Data MSTR General Purpo General Purpo Timer/Counter0 ( | ACIE - Register - CPOL se I/O Register se I/O Register - Output Compare A | ACIC - CPHA | ACIS1 SPR1 | ACISO - SPI2X SPRO - - - | 196<br>155<br>155<br>154<br>27<br>27<br>27 | | 0x22 (0x42) | EEARH | - | - | - | - | - | EEPRC | M Address Regis | ter High | 25 | |-------------|-----------------------------------|----------------------|--------|--------|---------------|-----------------|--------|-----------------|----------|-----| | 0x21 (0x41) | EEARL EEPROM Address Register Low | | | | | | | 25 | | | | 0x20 (0x40) | EEDR | EEPROM Data Register | | | | | | | 26 | | | 0x1F (0x3F) | EECR | - | - | - | - | EERIE | EEMWE | EEWE | EERE | 26 | | 0x1E (0x3E) | GPIOR0 | | | | General Purpo | se I/O Register | | | * | 27 | | 0x1D (0x3D) | EIMSK | PCIE | PCIE2 | PCIE1 | PCIE0 | - | - | - | INT0 | 61 | | 0x1C (0x3C) | EIFR | PCIF3 | PCIF2 | PCIF1 | PCIF0 | - | 1 | - | INTF0 | 62 | | 0x1B (0x3B) | Reserved | - | - | - | - | - | 1 | - | _ | | | 0x1A (0x3A) | Reserved | - | - | - | - | - | ı | - | - | | | 0x19 (0x39) | Reserved | - | - | - | - | - | 1 | - | - | | | 0x18 (0x38) | Reserved | - | - | - | - | - | 1 | - | - | | | 0x17 (0x37) | TIFR2 | - | - | - | - | - | - | OCF2A | TOV2 | 145 | | 0x16 (0x36) | TIFR1 | - | - | ICF1 | - | - | OCF1B | OCF1A | TOV1 | 127 | | 0x15 (0x35) | TIFR0 | - | - | - | - | - | 1 | OCF0A | TOV0 | 130 | | 0x14 (0x34) | PORTG | - | - | - | PORTG4 | PORTG3 | PORTG2 | PORTG1 | PORTG0 | 87 | | 0x13 (0x33) | DDRG | - | - | - | DDG4 | DDG3 | DDG2 | DDG1 | DDG0 | 87 | | 0x12 (0x32) | PING | - | - | PING5 | PING4 | PING3 | PING2 | PING1 | PING0 | 87 | | 0x11 (0x31) | PORTF | PORTF7 | PORTF6 | PORTF5 | PORTF4 | PORTF3 | PORTF2 | PORTF1 | PORTF0 | 87 | | 0x10 (0x30) | DDRF | DDF7 | DDF6 | DDF5 | DDF4 | DDF3 | DDF2 | DDF1 | DDF0 | 87 | | 0x0F (0x2F) | PINF | PINF7 | PINF6 | PINF5 | PINF4 | PINF3 | PINF2 | PINF1 | PINF0 | 87 | | 0x0E (0x2E) | PORTE | PORTE7 | PORTE6 | PORTE5 | PORTE4 | PORTE3 | PORTE2 | PORTE1 | PORTE0 | 86 | | 0x0D (0x2D) | DDRE | DDE7 | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 | 86 | | 0x0C (0x2C) | PINE | PINE7 | PINE6 | PINE5 | PINE4 | PINE3 | PINE2 | PINE1 | PINE0 | 87 | | 0x0B (0x2B) | PORTD | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 86 | | 0x0A (0x2A) | DDRD | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | 86 | | 0x09 (0x29) | PIND | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | 86 | | 0x08 (0x28) | PORTC | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 86 | | 0x07 (0x27) | DDRC | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | 86 | | 0x06 (0x26) | PINC | PINC7 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | 86 | | 0x05 (0x25) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 85 | | 0x04 (0x24) | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | 85 | | 0x03 (0x23) | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | 85 | | 0x02 (0x22) | PORTA | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | 85 | | 0x01 (0x21) | DDRA | DDA7 | DDA6 | DDA5 | DDA4 | DDA3 | DDA2 | DDA1 | DDA0 | 85 | | 0x00 (0x20) | PINA | PINA7 | PINA6 | PINA5 | PINA4 | PINA3 | PINA2 | PINA1 | PINA0 | 85 | Note: - 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. - 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only. - 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. #### **Ordering Information** 9. #### 9.1 ATmega165A | Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operation Range | |----------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------| | 16 | 1.8 - 5.5V | ATmega165A-AU ATmega165A-AUR <sup>(4)</sup> ATmega165A-MU ATmega165A-MUR <sup>(4)</sup> ATmega165A-MCH ATmega165A-MCHR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1<br>64MC<br>64MC | Industrial<br>(-40°C to 85°C) | | | | ATmega165A-AN<br>ATmega165A-ANR <sup>(4)</sup><br>ATmega165A-MN<br>ATmega165A-MNR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Extended (-40°C to 105°C) <sup>(5)</sup> | - Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. For Speed vs. $V_{CC}$ , see Figure 28-1 on page 302. - 4. Tape & Reel - 5. See characterization specifications at 105°C. | | Package Type | | | | | | | |------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 64A | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | | | | | | 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) | | | | | | | | 64MC | 64-lead (2-row Staggered), 7 x 7 x 1.0 mm body, 4.0 x 4.0mm Exposed Pad, Quad Flat No-Lead Package (QFN) | | | | | | | #### ATmega165PA 9.2 | Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operation Range | |----------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------| | 16 | 1.8 - 5.5V | ATmega165PA-AU ATmega165PA-AUR <sup>(4)</sup> ATmega165PA-MU ATmega165PA-MUR <sup>(4)</sup> ATmega165PA-MCH ATmega165PA-MCHR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1<br>64MC<br>64MC | Industrial<br>(-40°C to 85°C) | | | | ATmega165PA-AN<br>ATmega165PA-ANR <sup>(4)</sup><br>ATmega165PA-MN<br>ATmega165PA-MNR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Extended (-40°C to 105°C) <sup>(5)</sup> | - Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. For Speed vs. V<sub>CC</sub>, see Figure 28-1 on page 302. - 4. Tape & Reel. - 5. See characterization specifications at 105°C. | Package Type | | | | | | | |--------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 64A | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | | | | | 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) | | | | | | | 64MC | 64-lead (2-row Staggered), 7 x 7 x 1.0mm body, 4.0 x 4.0 mm Exposed Pad, Quad Flat No-Lead Package (QFN) | | | | | | # 9.6 ATmega3250PA | Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operation Range | |----------------------------|--------------|----------------------------------------------------|------------------------|---------------------------------------------| | 20 | 1.8 - 5.5V | ATmega3250PA-AU<br>ATmega3250PA-AUR <sup>(4)</sup> | 100A<br>100A | Industrial<br>(-40°C to 85°C) | | 20 | 1.0 - 3.3V | ATmega3250PA-AN<br>ATmega3250PA-ANR <sup>(4)</sup> | 100A<br>100A | Extended<br>(-40°C to 105°C) <sup>(5)</sup> | Notes: - 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. For Speed vs. V<sub>CC</sub>, see Figure 28-1 on page 302. - 4. Tape & Reel - 5. See characterization specifications at 105°C. | Package Type | | | | | | |--------------|--------------------------------------------------------------------------------------------|--|--|--|--| | 100A | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | | | | | # 9.7 ATmega645A | Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operation Range | |----------------------------|--------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------| | 20 | 1.8 - 5.5V | ATmega645A-AU<br>ATmega645A-AUR <sup>(4)</sup><br>ATmega645A-MU<br>ATmega645A-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) | Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. For Speed vs. $V_{CC}$ , see Figure 28-1 on page 302. - 4. Tape & Reel | Package Type | | | |--------------|-----------------------------------------------------------------------------------------------------|--| | 64A | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) | | # 9.8 ATmega645P | Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup> | Package <sup>(1)</sup> | Operation Range | |----------------------------|--------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------| | 20 | 1.8 - 5.5V | ATmega645P-AU<br>ATmega645P-AUR <sup>(4)</sup><br>ATmega645P-MU<br>ATmega645P-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) | Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 3. For Speed vs. $V_{CC}$ , see Figure 28-1 on page 302. - 4. Tape & Reel | Package Type | | | |--------------|-----------------------------------------------------------------------------------------------------|--| | 64A | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) | | # 10.3 64MC Note: 1. The terminal #1 ID is a Laser-marked Feature. COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|-------|-------| | Α | 0.80 | 0.90 | 1.00 | | | A1 | 0.00 | 0.02 | 0.05 | | | b | 0.18 | 0.23 | 0.28 | | | С | | 0.20 REF | | | | D | 6.90 | 7.00 | 7.10 | | | D2 | 3.95 | 4.00 | 4.05 | | | E | 6.90 | 7.00 | 7.10 | | | E2 | 3.95 | 4.00 | 4.05 | | | eT | _ | 0.65 | _ | | | eR | - | 0.65 | - | | | К | 0.20 | _ | _ | (REF) | | L | 0.35 | 0.40 | 0.45 | | | у | 0.00 | _ | 0.075 | | 10/3/07 | <br>1 11 | ITLE I | GPC | DRAWIN | |----------|--------|-----|--------| Package Drawing Contact: packagedrawings@atmel.com Packagedrawings@atm # 10.4 100A #### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-------|----------|-------|--------| | А | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 15.75 | 16.00 | 16.25 | | | D1 | 13.90 | 14.00 | 14.10 | Note 2 | | Е | 15.75 | 16.00 | 16.25 | | | E1 | 13.90 | 14.00 | 14.10 | Note 2 | | В | 0.17 | _ | 0.27 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | _ | 0.75 | | | е | | 0.50 TYP | | | #### Notes - 1. This package conforms to JEDEC reference MS-026, Variation AED. - Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.08mm maximum. | 201 | 4-02-05 | | |------|---------|--| | 20 I | 4-02-03 | | | | TITLE | DRAWING NO. | REV. | |----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Atmet Package Drawing Contact: packagedrawings@atmel.com | <b>100A</b> , 100-lead, 14 x 14mm Body Size, 1.0mm Body Thickness, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | 100A | Е | # 11. Errata - 11.1 ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P Rev. G No known errata. - 11.2 ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P Rev. A to F Not sampled. ### 12.5 8285B - 03/11 - 1. Updated the datasheet according to the Atmel new Brand Style Guide - 2. Updated "Signature bytes", Table 27.3 on page 267. - 3. Updated the power supply voltage (1.5 5.5V) for all devices in "Ordering Information" on page 18. - 4. Added "Ordering Information" for Extended Temperature (-40°C to 105°C) # 12.6 8285A - 09/10 - 1. Initial revision (Based on the ATmega165P/325P/3250P/645/6450/V). - 2. Changes done compared to ATmega165P/325P/3250P/645/6450/V datasheet: - New EIMSK and EIFR register overview - New graphics in "Typical characteristics TA = -40°C to 85°C" on page 314. - Ordering Information includes Tape & Reel - New "Ordering Information" on page 18. - QTouch Library Support Features