

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | SPI, UART/USART, USI                                                     |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 54                                                                       |
| Program Memory Size        | 32KB (16K x 16)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 1K x 8                                                                   |
| RAM Size                   | 2K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | A/D 8x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 64-QFN (9x9)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atmega325pa-mu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Programmable serial USART
- Master/Slave SPI Serial Interface
- Universal Serial Interface with Start Condition detector
- Programmable Watchdog Timer with separate on-chip oscillator
- On-chip Analog Comparator
- Interrupt and Wake-up on pin change
- Special microcontroller features
  - Power-on reset and programmable Brown-out detection
  - Internal calibrated oscillator
  - External and internal interrupt sources
  - Five sleep modes: Idle, ADC Noise Reduction, Power-save, Power-down and Standby
- I/O and packages
  - 54/69 programmable I/O lines
  - 64/100-lead TQFP, 64-pad QFN/MLF and 64-pad DRQFN
- Speed grade:
  - ATmega 165A/165PA/645A/645P: 0 16MHz @ 1.8 5.5V
  - ATmega325A/325PA/3250A/3250PA/6450A/6450P: 0 20MHz @ 1.8 5.5V
- Temperature range:
  - 40°C to 85°C industrial
- Ultra-low power consumption (picoPower<sup>®</sup> devices)
  - Active mode:
    - 1MHz, 1.8V: 215µA
    - 32kHz, 1.8V: 8µA (including oscillator)
  - Power-down mode: 0.1µA at 1.8V
  - Power-save mode: 0.6µA at 1.8V (Including 32kHz RTC)

Note: 1. Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.



## 1. Pin configurations

## 1.1 Pinout - TQFP and QFN/MLF

#### Figure 1-1. 64A (TQFP)and 64M1 (QFN/MLF) pinout Atmel ATmega165A/ATmega165PA/ATmega325A/ATmega325PA/ATmega645A/ATmega645P.



Note: The large center pad underneath the QFN/MLF packages is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board.



## 1.2 Pinout - 100A (TQFP)



TQFP





4

The Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P provides the following features: 16K/32K/64K bytes of In-System Programmable Flash with Read-While-Write capabilities, 512/1K/2K bytes EEPROM, 1K/2K/4K byte SRAM, 54/69 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundary-scan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, Universal Serial Interface with Start Condition Detector, an 8-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, an SPI serial port, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the XTAL/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption.

Atmel offers the QTouch<sup>®</sup> library for embedding capacitive touch buttons, sliders and wheels functionality into AVR microcontrollers. The patented charge-transfer signal acquisition offers robust sensing and includes fully debounced reporting of touch keys and includes Adjacent Key Suppression<sup>®</sup> (AKS<sup>®</sup>) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop and debug your own touch applications.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel devise is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.



that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tristated when a reset condition becomes active, even if the clock is not running.

Port C also serves the functions of special features of the Atmel ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port D" on page 75.

#### 2.3.6 Port D (PD7:PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tristated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port D" on page 75.

#### 2.3.7 Port E (PE7:PE0)

Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port E also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on "Alternate functions of Port E" on page 76.

#### 2.3.8 Port F (PF7:PF0)

Port F serves as the analog inputs to the A/D Converter.

Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs.

Port F also serves the functions of the JTAG interface, see "Alternate functions of Port F" on page 78.

#### 2.3.9 Port G (PG5:PG0)

Port G is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tristated when a reset condition becomes active, even if the clock is not running.

Port G also serves the functions of various special features of the ATmega165A/165PA/325A/325PA/3250A/3250PA/645A/645P/6450A/6450P as listed on page 80.

#### 2.3.10 Port H (PH7:PH0)

Port H is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port H output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port H pins that are externally pulled low will source current if the pull-up resistors are activated. The Port H pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port H also serves the functions of various special features of the ATmega3250A/3250PA/6450A/6450P as listed on page 81.



#### 2.3.11 Port J (PJ6:PJ0)

Port J is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port J output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port J pins that are externally pulled low will source current if the pull-up resistors are activated. The Port J pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port J also serves the functions of various special features of the Atmel ATmega3250A/3250PA/6450A/6450P as listed on page 83.

### 2.3.12 RESET

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 28-13 on page 304. Shorter pulses are not guaranteed to generate a reset.

#### 2.3.13 XTAL1

Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

#### 2.3.14 XTAL2

Output from the inverting Oscillator amplifier.

#### 2.3.15 AVCC

AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter.

#### 2.3.16 AREF

This is the analog reference pin for the A/D Converter.



## 7. Register Summary

Note: Registers with bold type only available in ATmega3250A/3250PA/6450A/6450P.

|                                       | -              |        | , , , , , , , , , , , , , , , , , , , |        | -         |              |               |                   |        |            |
|---------------------------------------|----------------|--------|---------------------------------------|--------|-----------|--------------|---------------|-------------------|--------|------------|
|                                       |                |        |                                       |        |           |              |               |                   |        |            |
| (0xFF)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xFE)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xFD)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xFC)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
|                                       | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xFB)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xFA)                                |                |        |                                       |        |           |              |               |                   |        |            |
| (0xF9)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF8)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF7)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF6)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF5)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF4)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF3)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF2)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF1)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xF0)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xEF)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xEE)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xED)                                | Reserved       |        |                                       |        |           |              |               |                   |        | 1          |
| (0xEC)                                | Reserved       |        |                                       |        |           |              |               |                   |        | 1          |
| (0xE0)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xEB)<br>(0xEA)                      | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| · · · · · · · · · · · · · · · · · · · | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      | l          |
| (0xE9)                                | Reserved       |        | -                                     | -      | -         | -            | -             | _                 | _      |            |
| (0xE8)                                |                | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xE7)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xE6)                                | Reserved       |        |                                       |        |           | ļ            |               |                   |        |            |
| (0xE5)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xE4)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xE3)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xE2)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xE1)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xE0)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xDF)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xDE)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xDD)                                | PORTJ          | -      | PORTJ6                                | PORTJ5 | PORTJ4    | PORTJ3       | PORTJ2        | PORTJ1            | PORTJ0 | 88         |
| (0xDC)                                | DDRJ           | -      | DDJ6                                  | DDJ5   | DDJ4      | DDJ3         | DDJ2          | DDJ1              | DDJ0   | 88         |
| (0xDB)                                | PINJ           | -      | PINJ6                                 | PINJ5  | PINJ4     | PINJ3        | PINJ2         | PINJ1             | PINJ0  | 88         |
| (0xDA)                                | PORTH          | PORTH7 | PORTH6                                | PORTH5 | PORTH4    | PORTH3       | PORTH2        | PORTH1            | PORTH0 | 87         |
| (0xD9)                                | DDRH           | DDH7   | DDH6                                  | DDH5   | DDH4      | DDH3         | DDH2          | DDH1              | DDH0   | 87         |
| (0xD8)                                | PINH           | PINH7  | PINH6                                 | PINH5  | PINH4     | PINH3        | PINH2         | PINH1             | PINH0  | 88         |
| (0xD7)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xD7)<br>(0xD6)                      | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      | -          |
|                                       | Reserved       | -      | _                                     | -      | -         | _            | -             | -                 | _      |            |
| (0xD5)                                | Reserved       |        | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xD4)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xD3)                                | Reserved       |        |                                       |        |           |              |               |                   |        |            |
| (0xD2)                                |                | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xD1)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xD0)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xCF)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xCE)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xCD)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xCC)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xCB)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xCA)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xC9)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xC8)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
| (0xC7)                                | Reserved       | -      | -                                     | -      | -         | -            | -             | -                 | -      |            |
|                                       |                |        |                                       |        |           |              | 4             |                   | 4      | 4          |
| -                                     | UDR0           |        |                                       |        | USART0 Da | ata Register |               |                   |        | 178        |
| (0xC6)<br>(0xC5)                      | UDR0<br>UBRR0H |        |                                       |        | USART0 Da | ata Register | USART0 Baud R | ate Register High |        | 178<br>182 |



## 8. Instruction Set Summary

| Mnemonics                | Operands          | Description                              | Operation                                                          | Flags      | #Clocks |
|--------------------------|-------------------|------------------------------------------|--------------------------------------------------------------------|------------|---------|
| ARITHMETIC AND L         | OGIC INSTRUCTIONS | 5                                        |                                                                    | •          |         |
| ADD                      | Rd, Rr            | Add two Registers                        | $Rd \leftarrow Rd + Rr$                                            | Z,C,N,V,H  | 1       |
| ADC                      | Rd, Rr            | Add with Carry two Registers             | $Rd \leftarrow Rd + Rr + C$                                        | Z,C,N,V,H  | 1       |
| ADIW                     | Rdl,K             | Add Immediate to Word                    | $Rdh:RdI \leftarrow Rdh:RdI + K$                                   | Z,C,N,V,S  | 2       |
| SUB                      | Rd, Rr            | Subtract two Registers                   | $Rd \leftarrow Rd$ - $Rr$                                          | Z,C,N,V,H  | 1       |
| SUBI                     | Rd, K             | Subtract Constant from Register          | $Rd \leftarrow Rd - K$                                             | Z,C,N,V,H  | 1       |
| SBC                      | Rd, Rr            | Subtract with Carry two Registers        | $Rd \leftarrow Rd - Rr - C$                                        | Z,C,N,V,H  | 1       |
| SBCI                     | Rd, K             | Subtract with Carry Constant from Reg.   | $Rd \leftarrow Rd - K - C$                                         | Z,C,N,V,H  | 1       |
| SBIW                     | Rdl,K             | Subtract Immediate from Word             | $Rdh:Rdl \leftarrow Rdh:Rdl - K$                                   | Z,C,N,V,S  | 2       |
| AND                      | Rd, Rr            | Logical AND Registers                    | $Rd \leftarrow Rd \bullet Rr$                                      | Z,N,V      | 1       |
| ANDI                     | Rd, K             | Logical AND Register and Constant        | $Rd \leftarrow Rd \bullet K$                                       | Z,N,V      | 1       |
| OR                       | Rd, Rr            | Logical OR Registers                     | $Rd \leftarrow Rd \lor Rr$                                         | Z,N,V      | 1       |
| ORI                      | Rd, K             | Logical OR Register and Constant         | $Rd \leftarrow Rd \lor K$                                          | Z,N,V      | 1       |
| EOR                      | Rd, Rr            | Exclusive OR Registers                   | $Rd \leftarrow Rd \oplus Rr$                                       | Z,N,V      | 1       |
| COM                      | Rd                | One's Complement                         | $Rd \leftarrow 0xFF - Rd$                                          | Z,C,N,V    | 1       |
| NEG                      | Rd                | Two's Complement                         | Rd ← 0x00 – Rd                                                     | Z,C,N,V,H  | 1       |
| SBR                      | Rd,K              | Set Bit(s) in Register                   | $Rd \leftarrow Rd \vee K$                                          | Z,N,V      | 1       |
| CBR                      | Rd,K              | Clear Bit(s) in Register                 | $Rd \leftarrow Rd \bullet (0xFF - K)$                              | Z,N,V      | 1       |
| INC                      | Rd                | Increment                                | $Rd \leftarrow Rd + 1$                                             | Z,N,V      | 1       |
| DEC                      | Rd                | Decrement                                | $Rd \leftarrow Rd - 1$                                             | Z,N,V      | 1       |
| TST                      | Rd                | Test for Zero or Minus                   | $Rd \leftarrow Rd \bullet Rd$                                      | Z,N,V      | 1       |
| CLR                      | Rd                | Clear Register                           | $Rd \leftarrow Rd \oplus Rd$                                       | Z,N,V      | 1       |
| SER                      | Rd                | Set Register                             | $Rd \leftarrow 0xFF$                                               | None       | 1       |
| MUL                      | Rd, Rr            | Multiply Unsigned                        | $R1:R0 \leftarrow Rd \times Rr$                                    | Z,C        | 2       |
| MULS                     | Rd, Rr            | Multiply Signed                          | $R1:R0 \leftarrow Rd \times Rr$                                    | Z,C        | 2       |
| MULSU                    | Rd, Rr            | Multiply Signed with Unsigned            | $R1:R0 \leftarrow Rd \times Rr$<br>$R1:R0 \leftarrow Rd \times Rr$ | Z,C        | 2       |
| FMUL                     | Rd, Rr            |                                          | $R1:R0 \leftarrow (Rd x Rr) << 1$                                  | Z,C        | 2       |
|                          | Rd, Rr            | Fractional Multiply Unsigned             |                                                                    | Z,C        | 2       |
| FMULS                    | Rd, Rr            | Fractional Multiply Signed               | R1:R0 ¬ (Rd x Rr) << 1<br>R1:R0 ¬ (Rd x Rr) << 1                   | Z,C        | 2       |
| FMULSU<br>BRANCH INSTRUC |                   | Fractional Multiply Signed with Unsigned | R1.R0 7 (R0 X RI) << 1                                             | 2,0        | 2       |
|                          |                   | Deleting lump                            |                                                                    | News       | 0       |
| RJMP                     | k                 | Relative Jump                            | PC ← PC + k + 1                                                    | None       | 2       |
| IJMP                     |                   | Indirect Jump to (Z)                     | PC ← Z                                                             | None       |         |
| JMP                      | k                 | Direct Jump                              | PC ← k                                                             | None       | 3       |
| RCALL                    | k                 | Relative Subroutine Call                 | PC ← PC + k + 1                                                    | None       | 3       |
| ICALL                    |                   | Indirect Call to (Z)                     | PC ← Z                                                             | None       | 3       |
| CALL                     | k                 | Direct Subroutine Call                   |                                                                    | None       | 4       |
| RET                      |                   | Subroutine Return                        |                                                                    | None       | 4       |
| RETI                     |                   | Interrupt Return                         | PC ← STACK                                                         | 1          | 4       |
| CPSE                     | Rd,Rr             | Compare, Skip if Equal                   | if (Rd = Rr) PC $\leftarrow$ PC + 2 or 3                           | None       | 1/2/3   |
| CP                       | Rd,Rr             | Compare                                  | Rd – Rr                                                            | Z, N,V,C,H | 1       |
| CPC                      | Rd,Rr             | Compare with Carry                       | Rd – Rr – C                                                        | Z, N,V,C,H | 1       |
| CPI                      | Rd,K              | Compare Register with Immediate          | Rd – K                                                             | Z, N,V,C,H | 1       |
| SBRC                     | Rr, b             | Skip if Bit in Register Cleared          | if (Rr(b)=0) PC ← PC + 2 or 3                                      | None       | 1/2/3   |
| SBRS                     | Rr, b             | Skip if Bit in Register is Set           | if (Rr(b)=1) PC ← PC + 2 or 3                                      | None       | 1/2/3   |
| SBIC                     | P, b              | Skip if Bit in I/O Register Cleared      | if (P(b)=0) PC ← PC + 2 or 3                                       | None       | 1/2/3   |
| SBIS                     | P, b              | Skip if Bit in I/O Register is Set       | if (P(b)=1) PC ← PC + 2 or 3                                       | None       | 1/2/3   |
| BRBS                     | s, k              | Branch if Status Flag Set                | if $(SREG(s) = 1)$ then $PC \leftarrow PC+k + 1$                   | None       | 1/2     |
| BRBC                     | s, k              | Branch if Status Flag Cleared            | if $(SREG(s) = 0)$ then $PC \leftarrow PC+k + 1$                   | None       | 1/2     |
| BREQ                     | k                 | Branch if Equal                          | if (Z = 1) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRNE                     | k                 | Branch if Not Equal                      | if (Z = 0) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRCS                     | k                 | Branch if Carry Set                      | if (C = 1) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRCC                     | k                 | Branch if Carry Cleared                  | if (C = 0) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRSH                     | k                 | Branch if Same or Higher                 | if (C = 0) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRLO                     | k                 | Branch if Lower                          | if (C = 1) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRMI                     | k                 | Branch if Minus                          | if (N = 1) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRPL                     | k                 | Branch if Plus                           | if (N = 0) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRGE                     | k                 | Branch if Greater or Equal, Signed       | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1               | None       | 1/2     |
| BRLT                     | k                 | Branch if Less Than Zero, Signed         | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1               | None       | 1/2     |
| BRHS                     | k                 | Branch if Half Carry Flag Set            | if (H = 1) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRHC                     | k                 | Branch if Half Carry Flag Cleared        | if (H = 0) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRTS                     | k                 | Branch if T Flag Set                     | if (T = 1) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
|                          |                   |                                          | if (T = 0) then PC $\leftarrow$ PC + k + 1                         | None       | 1/2     |
| BRTC                     | k                 | Branch if T Flag Cleared                 | $\Pi(I = 0) \Pi H F C \leftarrow F C + K + I$                      | NULLC      | 1/2     |



| Mnemonics        | Operands         | Description                                               | Operation                                                                                                                             | Flags              | #Clocks |
|------------------|------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| BRVC             | k                | Branch if Overflow Flag is Cleared                        | if (V = 0) then PC $\leftarrow$ PC + k + 1                                                                                            | None               | 1/2     |
| BRIE             | k                | Branch if Interrupt Enabled                               | if ( I = 1) then PC $\leftarrow$ PC + k + 1                                                                                           | None               | 1/2     |
| BRID             | k                | Branch if Interrupt Disabled                              | if (I = 0) then PC $\leftarrow$ PC + k + 1                                                                                            | None               | 1/2     |
| BIT AND BIT-TEST |                  |                                                           |                                                                                                                                       |                    | 1       |
| SBI              | P,b              | Set Bit in I/O Register                                   | I/O(P,b) ← 1                                                                                                                          | None               | 2       |
| CBI              | P,b              | Clear Bit in I/O Register                                 | I/O(P,b) ← 0                                                                                                                          | None               | 2       |
| LSL              | Rd               | Logical Shift Left                                        | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                                                        | Z,C,N,V            | 1       |
| LSR              | Rd<br>Rd         | Logical Shift Right                                       | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$                     | Z,C,N,V            | 1       |
| ROL              | Rd               | Rotate Left Through Carry Rotate Right Through Carry      | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$ $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z,C,N,V<br>Z,C,N,V | 1       |
| ASR              | Rd               | Arithmetic Shift Right                                    | $Rd(n) \leftarrow Rd(n+1), n=06$                                                                                                      | Z,C,N,V            | 1       |
| SWAP             | Rd               | Swap Nibbles                                              | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                                                                           | None               | 1       |
| BSET             | s                | Flag Set                                                  | SREG(s) $\leftarrow 1$                                                                                                                | SREG(s)            | 1       |
| BCLR             | s                | Flag Clear                                                | $SREG(s) \leftarrow 0$                                                                                                                | SREG(s)            | 1       |
| BST              | Rr, b            | Bit Store from Register to T                              | $T \leftarrow Rr(b)$                                                                                                                  | Т                  | 1       |
| BLD              | Rd, b            | Bit load from T to Register                               | $Rd(b) \leftarrow T$                                                                                                                  | None               | 1       |
| SEC              |                  | Set Carry                                                 | C ← 1                                                                                                                                 | С                  | 1       |
| CLC              |                  | Clear Carry                                               | C ← 0                                                                                                                                 | С                  | 1       |
| SEN              |                  | Set Negative Flag                                         | N ← 1                                                                                                                                 | N                  | 1       |
| CLN              |                  | Clear Negative Flag                                       | N ← 0                                                                                                                                 | N                  | 1       |
| SEZ              |                  | Set Zero Flag                                             | Z ← 1                                                                                                                                 | Z                  | 1       |
| CLZ              | +                | Clear Zero Flag                                           | Z ← 0                                                                                                                                 | Z                  | 1       |
| SEI              |                  | Global Interrupt Enable                                   |                                                                                                                                       | 1                  | 1       |
| CLI              |                  | Global Interrupt Disable                                  |                                                                                                                                       | 1                  | 1       |
| SES              |                  | Set Signed Test Flag                                      | S ← 1                                                                                                                                 | S<br>S             | 1       |
| CLS<br>SEV       |                  | Clear Signed Test Flag<br>Set Twos Complement Overflow.   | S ← 0<br>V ← 1                                                                                                                        | V                  | 1       |
| CLV              |                  | Clear Twos Complement Overflow                            | V ← 0                                                                                                                                 | V                  | 1       |
| SET              |                  | Set T in SREG                                             | T ← 1                                                                                                                                 | T                  | 1       |
| CLT              |                  | Clear T in SREG                                           | $T \leftarrow 0$                                                                                                                      | Т                  | 1       |
| SEH              |                  | Set Half Carry Flag in SREG                               | H ← 1                                                                                                                                 | н                  | 1       |
| CLH              |                  | Clear Half Carry Flag in SREG                             | H ← 0                                                                                                                                 | Н                  | 1       |
| DATA TRANSFER I  | NSTRUCTIONS      |                                                           |                                                                                                                                       |                    |         |
| MOV              | Rd, Rr           | Move Between Registers                                    | $Rd \leftarrow Rr$                                                                                                                    | None               | 1       |
| MOVW             | Rd, Rr           | Copy Register Word                                        | $Rd+1:Rd \leftarrow Rr+1:Rr$                                                                                                          | None               | 1       |
| LDI              | Rd, K            | Load Immediate                                            | $Rd \leftarrow K$                                                                                                                     | None               | 1       |
| LD               | Rd, X            | Load Indirect                                             | $Rd \leftarrow (X)$                                                                                                                   | None               | 2       |
| LD               | Rd, X+           | Load Indirect and Post-Inc.                               | $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                               | None               | 2       |
| LD               | Rd, - X          | Load Indirect and Pre-Dec.                                | $X \leftarrow X - 1, Rd \leftarrow (X)$                                                                                               | None               | 2       |
| LD               | Rd, Y            | Load Indirect                                             | $Rd \leftarrow (Y)$                                                                                                                   | None               | 2       |
| LD               | Rd, Y+           | Load Indirect and Post-Inc.                               | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                                                                               | None               | 2       |
| LD               | Rd, - Y          | Load Indirect and Pre-Dec.                                | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                                                                               | None               | 2       |
| LDD              | Rd,Y+q           | Load Indirect with Displacement                           | $\frac{Rd \leftarrow (Y + q)}{Pd \leftarrow (7)}$                                                                                     | None               | 2       |
| LD               | Rd, Z<br>Rd, Z+  | Load Indirect<br>Load Indirect and Post-Inc.              | $Rd \leftarrow (Z)$ $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                             | None               | 2       |
| LD               | Rd, 2+<br>Rd, -Z | Load Indirect and Post-Inc.<br>Load Indirect and Pre-Dec. | $Z \leftarrow Z - 1, Rd \leftarrow Z$                                                                                                 | None               | 2       |
| LDD              | Rd, Z+q          | Load Indirect with Displacement                           | $Rd \leftarrow (Z + q)$                                                                                                               | None               | 2       |
| LDS              | Rd, k            | Load Direct from SRAM                                     | $Rd \leftarrow (k)$                                                                                                                   | None               | 2       |
| ST               | X, Rr            | Store Indirect                                            | $(X) \leftarrow Rr$                                                                                                                   | None               | 2       |
| ST               | X+, Rr           | Store Indirect and Post-Inc.                              | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                                                                                | None               | 2       |
| ST               | - X, Rr          | Store Indirect and Pre-Dec.                               | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                               | None               | 2       |
| ST               | Y, Rr            | Store Indirect                                            | (Y) ← Rr                                                                                                                              | None               | 2       |
| ST               | Y+, Rr           | Store Indirect and Post-Inc.                              | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                                                               | None               | 2       |
| ST               | - Y, Rr          | Store Indirect and Pre-Dec.                               | $Y \leftarrow Y - 1$ , (Y) $\leftarrow Rr$                                                                                            | None               | 2       |
| STD              | Y+q,Rr           | Store Indirect with Displacement                          | (Y + q) ← Rr                                                                                                                          | None               | 2       |
| ST               | Z, Rr            | Store Indirect                                            | $(Z) \leftarrow Rr$                                                                                                                   | None               | 2       |
| ST               | Z+, Rr           | Store Indirect and Post-Inc.                              | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                                                                               | None               | 2       |
| ST               | -Z, Rr           | Store Indirect and Pre-Dec.                               | $Z \leftarrow Z - 1$ , (Z) $\leftarrow Rr$                                                                                            | None               | 2       |
| STD              | Z+q,Rr           | Store Indirect with Displacement                          | $(Z + q) \leftarrow Rr$                                                                                                               | None               | 2       |
| STS              | k, Rr            | Store Direct to SRAM                                      | (k) ← Rr                                                                                                                              | None               | 2       |
| LPM              |                  | Load Program Memory                                       | $R0 \leftarrow (Z)$                                                                                                                   | None               | 3       |
| LPM              | Rd, Z            | Load Program Memory                                       | $Rd \leftarrow (Z)$                                                                                                                   | None               | 3       |
| LPM              | Rd, Z+           | Load Program Memory and Post-Inc                          | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                 | None               | - 3     |
| SPM<br>IN        | Rd P             | Store Program Memory In Port                              | $(Z) \leftarrow R1:R0$                                                                                                                | None               | - 1     |
| IN<br>OUT        | Rd, P<br>P, Rr   | Out Port                                                  | $Rd \leftarrow P$ $P \leftarrow Rr$                                                                                                   | None<br>None       | 1       |
| PUSH             | P, RI<br>Rr      | Push Register on Stack                                    | $P \leftarrow RI$<br>STACK $\leftarrow Rr$                                                                                            | None               | 2       |
|                  | 1.51             | . as. neglotor on otdol                                   | 517101111                                                                                                                             | None               | 2       |



## 9. Ordering Information

## 9.1 ATmega165A

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                                                                         | Package <sup>(1)</sup>                     | Operation Range                             |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------|
| 16                         | 1.8 - 5.5V   | ATmega165A-AU<br>ATmega165A-AUR <sup>(4)</sup><br>ATmega165A-MU<br>ATmega165A-MUR <sup>(4)</sup><br>ATmega165A-MCH<br>ATmega165A-MCHR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1<br>64MC<br>64MC | Industrial<br>(-40°C to 85°C)               |
|                            |              | ATmega165A-AN<br>ATmega165A-ANR <sup>(4)</sup><br>ATmega165A-MN<br>ATmega165A-MNR <sup>(4)</sup>                                                     | 64A<br>64A<br>64M1<br>64M1                 | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.

- 4. Tape & Reel
- 5. See characterization specifications at 105°C.

|      | Package Type                                                                                             |
|------|----------------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                         |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)      |
| 64MC | 64-lead (2-row Staggered), 7 x 7 x 1.0 mm body, 4.0 x 4.0mm Exposed Pad, Quad Flat No-Lead Package (QFN) |

### 9.2 ATmega165PA

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                                                                               | Package <sup>(1)</sup>                     | Operation Range                             |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------|
| 16                         | 1.8 - 5.5V   | ATmega165PA-AU<br>ATmega165PA-AUR <sup>(4)</sup><br>ATmega165PA-MU<br>ATmega165PA-MUR <sup>(4)</sup><br>ATmega165PA-MCH<br>ATmega165PA-MCHR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1<br>64MC<br>64MC | Industrial<br>(-40°C to 85°C)               |
|                            |              | ATmega165PA-AN<br>ATmega165PA-ANR <sup>(4)</sup><br>ATmega165PA-MN<br>ATmega165PA-MNR <sup>(4)</sup>                                                       | 64A<br>64A<br>64M1<br>64M1                 | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

- 2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.
- 3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.
- 4. Tape & Reel.
- 5. See characterization specifications at 105°C.

|      | Package Type                                                                                             |
|------|----------------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                         |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)      |
| 64MC | 64-lead (2-row Staggered), 7 x 7 x 1.0mm body, 4.0 x 4.0 mm Exposed Pad, Quad Flat No-Lead Package (QFN) |



## 9.5 ATmega3250A

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                     | Package <sup>(1)</sup> | Operation Range                             |
|----------------------------|--------------|--------------------------------------------------|------------------------|---------------------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega3250A-AU<br>ATmega3250A-AUR <sup>(4)</sup> | 100A<br>100A           | Industrial<br>(-40°C to 85°C)               |
|                            | 1.6 - 5.5V   | ATmega3250A-AN<br>ATmega3250A-ANR <sup>(4)</sup> | 100A<br>100A           | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.

4. Tape & Reel

5. See characterization specifications at 105°C.

|      | Package Type                                                                               |
|------|--------------------------------------------------------------------------------------------|
| 100A | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |



### 9.6 ATmega3250PA

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                       | Package <sup>(1)</sup> | Operation Range                             |
|----------------------------|--------------|----------------------------------------------------|------------------------|---------------------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega3250PA-AU<br>ATmega3250PA-AUR <sup>(4)</sup> | 100A<br>100A           | Industrial<br>(-40°C to 85°C)               |
|                            | 1.6 - 5.5V   | ATmega3250PA-AN<br>ATmega3250PA-ANR <sup>(4)</sup> | 100A<br>100A           | Extended<br>(-40°C to 105°C) <sup>(5)</sup> |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.

4. Tape & Reel

5. See characterization specifications at 105°C.

|      | Package Type                                                                               |  |
|------|--------------------------------------------------------------------------------------------|--|
| 100A | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |  |



## 9.8 ATmega645P

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                     | Package <sup>(1)</sup>     | Operation Range               |
|----------------------------|--------------|--------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega645P-AU<br>ATmega645P-AUR <sup>(4)</sup><br>ATmega645P-MU<br>ATmega645P-MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1 | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC},$  see Figure 28-1 on page 302.

4. Tape & Reel

|      | Package Type                                                                                        |
|------|-----------------------------------------------------------------------------------------------------|
| 64A  | 64-Lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP)                                    |
| 64M1 | 64-pad, 9 x 9 x 1.0mm body, lead pitch 0.50mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |



## 9.9 ATmega6450A

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                     | Package <sup>(1)</sup> | Operation Range               |
|----------------------------|--------------|--------------------------------------------------|------------------------|-------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega6450A-AU<br>ATmega6450A-AUR <sup>(4)</sup> | 100A<br>100A           | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.

4. Tape & Reel

| 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |  |
|--------------------------------------------------------------------------------------------|--|



## 9.10 ATmega6450P

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                     | Package <sup>(1)</sup> | Operation Range               |
|----------------------------|--------------|--------------------------------------------------|------------------------|-------------------------------|
| 20                         | 1.8 - 5.5V   | ATmega6450P-AU<br>ATmega6450P-AUR <sup>(4)</sup> | 100A<br>100A           | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 28-1 on page 302.

4. Tape & Reel

|               | Package Type                                                                               |
|---------------|--------------------------------------------------------------------------------------------|
| <b>100A</b> 1 | 100-lead, 14 x 14 x 1.0mm, 0.5mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |





Notes:

1. JEDEC Standard MO-220, (SAW Singulation) Fig. 1, VMMD.

2. Dimension and tolerance conform to ASMEY14.5M-1994.

|                                                  | TITLE                                                                                                              | DRAWING NO. | REV. |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------|------|
| Atmel 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>64M1</b> , 64-pad, 9 x 9 x 1.0 mm Body, Lead Pitch 0.50 mm, 5.40 mm Exposed Pad, Micro Lead Frame Package (MLF) | 64M1        | н    |

Atmel

2010-10-19

## 12.5 8285B - 03/11

- 1. Updated the datasheet according to the Atmel new Brand Style Guide
- 2. Updated "Signature bytes", Table 27.3 on page 267.
- 3. Updated the power supply voltage (1.5 5.5V) for all devices in "Ordering Information" on page 18.
- 4. Added "Ordering Information" for Extended Temperature (-40°C to 105°C)

## 12.6 8285A - 09/10

- 1. Initial revision (Based on the ATmega165P/325P/3250P/645/6450/V).
- 2. Changes done compared to ATmega165P/325P/3250P/645/6450/V datasheet:
  - New EIMSK and EIFR register overview
  - New graphics in "Typical characteristics TA = -40°C to 85°C" on page 314.
  - Ordering Information includes Tape & Reel
  - New "Ordering Information" on page 18.
  - QTouch Library Support Features





# Atmel Enabling Unlimited Possibilities®



Т

Atmel Corporation

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2014 Atmel Corporation. / Rev.: Atmel-8285FS-AVR-ATmega165A/PA/325A/PA/3250A/PA/645A/P/6450A/P-Datasheet Summary\_08/2014.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, Enabling Unlimited Possibilities, and others are registered trademarks or trademarks of Atmel Corporation in U.S. and other countries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not suitable for, and shall not be used in, automotive applications.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.