





Welcome to **E-XFL.COM** 

**Understanding Embedded - DSP (Digital Signal Processors)** 

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

# Applications of <u>Embedded - DSP (Digital Signal Processors)</u>

| Details                 |                                                                        |
|-------------------------|------------------------------------------------------------------------|
| Product Status          | Active                                                                 |
| Туре                    | Fixed Point                                                            |
| Interface               | Host Interface, Serial Port                                            |
| Clock Rate              | 75MHz                                                                  |
| Non-Volatile Memory     | External                                                               |
| On-Chip RAM             | 40kB                                                                   |
| Voltage - I/O           | 3.30V                                                                  |
| Voltage - Core          | 2.50V                                                                  |
| Operating Temperature   | 0°C ~ 70°C (TA)                                                        |
| Mounting Type           | Surface Mount                                                          |
| Package / Case          | 100-LQFP                                                               |
| Supplier Device Package | 100-LQFP (14x14)                                                       |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-2186mkstz300r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ADSP-2186M\* PRODUCT PAGE QUICK LINKS

Last Content Update: 02/23/2017

## COMPARABLE PARTS 🖳

View a parametric search of comparable parts.

## **DOCUMENTATION**

#### **Application Notes**

- AN-227: Digital Control System Design with the ADSP-2100 Family
- AN-227: Digital Control System Design with the ADSP-2100 Family
- AN-334: Digital Signal Processing Techniques
- AN-524: ADV601/ADV611 Bin Width Calculation in ADSP-21xx DSP
- EE-06: ADSP-21xx Serial Port Startup Issues
- EE-100: ADSP-218x External Overlay Memory
- EE-102: Mode D and ADSP-218x Pin Compatibility the FAQs
- EE-103: Performing Level Conversion Between 5v and 3.3v IC's
- EE-104: Setting Up Streams with the VisualDSP Debugger
- EE-11: ADSP-2181 Priority Chain & IDMA Holdoffs
- EE-110: A Quick Primer on ELF and DWARF File Formats
- EE-115: ADSP-2189 IDMA Interface to Motorola MC68300 Family of Microprocessors
- EE-12: Interrupts and Programmable Flags on the ADSP-2185/2186
- EE-121: Porting Code from ADSP-21xx to ADSP-219x
- EE-122: Coding for Performance on the ADSP-219x
- EE-123: An Overview of the ADSP-219x Pipeline
- EE-124: Booting up the ADSP-2192
- EE-125: ADSP-218x Embedded System Software Management and In-System-Programming (ISP)
- EE-128: DSP in C++: Calling Assembly Class Member Functions From C++
- EE-129: ADSP-2192 Interprocessor Communication
- EE-130: Making Fast Transition from ADSP-21xx to ADSP-219x
- EE-131: Booting the ADSP-2191/95/96 DSPs
- EE-133: Converting From Legacy Architecture Files To Linker Description Files for the ADSP-218x
- EE-139: Interfacing the ADSP-2191 to an AD7476 via the SPI Port
- EE-142: Autobuffering, C and FFTs on the ADSP-218x
- EE-144: Creating a Master-Slave SPI Interface Between Two ADSP-2191 DSPs

- EE-145: SPI Booting of the ADSP-2191 using the Atmel AD25020N on an EZ-KIT Lite Evaluation Board
- EE-146: Implementing a Boot Manager for ADSP-218x Family DSPs
- EE-152: Using Software Overlays with the ADSP-219x and VisualDSP 2.0++
- EE-153: ADSP-2191 Programmable PLL
- EE-154: ADSP-2191 Host Port Interface
- EE-156: Support for the H.100 protocol on the ADSP-2191
- EE-158: ADSP-2181 EZ-Kit Lite IDMA to PC Printer Port Interface
- EE-159: Initializing DSP System & Control Registers From C and C++
- EE-164: Advanced EPROM Boot and No-boot Scenarios with ADSP-219x DSPs
- EE-168: Using Third Overtone Crystals with the ADSP-218x DSP
- EE-17: ADSP-2187L Memory Organization
- EE-18: Choosing and Using FFTs for ADSP-21xx
- EE-188: Using C To Implement Interrupt-Driven Systems On ADSP-219x DSPs
- EE-2: Using ADSP-218x I/O Space
- · EE-226: ADSP-2191 DSP Host Port Booting
- EE-227: CAN Configuration Procedure for ADSP-21992 DSPs
- EE-249: Implementing Software Overlays on ADSP-218x DSPs with VisualDSP++®
- EE-32: Language Extensions: Memory Storage Types, ASM & Inline Constructs
- EE-33: Programming The ADSP-21xx Timer In C
- EE-35: Troubleshooting your ADSP-218x EZ-ICE
- EE-356: Emulator and Evaluation Hardware Troubleshooting Guide for CCES Users
- EE-36: ADSP-21xx Interface to the IOM-2 bus
- EE-38: ADSP-2181 IDMA Port Cycle Steal Timing
- EE-39: Interfacing 5V Flash Memory to an ADSP-218x (Byte Programming Algorithm)
- EE-48: Converting Legacy 21xx Systems To A 218x System Design
- EE-5: ADSP-218x Full Memory Mode vs. Host Memory Mode
- EE-60: Simulating an RS-232 UART Using the Synchronous Serial Ports on the ADSP-21xx Family DSPs
- EE-64: Setting Mode Pins on Reset
- EE-68: Analog Devices JTAG Emulation Technical Reference

- EE-71: Minimum Rise Time Specs for Critical Interrupt and Clock Signals on the ADSP-21x1/21x5
- EE-74: Analog Devices Serial Port Development and Troubleshooting Guide
- EE-78: BDMA Usage on 100 pin ADSP-218x DSPs Configured for IDMA Use
- EE-79: EPROM Booting In Host Mode with 100 Pin 218x Processors
- EE-82: Using an ADSP-2181 DSP's IO Space to IDMA Boot Another ADSP-2181
- EE-89: Implementing A Software UART on the ADSP-2181 EZ-Kit-Lite
- EE-90: Using the 21xx C-FFT Library
- EE-96: Interfacing Two AD73311 Codecs to the ADSP-218x

#### **Data Sheet**

 ADSP-2186M: 16-Bit, 75 MIPS, 2.5V, 2 Serial Ports, Host Port, 40 KB RAM Data Sheet

#### **Evaluation Kit Manuals**

 ADSP-218x DSP family and ADSP-2192 EZ-KIT Lite<sup>®</sup> Installation Procedure -Non-USB

## **Integrated Circuit Anomalies**

ADSP-2186M Anomaly List for Revision 2.0

#### **Processor Manuals**

- · ADSP 21xx Processors: Manuals
- ADSP-218x DSP Hardware Reference
- ADSP-218x DSP Instruction Set Reference
- Using the ADSP-2100 Family Volume 1
- Using the ADSP-2100 Family Volume 2

#### **Software Manuals**

- VisualDSP++ 3.5 Assembler and Preprocessor Manual for ADSP-218x and ADSP-219x DSPs
- VisualDSP++ 3.5 C Compiler and Library Manual for ADSP-218x DSPs
- VisualDSP++ 3.5 C/C++ Compiler and Library Manual for ADSP-219x Processors
- VisualDSP++ 3.5 Component Software Engineering User's Guide for 16-Bit Processors
- VisualDSP++ 3.5 Getting Started Guide for 16-Bit Processors
- VisualDSP++ 3.5 Kernel VDK User's Guide for 16-Bit Processors
- VisualDSP++ 3.5 Linker and Utilities Manual for 16-Bit Processors
- VisualDSP++ 3.5 Loader Manual for 16-Bit Processors
- VisualDSP++ 3.5 User's Guide for 16-Bit Processors

## SOFTWARE AND SYSTEMS REQUIREMENTS •

• Software and Tools Anomalies Search

## TOOLS AND SIMULATIONS $\Box$

• ADSP-218xM IBIS Datafile (LQFP Package)

## **DESIGN RESOURCES**

- · ADSP-2186M Material Declaration
- PCN-PDN Information
- Quality And Reliability
- · Symbols and Footprints

## **DISCUSSIONS**

View all ADSP-2186M EngineerZone Discussions.

## SAMPLE AND BUY 🖳

Visit the product page to see pricing options.

## TECHNICAL SUPPORT 🖳

Submit a technical question or find your regional support number.

## **DOCUMENT FEEDBACK**

Submit feedback for this data sheet.

## TABLE OF CONTENTS

| FEATURES 1                                  | RECOMMENDED OPERATING CONDITIONS           | 18  |
|---------------------------------------------|--------------------------------------------|-----|
| FUNCTIONAL BLOCK DIAGRAM 1                  | ELECTRICAL CHARACTERISTICS                 | 18  |
| GENERAL DESCRIPTION                         | ABSOLUTE MAXIMUM RATINGS                   | 19  |
| DEVELOPMENT SYSTEM                          | TIMING SPECIFICATIONS                      | 19  |
| Additional Information                      | GENERAL NOTES                              | 19  |
| ARCHITECTURE OVERVIEW 4                     | TIMING NOTES                               | 19  |
| Serial Ports                                | MEMORY TIMING SPECIFICATIONS               | 19  |
| PIN DESCRIPTIONS                            | FREQUENCY DEPENDENCY FOR                   |     |
| Common-Mode Pins 6                          | TIMING SPECIFICATIONS                      | 20  |
| Memory Interface Pins                       | ENVIRONMENTAL CONDITIONS                   | 20  |
| Full Memory Mode Pins (Mode C = 0)          | POWER DISSIPATION                          | 20  |
| Host Mode Pins (Mode $C = 1$ )              | Output Drive Currents                      | 20  |
| Terminating Unused Pins                     | Capacitive Loading                         | 21  |
| Pin Terminations                            | TEST CONDITIONS                            |     |
| Interrupts                                  | Output Disable Time                        | 22  |
| LOW POWER OPERATION 9                       | Output Enable Time                         |     |
| Power-Down 9                                | Clock Signals and Reset                    |     |
| Idle 9                                      | Interrupts and Flags                       |     |
| Slow Idle                                   | Bus Request-Bus Grant                      |     |
| SYSTEM INTERFACE                            | Memory Read                                |     |
| Clock Signals                               | Memory Write                               |     |
| RESET                                       | Serial Ports                               |     |
| Power Supplies                              | IDMA Address Latch                         | 29  |
| MODES OF OPERATION                          | IDMA Write, Short Write Cycle              | 30  |
| Setting Memory Mode                         | IDMA Write, Long Write Cycle               |     |
| Passive Configuration                       | IDMA Read, Long Read Cycle                 |     |
| Active Configuration                        | IDMA Read, Short Read Cycle                |     |
| IACK Configuration                          | IDMA Read, Short Read Cycle in Short Read  |     |
| MEMORY ARCHITECTURE                         | Only Mode                                  | 34  |
| Program Memory                              | 100-LEAD LQFP PIN CONFIGURATION            | 35  |
| Data Memory                                 | LQFP Package Pinout                        | 36  |
| Memory Mapped Registers (New to the         | 144-Ball Mini-BGA Package Pinout           |     |
| ADSP-2186M)                                 | Mini-BGA Package Pinout                    | 38  |
| I/O Space (Full Memory Mode)                | OUTLINE DIMENSIONS                         |     |
| Composite Memory Select (CMS)               | 100-Lead Metric Thin Plastic Quad Flatpack |     |
| Byte Memory Select (BMS)                    | (LQFP) (ST-100)                            | 39  |
| Byte Memory                                 | OUTLINE DIMENSIONS                         |     |
| Byte Memory DMA (BDMA, Full Memory Mode) 14 | 144-Ball Mini-BGA (CA-144)                 | 40  |
| Internal Memory DMA Port                    | ORDERING GUIDE                             | 40  |
| (IDMA Port; Host Memory Mode)               | Tables                                     |     |
| Bootstrap Loading (Booting)                 | Table I. Interrupt Priority and Interrupt  |     |
| IDMA Port Booting                           | Vector Addresses                           | q   |
| Bus Request and Bus Grant                   | Table II. Modes of Operation               |     |
| Flag I/O Pins                               | Table III. PMOVLAY Bits                    |     |
| Instruction Set Description                 | Table IV. DMOVLAY Bits                     |     |
| DESIGNING AN EZ-ICE-COMPATIBLE SYSTEM 16    | Table V. Wait States                       |     |
| Target Board Connector for EZ-ICE Probe     | Table VI. Data Formats                     |     |
| Target Memory Interface                     | Tuoto II Data I officiate                  | . 1 |
| PM, DM, BM, IOM, AND CM                     |                                            |     |
| Target System Interface Signals             |                                            |     |

-2- REV. 0

#### **GENERAL DESCRIPTION**

The ADSP-2186M is a single-chip microcomputer optimized for digital signal processing (DSP) and other high-speed numeric processing applications.

The ADSP-2186M combines the ADSP-2100 family base architecture (three computational units, data address generators, and a program sequencer) with two serial ports, a 16-bit internal DMA port, a byte DMA port, a programmable timer, Flag I/O, extensive interrupt capabilities, and on-chip program and data memory.

The ADSP-2186M integrates 40K bytes of on-chip memory configured as 8K words (24-bit) of program RAM, and 8K words (16-bit) of data RAM. Power-down circuitry is also provided to meet the low power needs of battery-operated portable equipment. The ADSP-2186M is available in a 100-lead LQFP package and 144 Ball Mini-BGA.

In addition, the ADSP-2186M supports new instructions, which include bit manipulations—bit set, bit clear, bit toggle, bit test—new ALU constants, new multiplication instruction (× squared), biased rounding, result-free ALU operations, I/O memory transfers, and global interrupt masking, for increased flexibility.

Fabricated in a high-speed, low-power, CMOS process, the ADSP-2186M operates with a 13.3 ns instruction cycle time. Every instruction can execute in a single processor cycle.

The ADSP-2186M's flexible architecture and comprehensive instruction set allow the processor to perform multiple operations in parallel. In one processor cycle, the ADSP-2186M can:

- Generate the next program address
- Fetch the next instruction
- · Perform one or two data moves
- Update one or two data address pointers
- Perform a computational operation

This takes place while the processor continues to:

- Receive and transmit data through the two serial ports
- Receive and/or transmit data through the internal DMA port
- Receive and/or transmit data through the byte DMA port
- Decrement timer

#### DEVELOPMENT SYSTEM

The ADSP-2100 Family Development Software, a complete set of tools for software and hardware system development, supports the ADSP-2186M. The System Builder provides a high-level method for defining the architecture of systems under development. The Assembler has an algebraic syntax that is easy to program and debug. The Linker combines object files into an executable file. The Simulator provides an interactive instruction-level simulation with a reconfigurable user interface to display different portions of the hardware environment.

The EZ-KIT Lite is a hardware/software kit offering a complete evaluation environment for the ADSP-218x family: an ADSP-2189M-based evaluation board with PC monitor software plus assembler, linker, simulator, and PROM splitter software. The ADSP-2189M EZ-KIT Lite is a low cost, easy to use hardware platform on which you can quickly get started with your DSP software design. The EZ-KIT Lite includes the following features:

- 75 MHz ADSP-2189M
- Full 16-Bit Stereo Audio I/O with AD73322 Codec
- RS-232 Interface
- EZ-ICE Connector for Emulator Control
- DSP Demo Programs
- · Evaluation Suite of VisualDSP

The ADSP-218x EZ-ICE® Emulator aids in the hardware debugging of an ADSP-2186M system. The ADSP-2186M integrates on-chip emulation support with a 14-pin ICE-Port interface. This interface provides a simpler target board connection that requires fewer mechanical clearance considerations than other ADSP-2100 Family EZ-ICEs. The ADSP-2186M device need not be removed from the target system when using the EZ-ICE, nor are any adapters needed. Due to the small footprint of the EZ-ICE connector, emulation can be supported in final board designs.

The EZ-ICE performs a full range of functions, including:

- In-target operation
- Up to 20 breakpoints
- Single-step or full-speed operation
- · Registers and memory values can be examined and altered
- PC upload and download functions
- Instruction-level emulation of program booting and execution
- · Complete assembly and disassembly of instructions
- C source-level debugging

See Designing An EZ-ICE-Compatible Target System in the ADSP-2100 Family EZ-Tools Manual (ADSP-2181 sections) as well as the Designing an EZ-ICE-Compatible System section of this data sheet for the exact specifications of the EZ-ICE target board connector.

#### **Additional Information**

This data sheet provides a general overview of ADSP-2186M functionality. For additional information on the architecture and instruction set of the processor, refer to the *ADSP-2100 Family User's Manual*. For more information about the development tools, refer to the ADSP-2100 Family Development Tools data sheet.

external buses with bus request/grant signals  $(\overline{BR}, \overline{BGH}, \text{ and } \overline{BG})$ . One execution mode (Go Mode) allows the ADSP-2186M to continue running from on-chip memory. Normal execution mode requires the processor to halt while buses are granted.

The ADSP-2186M can respond to eleven interrupts. There can be up to six external interrupts (one edge-sensitive, two level-sensitive, and three configurable) and seven internal interrupts generated by the timer, the serial ports (SPORTs), the Byte DMA port, and the power-down circuitry. There is also a master RESET signal. The two serial ports provide a complete synchronous serial interface with optional companding in hardware and a wide variety of framed or frameless data transmit and receive modes of operation.

Each port can generate an internal programmable serial clock or accept an external serial clock.

The ADSP-2186M provides up to 13 general-purpose flag pins. The data input and output pins on SPORT1 can be alternatively configured as an input flag and an output flag. In addition, eight flags are programmable as inputs or outputs, and three flags are always outputs.

A programmable interval timer generates periodic interrupts. A 16-bit count register (TCOUNT) decrements every n processor cycle, where n is a scaling value stored in an 8-bit register (TSCALE). When the value of the count register reaches zero, an interrupt is generated and the count register is reloaded from a 16-bit period register (TPERIOD).

#### **Serial Ports**

The ADSP-2186M incorporates two complete synchronous serial ports (SPORT0 and SPORT1) for serial communications and multiprocessor communication.

Here is a brief list of the capabilities of the ADSP-2186M SPORTs. For additional information on Serial Ports, refer to the ADSP-2100 Family User's Manual.

 SPORTs are bidirectional and have a separate, doublebuffered transmit and receive section.

- SPORTs can use an external serial clock or generate their own serial clock internally.
- SPORTs have independent framing for the receive and transmit sections. Sections run in a frameless mode or with frame synchronization signals internally or externally generated.
   Frame sync signals are active high or inverted, with either of two pulsewidths and timings.
- SPORTs support serial data word lengths from 3 to 16 bits and provide optional A-law and μ-law companding according to CCITT recommendation G.711.
- SPORT receive and transmit sections can generate unique interrupts on completing a data word transfer.
- SPORTs can receive and transmit an entire circular buffer of data with only one overhead cycle per data word. An interrupt is generated after a data buffer transfer.
- SPORT0 has a multichannel interface to selectively receive and transmit a 24 or 32 word, time- division multiplexed, serial bitstream.
- SPORT1 can be configured to have two external interrupts (IRQ0 and IRQ1) and the FI and FO signals. The internally generated serial clock may still be used in this configuration.

#### PIN DESCRIPTIONS

The ADSP-2186M is available in a 100-lead LQFP package and a 144-Ball Mini-BGA package. In order to maintain maximum functionality and reduce package size and pin count, some serial port, programmable flag, interrupt and external bus pins have dual, multiplexed functionality. The external bus pins are configured during RESET only, while serial port pins are software configurable during program execution. Flag and interrupt functionality is retained concurrently on multiplexed pins. In cases where pin functionality is reconfigurable, the default state is shown in plain text; alternate functionality is shown in italics.

REV. 0 –5–

#### Common-Mode Pins

| Pin Name                  | # of Pins | I/O      | Function                                                                                 |
|---------------------------|-----------|----------|------------------------------------------------------------------------------------------|
| RESET                     | 1         | I        | Processor Reset Input                                                                    |
| $\overline{BR}$           | 1         | I        | Bus Request Input                                                                        |
| $\overline{\text{BG}}$    | 1         | О        | Bus Grant Output                                                                         |
| BGH                       | 1         | О        | Bus Grant Hung Output                                                                    |
| $\overline{\mathrm{DMS}}$ | 1         | О        | Data Memory Select Output                                                                |
| <del>PMS</del>            | 1         | О        | Program Memory Select Output                                                             |
| <b>IOMS</b>               | 1         | О        | Memory Select Output                                                                     |
| $\overline{\mathrm{BMS}}$ | 1         | О        | Byte Memory Select Output                                                                |
| CMS                       | 1         | О        | Combined Memory Select Output                                                            |
| $\overline{\text{RD}}$    | 1         | О        | Memory Read Enable Output                                                                |
| $\overline{\mathrm{WR}}$  | 1         | О        | Memory Write Enable Output                                                               |
| IRQ2<br>PF7               | 1         | I<br>I/O | Edge- or Level-Sensitive Interrupt Request <sup>1</sup> Programmable I/O Pin             |
| IRQL1<br>PF6              | 1         | I<br>I/O | Level-Sensitive Interrupt Requests <sup>1</sup> Programmable I/O Pin                     |
| IRQL0<br>PF5              | 1         | I<br>I/O | Level-Sensitive Interrupt Requests <sup>1</sup><br>Programmable I/O Pin                  |
| TRQE<br>PF4               | 1         | I<br>I/O | Edge-Sensitive Interrupt Requests <sup>1</sup><br>Programmable I/O Pin                   |
| Mode D<br>PF3             | 1         | I<br>I/O | Mode Select Input—Checked Only During RESET Programmable I/O Pin During Normal Operation |
| Mode C<br>PF2             | 1         | I<br>I/O | Mode Select Input—Checked Only During RESET Programmable I/O Pin During Normal Operation |
| Mode B<br>PF1             | 1         | I<br>I/O | Mode Select Input—Checked Only During RESET Programmable I/O Pin During Normal Operation |
| Mode A<br>PF0             | 1         | I<br>I/O | Mode Select Input—Checked Only During RESET Programmable I/O Pin During Normal Operation |
| CLKIN, XTAL               | 2         | I        | Clock or Quartz Crystal Input                                                            |
| CLKOUT                    | 1         | О        | Processor Clock Output                                                                   |
| SPORT0                    | 5         | I/O      | Serial Port I/O Pins                                                                     |
| SPORT1<br>IRQ1:0, FI, FO  | 5         | I/O      | Serial Port I/O Pins<br>Edge- or Level-Sensitive Interrupts, FI, FO <sup>2</sup>         |
| $\overline{	ext{PWD}}$    | 1         | I        | Power-Down Control Input                                                                 |
| PWDACK                    | 1         | О        | Power-Down Control Output                                                                |
| FL0, FL1, FL2             | 3         | О        | Output Flags                                                                             |
| $V_{ m DDINT}$            | 2         | I        | Internal V <sub>DD</sub> (2.5 V) Power (LQFP)                                            |
| $V_{ m DDEXT}$            | 4         | I        | External V <sub>DD</sub> (2.5 V or 3.3 V) Power (LQFP)                                   |
| GND                       | 10        | I        | Ground (LQFP)                                                                            |
| $V_{ m DDINT}$            | 4         | I        | Internal V <sub>DD</sub> (2.5 V) Power (Mini-BGA)                                        |
| $V_{ m DDEXT}$            | 7         | I        | External V <sub>DD</sub> (2.5 V or 3.3 V) Power (Mini-BGA)                               |
| GND                       | 20        | I        | Ground (Mini-BGA)                                                                        |
| EZ-Port                   | 9         | I/O      | For Emulation Use                                                                        |

REV. 0 -6-

<sup>&</sup>lt;sup>1</sup>Interrupt/Flag pins retain both functions concurrently. If IMASK is set to enable the corresponding interrupts, then the DSP will vector to the appropriate interrupt vector address when the pin is asserted, either by external devices, or set as a programmable flag. <sup>2</sup>SPORT configuration determined by the DSP System Control Register. Software configurable.

#### **Memory Interface Pins**

The ADSP-2186M processor can be used in one of two modes: Full Memory Mode, which allows BDMA operation with full external overlay memory and I/O capability, or Host Mode, which allows IDMA operation with limited external addressing capabilities. The operating mode is determined by the state of the Mode C pin during RESET and cannot be changed while the processor is running.

The following tables list the active signals at specific pins of the DSP during either of the two operating modes (Full Memory or Host). A signal in one table shares a pin with a signal from the other table, with the active signal determined by the mode set. For the shared pins and their alternate signals (e.g., A4/IAD3), refer to the package pinout tables.

#### Full Memory Mode Pins (Mode C = 0)

| Pin Name | # of Pins | I/O | Function                                                                                               |
|----------|-----------|-----|--------------------------------------------------------------------------------------------------------|
| A13:0    | 14        | О   | Address Output Pins for Program, Data, Byte, and I/O Spaces                                            |
| D23:0    | 24        | I/O | Data I/O Pins for Program, Data, Byte, and I/O Spaces (8 MSBs are also used as Byte Memory Addresses.) |

#### Host Mode Pins (Mode C = 1)

| Pin Name    | # of Pins | I/O | Function                                                                 |
|-------------|-----------|-----|--------------------------------------------------------------------------|
| IAD15:0     | 16        | I/O | IDMA Port Address/Data Bus                                               |
| A0          | 1         | О   | Address Pin for External I/O, Program, Data, or Byte Access <sup>1</sup> |
| D23:8       | 16        | I/O | Data I/O Pins for Program, Data, Byte, and I/O Spaces                    |
| ĪWR         | 1         | I   | IDMA Write Enable                                                        |
| ĪRD         | 1         | I   | IDMA Read Enable                                                         |
| IAL         | 1         | I   | IDMA Address Latch Pin                                                   |
| ĪS          | 1         | I   | IDMA Select                                                              |
| <b>IACK</b> | 1         | 0   | IDMA Port Acknowledge Configurable in Mode D; Open Drain                 |

#### NOTE

REV. 0 -7-

<sup>&</sup>lt;sup>1</sup>In Host Mode, external peripheral addresses can be decoded using the A0,  $\overline{\text{CMS}}$ ,  $\overline{\text{PMS}}$ ,  $\overline{\text{DMS}}$ , and  $\overline{\text{IOMS}}$  signals.

The BDMA overlay bits specify the OVLAY memory blocks to be accessed for internal memory. For ADSP-2186M, set to zero BDMA overlay bits in BDMA control register.

The BMWAIT field, which has four bits on ADSP-2186M, allows selection of up to 15 wait states for BDMA transfers.

## Internal Memory DMA Port (IDMA Port; Host Memory Mode)

The IDMA Port provides an efficient means of communication between a host system and the ADSP-2186M. The port is used to access the on-chip program memory and data memory of the DSP with only one DSP cycle per word overhead. The IDMA port cannot, however, be used to write to the DSP's memory-mapped control registers. A typical IDMA transfer process is described as follows:

- 1. Host starts IDMA transfer.
- 2. Host checks IACK control line to see if the DSP is busy.
- 3. Host uses  $\overline{\text{IS}}$  and IAL control lines to latch either the DMA starting address (IDMAA) or the PM/DM OVLAY selection into the DSP's IDMA control registers. If Bit 15 = 1, the value of bits 7:0 represent the IDMA overlay: bits 14:8 must be set to 0. If Bit 15 = 0, the value of Bits 13:0 represent the starting address of internal memory to be accessed and Bit 14 reflects PM or DM for access. For ADSP-2186M, IDDMOVLAY and IDPMOVLAY bits in IDMA overlay register should be set to zero.
- Host uses IS and IRD (or IWR) to read (or write) DSP internal memory (PM or DM).
- 5. Host checks IACK line to see if the DSP has completed the previous IDMA operation.
- 6. Host ends IDMA transfer.

The IDMA port has a 16-bit multiplexed address and data bus and supports 24-bit program memory. The IDMA port is completely asynchronous and can be written while the ADSP-2186M is operating at full speed.

The DSP memory address is latched and then automatically incremented after each IDMA transaction. An external device can therefore access a block of sequentially addressed memory by specifying only the starting address of the block. This increases throughput as the address does not have to be sent for each memory access.

IDMA Port access occurs in two phases. The first is the IDMA Address Latch cycle. When the acknowledge is asserted, a 14-bit address and 1-bit destination type can be driven onto the bus by an external device. The address specifies an on-chip memory location, the destination type specifies whether it is a DM or PM access. The falling edge of the IDMA address latch signal (IAL) or the missing edge of the IDMA select signal  $(\overline{\rm IS})$  latches this value into the IDMAA register.

Once the address is stored, data can be read from, or written to, the ADSP-2186M's on-chip memory. Asserting the select line  $(\overline{IS})$  and the appropriate read or write line  $(\overline{IRD}$  and  $\overline{IWR}$  respectively) signals the ADSP-2186M that a particular transaction is required. In either case, there is a one-processor-cycle delay for synchronization. The memory access consumes one additional processor cycle.

Once an access has occurred, the latched address is automatically incremented, and another access can occur.

Through the IDMAA register, the DSP can also specify the starting address and data format for DMA operation. Asserting the IDMA port select  $\overline{\text{(IS)}}$  and address latch enable (IAL) directs the ADSP-2186M to write the address onto the IAD0–14 bus into the IDMA Control Register. If Bit 15 is set to 0, IDMA latches the address. If Bit 15 is set to 1, IDMA latches into the OVLAY register. This register, shown below, is memory mapped at address DM (0x3FE0). Note that the latched address (IDMAA) cannot be read back by the host. When Bit 14 in 0x3FE7 is set to 1, timing in Figure 31 applies for short reads. When Bit 14 in 0x3FE7 is set to zero, short reads use the timing shown in Figure 32. For ADSP-2186M, IDDMOVLAY and IDPMOVLAY bits in IDMA overlay register should be set to zero.

Refer to the following figures for more information on IDMA and DMA memory maps.



Figure 10. IDMA Control/OVLAY Registers



NOTE: IDMA AND BDMA HAVE SEPARATE DMA CONTROL REGISTERS.

Figure 11. Direct Memory Access—PM and DM Memory Maps

#### **Bootstrap Loading (Booting)**

The ADSP-2186M has two mechanisms to allow automatic loading of the internal program memory after reset. The method for booting is controlled by the Mode A, B, and C configuration bits.

When the MODE pins specify BDMA booting, the ADSP-2186M initiates a BDMA boot sequence when reset is released.

The BDMA interface is set up during reset to the following defaults when BDMA booting is specified: the BDIR, BMPAGE, BIAD, and BEAD registers are set to 0, the BTYPE register is set to 0 to specify program memory 24-bit words, and the BWCOUNT register is set to 32. This causes 32 words of on-chip program memory to be loaded from byte memory.

REV. 0 –15–

# ADSP-2186M—SPECIFICATIONS RECOMMENDED OPERATING CONDITIONS

|                           | K Grad          | de              | B Grad          | de              |      |
|---------------------------|-----------------|-----------------|-----------------|-----------------|------|
| Parameter                 | Min             | Max             | Min             | Max             | Unit |
| $\overline{V_{ m DDINT}}$ | 2.37            | 2.63            | 2.25            | 2.75            | V    |
| $V_{ m DDEXT}$            | 2.37            | 3.6             | 2.25            | 3.6             | V    |
| $V_{INPUT}^{1}$           | $V_{IL} = -0.3$ | $V_{IH} = +3.6$ | $V_{IL} = -0.3$ | $V_{IH} = +3.6$ | V    |
| $T_{AMB}$                 | 0               | +70             | -40             | +85             | °C   |

#### NOTES

Specifications subject to change without notice.

## **ELECTRICAL CHARACTERISTICS**

|                   |                                                |                                                                                        | K/B                   | Grades |     |      |
|-------------------|------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|--------|-----|------|
| Parar             | neter                                          | <b>Test Conditions</b>                                                                 | Min                   | Typ    | Max | Unit |
| $V_{IH}$          | Hi-Level Input Voltage <sup>1, 2</sup>         | @ V <sub>DDINT</sub> = max                                                             | 1.5                   |        |     | V    |
| $V_{IH}$          | Hi-Level CLKIN Voltage                         | $@V_{DDINT} = max$                                                                     | 2.0                   |        |     | V    |
| $V_{IL}$          | Lo-Level Input Voltage <sup>I, 3</sup>         | $@V_{DDINT} = min$                                                                     |                       |        | 0.7 | V    |
| $V_{OH}$          | Hi-Level Output Voltage <sup>1, 4, 5</sup>     | $@V_{DDEXT} = min, I_{OH} = -0.5 \text{ mA}$                                           | 2.0                   |        |     | V    |
|                   | -                                              | @ $V_{DDEXT} = 3.0 \text{ V}, I_{OH} = -0.5 \text{ mA}$                                | 2.4                   |        |     | V    |
|                   |                                                | $@V_{\text{DDEXT}} = \text{min}, I_{\text{OH}} = -100  \mu\text{A}^6$                  | $V_{\rm DDEXT} - 0.3$ |        |     | V    |
| $V_{OL}$          | Lo-Level Output Voltage <sup>1, 4, 5</sup>     | $@V_{DDEXT} = min, I_{OL} = 2 mA$                                                      |                       |        | 0.4 | V    |
| $I_{IH}$          | Hi-Level Input Current <sup>3</sup>            | @ $V_{DDINT} = max$ , $V_{IN} = 3.6 \text{ V}$                                         |                       |        | 10  | μA   |
| $I_{IL}$          | Lo-Level Input Current <sup>3</sup>            | $@V_{DDINT} = max, V_{IN} = 0 V$                                                       |                       |        | 10  | μA   |
| $I_{OZH}$         | Three-State Leakage Current <sup>7</sup>       | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 3.6 \text{ V}^{8}$                    |                       |        | 10  | μA   |
| $I_{OZL}$         | Three-State Leakage Current <sup>7</sup>       | $ (0) V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}^8 $                   |                       |        | 10  | μA   |
| $I_{\mathrm{DD}}$ | Supply Current (Idle) <sup>9</sup>             | $@V_{DDINT} = 2.5, t_{CK} = 15 \text{ ns}$                                             |                       | 9      |     | mA   |
| ${ m I}_{ m DD}$  | Supply Current (Idle) <sup>9</sup>             | $@V_{DDINT} = 2.5, t_{CK} = 13.3 \text{ ns}$                                           |                       | 10     |     | mA   |
| $I_{\mathrm{DD}}$ | Supply Current (Dynamic) <sup>10</sup>         | @ $V_{DDINT} = 2.5$ , $t_{CK} = 15 \text{ ns}^{11}$ , $T_{AMB} = 25^{\circ}\text{C}$   |                       | 35     |     | mA   |
| $I_{\mathrm{DD}}$ | Supply Current (Dynamic) <sup>10</sup>         | @ $V_{DDINT} = 2.5$ , $t_{CK} = 13.3 \text{ ns}^{11}$ , $T_{AMB} = 25^{\circ}\text{C}$ |                       | 38     |     | mA   |
| $I_{\mathrm{DD}}$ | Supply Current (Power-Down) <sup>12</sup>      | $@V_{DDINT} = 2.5, T_{AMB} = 25^{\circ}C$ in Lowest                                    |                       | 100    |     | μΑ   |
|                   |                                                | Power Mode                                                                             |                       |        |     |      |
| $C_{I}$           | Input Pin Capacitance <sup>3, 6</sup>          | @ $V_{IN}$ = 2.5 V, $f_{IN}$ = 1.0 MHz, $T_{AMB}$ = 25°C                               |                       |        | 8   | pF   |
| Co                | Output Pin Capacitance <sup>6, 7, 12, 13</sup> | $@V_{IN} = 2.5 \text{ V}, f_{IN} = 1.0 \text{ MHz}, T_{AMB} = 25^{\circ}\text{C}$      |                       |        | 8   | pF   |

#### NOTES

Specifications subject to change without notice.

-18- REV. 0

The ADSP-2186M is 3.3 V tolerant (always accepts up to 3.6 V max  $V_{IH}$ ), but voltage compliance (on outputs,  $V_{OH}$ ) depends on the input  $V_{DDEXT}$ ; because  $V_{OH}$  (max)  $\approx V_{DDEXT}$  (max). This applies to bidirectional pins (D0–D23, RFS0, RFS1, SCLK0, SCLK1, TFS0, TFS1, A1–A13, PF0–PF7) and input only pins (CLKIN, RESET,  $\overline{BR}$ , DR0, DR1,  $\overline{PWD}$ ).

<sup>&</sup>lt;sup>1</sup> Bidirectional pins: D0-D23, RFS0, RFS1, SCLK0, SCLK1, TFS0, TFS1, A1-A13, PF0-PF7.

<sup>&</sup>lt;sup>2</sup> Input only pins: RESET, BR, DR0, DR1, PWD.

<sup>&</sup>lt;sup>3</sup> Input only pins: CLKIN, RESET, BR, DR0, DR1, PWD.

<sup>&</sup>lt;sup>4</sup>Output pins:  $\overline{BG}$ ,  $\overline{PMS}$ ,  $\overline{DMS}$ ,  $\overline{BMS}$ ,  $\overline{IOMS}$ ,  $\overline{CMS}$ ,  $\overline{RD}$ ,  $\overline{WR}$ ,  $\overline{PWDACK}$ , A0, DT0, DT1, CLKOUT, FL2–0,  $\overline{BGH}$ .

<sup>&</sup>lt;sup>5</sup> Although specified for TTL outputs, all ADSP-2186M outputs are CMOS-compatible and will drive to V<sub>DDEXT</sub> and GND, assuming no dc loads.

<sup>&</sup>lt;sup>6</sup> Guaranteed but not tested.

<sup>&</sup>lt;sup>7</sup> Three-statable pins: A0-A13, D0-D23, PMS, DMS, BMS, IOMS, CMS, RD, WR, DT0, DT1, SCLK0, SCLK1, TFS0, TFS1, RFS0, RFS1, PF0-PF7.

<sup>&</sup>lt;sup>8</sup>0 V on BR

 $<sup>^{9}</sup>$  Idle refers to ADSP-2186M state of operation during execution of IDLE instruction. Deasserted pins are driven to either  $V_{
m DD}$  or GND.

<sup>&</sup>lt;sup>10</sup>I<sub>DD</sub> measurement taken with all instructions executing from internal memory. 50% of the instructions are multifunction (Types 1, 4, 5, 12, 13, 14), 30% are Type 2 and Type 6, and 20% are idle instructions.

 $<sup>^{11}\</sup>mathrm{V_{IN}}$  = 0 V and 3 V. For typical figures for supply currents, refer to Power Dissipation section.

<sup>&</sup>lt;sup>12</sup> See Chapter 9 of the ADSP-2100 Family User's Manual for details.

<sup>&</sup>lt;sup>13</sup>Output pin capacitance is the capacitive load for any three-stated output pin.

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

|                                               | Val    | lue                             |
|-----------------------------------------------|--------|---------------------------------|
| Parameter                                     | Min    | Max                             |
| Internal Supply Voltage (V <sub>DDINT</sub> ) | -0.3 V | +3.0 V                          |
| External Supply Voltage (V <sub>DDEXT</sub> ) | -0.3 V | +4.0 V                          |
| Input Voltage <sup>2</sup>                    | -0.5 V | +4.0 V                          |
| Output Voltage Swing <sup>3</sup>             | -0.5 V | $V_{\rm DDEXT} + 0.5 \text{ V}$ |
| Operating Temperature Range                   | −40°C  | +85°C                           |
| Storage Temperature Range                     | −65°C  | +150°C                          |
| Lead Temperature (5 sec) LQFP                 |        | 280°C                           |

#### NOTES

<sup>1</sup>Stresses greater than those listed may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2</sup>Applies to Bidirectional pins (D0–D23, RFS0, RFS1, SCLK0, SCLK1, TFS0, TFS1, A1–A13, PF0–PF7) and Input only pins (CLKIN, RESET, BR, DR0, DR1, PWD).

<sup>3</sup>Applies to Output pins (<del>BG</del>, <del>PMS</del>, <del>DMS</del>, <del>BMS</del>, <del>IOMS</del>, <del>CMS</del>, <del>RD</del>, <del>WR</del>, PWDACK, A0, DT0, DT1, CLKOUT, FL2–0, <del>BGH</del>).

#### ESD SENSITIVITY

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-2186M features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



## TIMING SPECIFICATIONS

#### **GENERAL NOTES**

Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add up parameters to derive longer times.

#### **TIMING NOTES**

Switching characteristics specify how the processor changes its signals. You have no control over this timing—circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics tell you what the processor will do in a given circumstance. You can also use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied.

Timing requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices.

#### MEMORY TIMING SPECIFICATIONS

The table below shows common memory device specifications and the corresponding ADSP-2186M timing parameters, for your convenience.

| Memory<br>Device<br>Specification | Parameter         | Timing<br>Parameter<br>Definition <sup>1</sup>                                       |
|-----------------------------------|-------------------|--------------------------------------------------------------------------------------|
| Address Setup to<br>Write Start   | t <sub>ASW</sub>  | $\frac{\text{A0-A13, }\overline{\text{xMS}}}{\text{WR Low}}$ Setup before            |
| Address Setup to<br>Write End     | $t_{AW}$          | $\frac{\text{A0-A13}}{\text{WR}}$ Setup before $\frac{\text{WR}}{\text{Deasserted}}$ |
| Address Hold Time                 | t <sub>WRA</sub>  | $\frac{\text{A0-A13, }\overline{\text{xMS}}}{\text{WR Low}}$ Hold before             |
| Data Setup Time                   | $t_{\mathrm{DW}}$ | Data Setup before $\overline{WR}$<br>High                                            |
| Data Hold Time                    | t <sub>DH</sub>   | Data Hold after WR High                                                              |
| OE to Data Valid                  | t <sub>RDD</sub>  | RD Low to Data Valid                                                                 |
| Address Access Time               | t <sub>AA</sub>   | A0–A13, $\overline{xMS}$ to Data Valid                                               |

NOTE

 ${}^{1}\overline{xMS} = \overline{PMS}, \overline{DMS}, \overline{BMS}, \overline{CMS} \text{ or } \overline{IOMS}.$ 

REV. 0 –19–

| Parameter                                             |                                                                                                             | Min                                             | Max                    | Unit     |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------|----------|
| Interrupts an<br>Timing Requir<br>t <sub>IFS</sub>    |                                                                                                             | 0.25t <sub>CK</sub> + 10<br>0.25t <sub>CK</sub> |                        | ns<br>ns |
| Switching Cha<br>t <sub>FOH</sub><br>t <sub>FOD</sub> | racteristics: Flag Output Hold after CLKOUT Low <sup>5</sup> Flag Output Delay from CLKOUT Low <sup>5</sup> | 0.5t <sub>CK</sub> – 5                          | 0.5t <sub>CK</sub> + 4 | ns<br>ns |

#### NOTES



Figure 22. Interrupts and Flags

 $<sup>^{1}</sup>$ If  $\overline{IRQx}$  and FI inputs meet  $t_{IFS}$  and  $t_{IFH}$  setup/hold requirements, they will be recognized during the current clock cycle; otherwise the signals will be recognized on the following cycle. (Refer to "Interrupt Controller Operation" in the Program Control chapter of the *ADSP-2100 Family User's Manual* for further information on interrupt servicing.)

<sup>&</sup>lt;sup>2</sup>Edge-sensitive interrupts require pulsewidths greater than 10 ns; level-sensitive interrupts must be held low until serviced.

<sup>3</sup>IRQx = IRQ0, IRQ1, IRQ2, IRQL0, IRQL1, IRQLE.

<sup>4</sup>PFx = PF0, PF1, PF2, PF3, PF4, PF5, PF6, PF7.

<sup>5</sup>Flag Outputs = PFx, FL0, FL1, FL2, FO.

| Paramete         | r                                                                                                                             | Min               | Max              | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|------|
| Bus Reque        | est-Bus Grant                                                                                                                 |                   |                  |      |
| Timing Req       | uirements:                                                                                                                    |                   |                  |      |
| t <sub>BH</sub>  | BR Hold after CLKOUT High <sup>1</sup>                                                                                        | $0.25t_{CK} + 2$  |                  | ns   |
| $t_{BS}$         | BR Setup before CLKOUT Low <sup>1</sup>                                                                                       | $0.25t_{CK} + 10$ |                  | ns   |
| Switching (      | Characteristics:                                                                                                              |                   |                  |      |
| $t_{SD}$         | CLKOUT High to $\overline{xMS}$ , $\overline{RD}$ , $\overline{WR}$ Disable                                                   |                   | $0.25t_{CK} + 8$ | ns   |
| $t_{SDB}$        | $\overline{xMS}$ , $\overline{RD}$ , $\overline{WR}$ Disable to $\overline{BG}$ Low                                           | 0                 |                  | ns   |
| $t_{SE}$         | $\overline{BG}$ High to $\overline{xMS}$ , $\overline{RD}$ , $\overline{WR}$ Enable                                           | 0                 |                  | ns   |
| t <sub>SEC</sub> | $\overline{xMS}$ , $\overline{RD}$ , $\overline{WR}$ Enable to CLKOUT High                                                    | $0.25t_{CK} - 3$  |                  | ns   |
| $t_{SDBH}$       | $\overline{xMS}$ , $\overline{RD}$ , $\overline{WR}$ Disable to $\overline{BGH}$ Low <sup>2</sup>                             | 0                 |                  | ns   |
| $t_{SEH}$        | $\overline{\text{BGH}}$ High to $\overline{\text{xMS}}$ , $\overline{\text{RD}}$ , $\overline{\text{WR}}$ Enable <sup>2</sup> | 0                 |                  | ns   |



Figure 23. Bus Request-Bus Grant

REV. 0 -25-

NOTES  $\overline{xMS} = \overline{PMS}, \overline{DMS}, \overline{CMS}, \overline{IOMS}, \overline{BMS}.$   $\overline{^1BR} \text{ is an asynchronous signal. If } \overline{BR} \text{ meets the setup/hold requirements, it will be recognized during the current clock cycle; otherwise the signal will be recognized on the following cycle. Refer to the$ *ADSP-2100 Family User's Manual* $for <math>\overline{BR/BG}$  cycle relationships.  $\overline{^2BGH} \text{ is asserted when the bus is granted and the processor or BDMA requires control of the bus to continue.}$ 

| Parameter    | r                                                                                         | Min                 | Max                  | Unit |
|--------------|-------------------------------------------------------------------------------------------|---------------------|----------------------|------|
| Memory R     |                                                                                           |                     |                      |      |
| Timing Req   | uirements:                                                                                |                     |                      |      |
| $t_{ m RDD}$ | RD Low to Data Valid                                                                      |                     | $0.5t_{CK} - 5 + w$  | ns   |
| $t_{AA}$     | A0–A13, $\overline{xMS}$ to Data Valid                                                    |                     | $0.75t_{CK} - 6 + w$ | ns   |
| $t_{RDH}$    | Data Hold from $\overline{\mathrm{RD}}$ High                                              | 0                   |                      | ns   |
| Switching C  | Characteristics:                                                                          |                     |                      |      |
| $t_{RP}$     | RD Pulsewidth                                                                             | $0.5t_{CK} - 3 + w$ |                      | ns   |
| $t_{CRD}$    | CLKOUT High to RD Low                                                                     | $0.25t_{CK} - 2$    | $0.25t_{CK} + 4$     | ns   |
| $t_{ASR}$    | A0–A13, $\overline{xMS}$ Setup before $\overline{RD}$ Low                                 | $0.25t_{CK} - 3$    |                      | ns   |
| $t_{RDA}$    | A0–A13, $\overline{xMS}$ Hold after $\overline{RD}$ Deasserted                            | $0.25t_{CK} - 3$    |                      | ns   |
| $t_{RWR}$    | $\overline{\mathrm{RD}}$ High to $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ Low | $0.5t_{CK} - 3$     |                      | ns   |

NOTES



Figure 24. Memory Read

| Parameter         | r                                                              | Min | Max | Unit |
|-------------------|----------------------------------------------------------------|-----|-----|------|
|                   | lress Latch                                                    |     |     |      |
| Timing Req        |                                                                |     |     |      |
| $t_{IALP}$        | Duration of Address Latch <sup>1, 2</sup>                      | 10  |     | ns   |
| t <sub>IASU</sub> | IAD15-0 Address Setup before Address Latch End <sup>2</sup>    | 5   |     | ns   |
| $t_{IAH}$         | IAD15-0 Address Hold after Address Latch End <sup>2</sup>      | 3   |     | ns   |
| t <sub>IKA</sub>  | IACK Low before Start of Address Latch <sup>2, 3</sup>         | 0   |     | ns   |
| t <sub>IALS</sub> | Start of Write or Read after Address Latch End <sup>2, 3</sup> | 3   |     | ns   |
| $t_{IALD}$        | Address Latch Start after Address Latch End <sup>1, 2</sup>    | 2   |     | ns   |

NOTES

<sup>1</sup>Start of Address Latch =  $\overline{1S}$  Low and IAL High.

<sup>2</sup>End of Address Latch =  $\overline{1S}$  High or IAL Low.

<sup>3</sup>Start of Write or Read =  $\overline{1S}$  Low and  $\overline{1WR}$  Low or  $\overline{1RD}$  Low.



Figure 27. IDMA Address Latch

REV. 0 -29-

| Parameter                                                                     | •                                                                                                                                                                                               | Min               | Max | Unit           |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|----------------|
| IDMA Writ                                                                     | te, Short Write Cycle                                                                                                                                                                           |                   |     |                |
| t <sub>IKW</sub> t <sub>IWP</sub> t <sub>IDSU</sub> t <sub>IDH</sub>          | IACK Low before Start of Write <sup>1</sup> Duration of Write <sup>1, 2</sup> IAD15–0 Data Setup before End of Write <sup>2, 3, 4</sup> IAD15–0 Data Hold after End of Write <sup>2, 3, 4</sup> | 0<br>10<br>3<br>2 |     | ns<br>ns<br>ns |
| Switching Characteristic: $t_{IKHW}$ Start of Write to $\overline{IACK}$ High |                                                                                                                                                                                                 |                   | 10  | ns             |



Figure 28. IDMA Write, Short Write Cycle

NOTES

<sup>1</sup>Start of Write =  $\overline{IS}$  Low and  $\overline{IWR}$  Low.

<sup>2</sup>End of Write =  $\overline{IS}$  High or  $\overline{IWR}$  High.

<sup>3</sup>If Write Pulse ends before  $\overline{IACK}$  Low, use specifications  $t_{IDSU}$ ,  $t_{IDH}$ .

<sup>4</sup>If Write Pulse ends after  $\overline{IACK}$  Low, use specifications  $t_{IKSU}$ ,  $t_{IKH}$ .

| Parameter        | •                                                         | Min                | Max | Unit |
|------------------|-----------------------------------------------------------|--------------------|-----|------|
| IDMA Wri         | te, Long Write Cycle                                      |                    |     |      |
| Timing Req       | uirements:                                                |                    |     |      |
| t <sub>IKW</sub> | IACK Low before Start of Write <sup>1</sup>               | 0                  |     | ns   |
| $t_{IKSU}$       | IAD15-0 Data Setup before End of Write <sup>2, 3, 4</sup> | $0.5t_{CK} + 5$    |     | ns   |
| $t_{IKH}$        | IAD15-0 Data Hold after End of Write <sup>2, 3, 4</sup>   | 0                  |     | ns   |
| Switching C      | Characteristics:                                          |                    |     |      |
| $t_{IKLW}$       | Start of Write to IACK Low <sup>4</sup>                   | 1.5t <sub>CK</sub> |     | ns   |
| $t_{IKHW}$       | Start of Write to IACK High                               |                    | 10  | ns   |

#### NOTES

Is a solution of Write = IS Low and IWR Low.

2If Write Pulse ends before IACK Low, use specifications t<sub>IDSU</sub>, t<sub>IDH</sub>.

3If Write Pulse ends after IACK Low, use specifications t<sub>IKSU</sub>, t<sub>IKH</sub>.

4This is the earliest time for IACK Low from Start of Write. For IDMA Write cycle relationships, please refer to the ADSP-2100 Family User's Manual.



Figure 29. IDMA Write, Long Write Cycle

REV. 0 -31-

The LQFP package pinout is shown in the table below. Pin names in bold text replace the plain text named functions when Mode C = 1. A + sign separates two functions when either function can be active for either major I/O mode. Signals enclosed in brackets [] are state bits latched from the value of the pin at the deassertion of  $\overline{RESET}$ .

The multiplexed pins DT1/FO, TFS1/ $\overline{IRQ1}$ , RFS1/ $\overline{IRQ0}$ , and DR1/FI, are mode selectable by setting Bit 10 (SPORT1 configure) of the System Control Register. If Bit 10 = 1, these pins have serial port functionality. If Bit 10 = 0, these pins are the external interrupt and flag pins. This bit is set to 1 by default upon reset.

**LQFP Package Pinout** 

| Pin |                           | Pin |                          | Pin |                           | Pin |                         |
|-----|---------------------------|-----|--------------------------|-----|---------------------------|-----|-------------------------|
| No. | Pin Name                  | No. | Pin Name                 | No. | Pin Name                  | No. | Pin Name                |
| 1   | A4/IAD3                   | 26  | ĪRQE + PF4               | 51  | EBR                       | 76  | D16                     |
| 2   | A5/ <b>IAD</b> 4          | 27  | $\overline{IRQL0} + PF5$ | 52  | $\overline{\mathrm{BR}}$  | 77  | D17                     |
| 3   | GND                       | 28  | GND                      | 53  | $\overline{\mathrm{EBG}}$ | 78  | D18                     |
| 4   | A6/ <b>IAD5</b>           | 29  | $\overline{IRQL1} + PF6$ | 54  | $\overline{\mathrm{BG}}$  | 79  | D19                     |
| 5   | A7/ <b>IAD6</b>           | 30  | $\overline{IRQ2} + PF7$  | 55  | D0/ <b>IAD13</b>          | 80  | GND                     |
| 6   | A8/ <b>IAD</b> 7          | 31  | DT0                      | 56  | D1/ <b>IAD14</b>          | 81  | D20                     |
| 7   | A9/ <b>IAD8</b>           | 32  | TFS0                     | 57  | D2/ <b>IAD15</b>          | 82  | D21                     |
| 8   | A10/ <b>IAD9</b>          | 33  | RFS0                     | 58  | D3/ <b>IACK</b>           | 83  | D22                     |
| 9   | A11/ <b>IAD10</b>         | 34  | DR0                      | 59  | $V_{ m DDINT}$            | 84  | D23                     |
| 10  | A12/ <b>IAD11</b>         | 35  | SCLK0                    | 60  | GND                       | 85  | FL2                     |
| 11  | A13/ <b>IAD12</b>         | 36  | $V_{ m DDEXT}$           | 61  | D4/ <b>IS</b>             | 86  | FL1                     |
| 12  | GND                       | 37  | DT1/FO                   | 62  | D5/ <b>IAL</b>            | 87  | FL0                     |
| 13  | CLKIN                     | 38  | TFS1/IRQ1                | 63  | $D6/\overline{IRD}$       | 88  | PF3 [MODE D]            |
| 14  | XTAL                      | 39  | $RFS1/\overline{IRQ0}$   | 64  | $D7/\overline{IWR}$       | 89  | PF2 [MODE C]            |
| 15  | $ m V_{DDEXT}$            | 40  | DR1/FI                   | 65  | D8                        | 90  | $V_{ m DDEXT}$          |
| 16  | CLKOUT                    | 41  | GND                      | 66  | GND                       | 91  | $\overline{\text{PWD}}$ |
| 17  | GND                       | 42  | SCLK1                    | 67  | $V_{ m DDEXT}$            | 92  | GND                     |
| 18  | $V_{ m DDINT}$            | 43  | <b>ERESET</b>            | 68  | D9                        | 93  | PF1 [MODE B]            |
| 19  | $\overline{WR}$           | 44  | RESET                    | 69  | D10                       | 94  | PF0 [MODE A]            |
| 20  | $\overline{	ext{RD}}$     | 45  | $\overline{EMS}$         | 70  | D11                       | 95  | $\overline{\text{BGH}}$ |
| 21  | $\overline{\mathrm{BMS}}$ | 46  | EE                       | 71  | GND                       | 96  | PWDACK                  |
| 22  | $\overline{\mathrm{DMS}}$ | 47  | ECLK                     | 72  | D12                       | 97  | A0                      |
| 23  | $\overline{\text{PMS}}$   | 48  | ELOUT                    | 73  | D13                       | 98  | A1/ <b>IAD</b> 0        |
| 24  | <del>IOMS</del>           | 49  | ELIN                     | 74  | D14                       | 99  | A2/ <b>IAD1</b>         |
| 25  | CMS                       | 50  | EINT                     | 75  | D15                       | 100 | A3/IAD2                 |

-36- REV. 0

#### **OUTLINE DIMENSIONS**

Dimensions shown in millimeters.

# 100-Lead Metric Thin Plastic Quad Flatpack (LQFP) (ST-100)



NOTE: THE ACTUAL POSITION OF EACH LEAD IS WITHIN 0.08 FROM ITS IDEAL POSITION WHEN MEASURED IN THE LATERAL DIRECTION.

REV. 0 -39-

#### **OUTLINE DIMENSIONS**

Dimensions shown in millimeters.

#### 144-Ball Mini-BGA (CA-144)



## **ORDERING GUIDE**

| Part Number       | Ambient Temperature<br>Range | Instruction<br>Rate | Package<br>Description* | Package<br>Option |
|-------------------|------------------------------|---------------------|-------------------------|-------------------|
| ADSP-2186MKST-300 | 0°C to 70°C                  | 75                  | 100-Lead LQFP           | ST-100            |
| ADSP-2186MBST-266 | −40°C to +85°C               | 66                  | 100-Lead LQFP           | ST-100            |
| ADSP-2186MKCA-300 | 0°C to 70°C                  | 75                  | 144-Ball Mini-BGA       | CA-144            |
| ADSP-2186MBCA-266 | –40°C to +85°C               | 66                  | 144-Ball Mini-BGA       | CA-144            |

<sup>\*</sup>In 1998, JEDEC reevaluated the specifications for the TQFP package designation, assigning it to packages 1.0 mm thick. Previously labeled TQFP packages (1.6 mm thick) are now designated as LQFP.

-40- REV. 0