# E·XFL

# Intel - EPM7032LC44-15T Datasheet



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

## Details

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | EE PLD                                                     |
| Delay Time tpd(1) Max           | 15 ns                                                      |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Logic Elements/Blocks | 2                                                          |
| Number of Macrocells            | 32                                                         |
| Number of Gates                 | 600                                                        |
| Number of I/O                   | 36                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-LCC (J-Lead)                                            |
| Supplier Device Package         | 44-PLCC (16.59x16.59)                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7032lc44-15t |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and highspeed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)— and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.

-

For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

## Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell







Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

# Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

## Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings Note (1)

| Symbol           | Parameter                  | Conditions                         | Min  | Max | Unit |
|------------------|----------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI               | DC input voltage           |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                    | -25  | 25  | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                            | -65  | 150 | °C   |
| T <sub>AMB</sub> | Ambient temperature        | Under bias                         | -65  | 135 | °C   |
| TJ               | Junction temperature       | Ceramic packages, under bias       |      | 150 | °C   |
|                  |                            | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 1            | 4. MAX 7000 5.0-V Device Reco                       | ommended Operating Conditions |                |                          |      |
|--------------------|-----------------------------------------------------|-------------------------------|----------------|--------------------------|------|
| Symbol             | Parameter                                           | Conditions                    | Min            | Мах                      | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5)                 | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 5.0-V operation  | (3), (4)                      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
|                    | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)                 | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           | (7)                           | 4.75           | 5.25                     | V    |
| VI                 | Input voltage                                       |                               | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                      |                               | 0              | V <sub>CCIO</sub>        | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use            | 0              | 70                       | °C   |
|                    |                                                     | For industrial use            | -40            | 85                       | °C   |
| TJ                 | Junction temperature                                | For commercial use            | 0              | 90                       | °C   |
|                    |                                                     | For industrial use            | -40            | 105                      | °C   |
| t <sub>R</sub>     | Input rise time                                     |                               |                | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                               |                | 40                       | ns   |

| Table 1         | 5. MAX 7000 5.0-V Device DC (              | <b>Operating Conditions</b> Note (9)                        |                         |                          |      |
|-----------------|--------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|
| Symbol          | Parameter                                  | Conditions                                                  | Min                     | Max                      | Unit |
| V <sub>IH</sub> | High-level input voltage                   |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                    |                                                             | -0.5 (8)                | 0.8                      | V    |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |
|                 | 3.3-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |
|                 | 3.3-V high-level CMOS output voltage       | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage        | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |
| I <sub>I</sub>  | Leakage current of dedicated input pins    | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |
| I <sub>OZ</sub> | I/O pin tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |

| Table 1          | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices       Note (13) |                                     |     |     |      |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol           | Parameter                                                                                       | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |
| CIN              | Input pin capacitance                                                                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |  |  |  |  |  |  |

| Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                       |                                     |     |     |      |  |  |  |  |  |  |
|--------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol                                                                         | Parameter             | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |
| C <sub>IN</sub>                                                                | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |  |  |  |  |  |
| C <sub>I/O</sub>                                                               | I/O pin capacitance   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |  |  |  |  |  |

| Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices         Note (13) |                                 |                                     |     |     |      |  |  |  |  |  |  |
|----------------------------------------------------------------------------------|---------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol                                                                           | Parameter                       | Conditions                          | Min | Max | Unit |  |  |  |  |  |  |
| CIN                                                                              | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |  |  |
| C <sub>I/O</sub>                                                                 | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |  |  |

.

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Symbol            | Parameter                                  | Conditions     | -6 Speed Grade |     | -7 Spee | d Grade | Unit |
|-------------------|--------------------------------------------|----------------|----------------|-----|---------|---------|------|
|                   |                                            |                | Min            | Max | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |                | 6.0 |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |                | 6.0 |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0            |     | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0            |     | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5            |     | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5            |     | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |                | 4.0 |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0            |     | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |                | 6.5 |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0            |     | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0            |     | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0            |     | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0            |     | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |                | 6.6 |         | 8.0     | ns   |
| <sup>f</sup> сnт  | Maximum internal global clock<br>frequency | (5)            | 151.5          |     | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |                | 6.6 |         | 8.0     | ns   |
| facnt             | Maximum internal array clock<br>frequency  | (5)            | 151.5          |     | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200            |     | 166.7   |         | MHz  |

| Table 2           | Table 27. EPM7032S External Timing Parameters (Part 2 of 2)       Note (1) |            |       |          |       |       |       |     |       |     |      |  |
|-------------------|----------------------------------------------------------------------------|------------|-------|----------|-------|-------|-------|-----|-------|-----|------|--|
| Symbol            | Parameter                                                                  | Conditions |       |          |       | Speed | Grade |     |       |     | Unit |  |
|                   |                                                                            |            | -     | -5 -6 -7 |       |       |       | -10 |       |     |      |  |
|                   |                                                                            |            | Min   | Max      | Min   | Max   | Min   | Max | Min   | Max |      |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                                     | (4)        | 175.4 |          | 142.9 |       | 116.3 |     | 100.0 |     | MHz  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                                                    | (5)        | 250.0 |          | 200.0 |       | 166.7 |     | 125.0 |     | MHz  |  |

| Symbol            | Parameter                            | Conditions     |     |     |     | Speed | Grade |     |     |     | Unit |
|-------------------|--------------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|-----|------|
|                   |                                      |                | -   | 5   | -   | 6     | -     | 7   | -*  | 10  |      |
|                   |                                      |                | Min | Max | Min | Max   | Min   | Max | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay           |                |     | 0.2 |     | 0.2   |       | 0.3 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay       |                |     | 0.2 |     | 0.2   |       | 0.3 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay                     |                |     | 2.2 |     | 2.1   |       | 2.5 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                |                |     | 3.1 |     | 3.8   |       | 4.6 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay              |                |     | 0.9 |     | 1.1   |       | 1.4 |     | 0.8 | ns   |
| t <sub>LAD</sub>  | Logic array delay                    |                |     | 2.6 |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay            |                |     | 2.5 |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay         |                |     | 0.7 |     | 0.8   |       | 1.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay          | C1 = 35 pF     |     | 0.2 |     | 0.3   |       | 0.4 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay          | C1 = 35 pF (6) |     | 0.7 |     | 0.8   |       | 0.9 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay          | C1 = 35 pF     |     | 5.2 |     | 5.3   |       | 5.4 |     | 5.5 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay           | C1 = 35 pF     |     | 4.0 |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay           | C1 = 35 pF (6) |     | 4.5 |     | 4.5   |       | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay           | C1 = 35 pF     |     | 9.0 |     | 9.0   |       | 9.0 |     | 9.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay          | C1 = 5 pF      |     | 4.0 |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time                  |                | 0.8 |     | 1.0 |       | 1.3   |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time                   |                | 1.7 |     | 2.0 |       | 2.5   |     | 3.0 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast<br>input |                | 1.9 |     | 1.8 |       | 1.7   |     | 3.0 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input     |                | 0.6 |     | 0.7 |       | 0.8   |     | 0.5 |     | ns   |
| t <sub>RD</sub>   | Register delay                       |                |     | 1.2 |     | 1.6   |       | 1.9 |     | 2.0 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                  |                |     | 0.9 |     | 1.1   |       | 1.4 |     | 2.0 | ns   |
| t <sub>IC</sub>   | Array clock delay                    |                |     | 2.7 |     | 3.4   |       | 4.2 |     | 5.0 | ns   |
| t <sub>EN</sub>   | Register enable time                 |                |     | 2.6 |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>GLOB</sub> | Global control delay                 |                |     | 1.6 |     | 1.4   |       | 1.7 |     | 1.0 | ns   |
| t <sub>PRE</sub>  | Register preset time                 |                |     | 2.0 |     | 2.4   |       | 3.0 |     | 3.0 | ns   |
| t <sub>CLR</sub>  | Register clear time                  |                |     | 2.0 |     | 2.4   |       | 3.0 |     | 3.0 | ns   |

| Table 2           | 9. EPM7064S External Timi                   | ing Parameters | (Part 2     | 2 of 2) | No    | te (1) |       |     |       |      |     |
|-------------------|---------------------------------------------|----------------|-------------|---------|-------|--------|-------|-----|-------|------|-----|
| Symbol            | Parameter                                   | Conditions     | Speed Grade |         |       |        |       |     |       |      |     |
|                   |                                             |                | -           | 5       | -     | 6      | -     | 7   | -1    | 0    |     |
|                   |                                             |                | Min         | Max     | Min   | Max    | Min   | Max | Min   | Max  |     |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |             | 5.4     |       | 6.7    |       | 7.5 |       | 10.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                       |                | 2.5         |         | 2.5   |        | 3.0   |     | 4.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                        |                | 2.5         |         | 2.5   |        | 3.0   |     | 4.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 2.5         |         | 2.5   |        | 3.0   |     | 4.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0         |         | 1.0   |        | 1.0   |     | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |             | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency     | (4)            | 175.4       |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |             | 5.7     |       | 7.1    |       | 8.0 |       | 10.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock frequency      | (4)            | 175.4       |         | 140.8 |        | 125.0 |     | 100.0 |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 250.0       |         | 200.0 |        | 166.7 |     | 125.0 |      | MHz |

# Г

Table 30. EPM7064S Internal Timing Parameters (Part 1 of 2) Note (1)

| Symbol            | Parameter                      | Conditions     |     |     |     | Speed | Grade |     |     |     | Unit |
|-------------------|--------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|-----|------|
|                   |                                |                | -   | 5   | -   | 6     | -     | 7   | -1  | 10  |      |
|                   |                                |                | Min | Max | Min | Max   | Min   | Max | Min | Мах |      |
| t <sub>IN</sub>   | Input pad and buffer delay     |                |     | 0.2 |     | 0.2   |       | 0.5 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                |     | 0.2 |     | 0.2   |       | 0.5 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay               |                |     | 2.2 |     | 2.6   |       | 1.0 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay          |                |     | 3.1 |     | 3.8   |       | 4.0 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay        |                |     | 0.9 |     | 1.1   |       | 0.8 |     | 0.8 | ns   |
| t <sub>LAD</sub>  | Logic array delay              |                |     | 2.6 |     | 3.2   |       | 3.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay      |                |     | 2.5 |     | 3.2   |       | 3.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay   |                |     | 0.7 |     | 0.8   |       | 2.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF     |     | 0.2 |     | 0.3   |       | 2.0 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6) |     | 0.7 |     | 0.8   |       | 2.5 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF     |     | 5.2 |     | 5.3   |       | 7.0 |     | 5.5 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay     | C1 = 35 pF     |     | 4.0 |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6) |     | 4.5 |     | 4.5   |       | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF     |     | 9.0 |     | 9.0   |       | 9.0 |     | 9.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF      |     | 4.0 |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time            |                | 0.8 |     | 1.0 |       | 3.0   |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time             |                | 1.7 |     | 2.0 |       | 2.0   |     | 3.0 |     | ns   |

| Table 3           | 0. EPM7064S Internal Tir          | ning Parameters | s (Part à | 2 of 2) | No  | te (1) |       |      |     |      |      |
|-------------------|-----------------------------------|-----------------|-----------|---------|-----|--------|-------|------|-----|------|------|
| Symbol            | Parameter                         | Conditions      |           |         |     | Speed  | Grade |      |     |      | Unit |
|                   |                                   |                 | -5        |         | -6  |        | -7    |      | -10 |      | 1    |
|                   |                                   |                 | Min       | Max     | Min | Max    | Min   | Max  | Min | Max  |      |
| t <sub>FSU</sub>  | Register setup time of fast input |                 | 1.9       |         | 1.8 |        | 3.0   |      | 3.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                 | 0.6       |         | 0.7 |        | 0.5   |      | 0.5 |      | ns   |
| t <sub>RD</sub>   | Register delay                    |                 |           | 1.2     |     | 1.6    |       | 1.0  |     | 2.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                 |           | 0.9     |     | 1.0    |       | 1.0  |     | 2.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                 |           | 2.7     |     | 3.3    |       | 3.0  |     | 5.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                 |           | 2.6     |     | 3.2    |       | 3.0  |     | 5.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                 |           | 1.6     |     | 1.9    |       | 1.0  |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                 |           | 2.0     |     | 2.4    |       | 2.0  |     | 3.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                 |           | 2.0     |     | 2.4    |       | 2.0  |     | 3.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                         | (7)             |           | 1.1     |     | 1.3    |       | 1.0  |     | 1.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                   | (8)             |           | 12.0    |     | 11.0   |       | 10.0 |     | 11.0 | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|-----|------|----|
|                   |                                   |                | -6          |      | -   | -7   |     | -10  |     | 15   |    |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  | Min | Max  | -  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.2  |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 2.6  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.7  |     | 4.0  |     | 5.0  |     | 8.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 0.8  |     | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.7  |     | 2.0  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.4  |     | 2.0  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 0.9  |     | 2.5  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.4  |     | 7.0  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 9.0  |     | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.0         |      | 3.0 |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7         |      | 2.0 |      | 5.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9         |      | 3.0 |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 0.5 |      | 1.0 |      | ns |
| t <sub>RD</sub>   | Register delay                    |                |             | 1.4  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.0  |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 3.1  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>EN</sub>   | Register enable time              |                |             | 3.0  |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.0  |     | 1.0  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.4  |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 1.4  |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 33 and 34 show the EPM7160S AC operating conditions.

| Symbol            | Parameter                                   | Conditions            | Speed Grade |     |       |     |       |      |      |      | Unit |
|-------------------|---------------------------------------------|-----------------------|-------------|-----|-------|-----|-------|------|------|------|------|
|                   |                                             |                       | -6          |     | -     | -7  |       | -10  |      | -15  |      |
|                   |                                             |                       | Min         | Max | Min   | Max | Min   | Max  | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF            |             | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF            |             | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                       | 3.4         |     | 4.2   |     | 7.0   |      | 11.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                       | 0.0         |     | 0.0   |     | 0.0   |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                       | 2.5         |     | 3.0   |     | 3.0   |      | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                       | 0.0         |     | 0.0   |     | 0.5   |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF            |             | 3.9 |       | 4.8 |       | 5    |      | 8    | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                       | 3.0         |     | 3.0   |     | 4.0   |      | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                       | 3.0         |     | 3.0   |     | 4.0   |      | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                       | 0.9         |     | 1.1   |     | 2.0   |      | 4.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                       | 1.7         |     | 2.1   |     | 3.0   |      | 4.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF            |             | 6.4 |       | 7.9 |       | 10.0 |      | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                       | 3.0         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                       | 3.0         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)                   | 2.5         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF <i>(3)</i> | 1.0         |     | 1.0   |     | 1.0   |      | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                       |             | 6.7 |       | 8.2 |       | 10.0 |      | 13.0 | ns   |
| f <sub>сnт</sub>  | Maximum internal global clock frequency     | (4)                   | 149.3       |     | 122.0 |     | 100.0 |      | 76.9 |      | MHz  |

**Altera Corporation** 

| Table 3           | 3. EPM7160S External Time                 | ing Parameters | (Part 2                 | 2 of 2) | No    | ote (1) |       |      |       |      |     |
|-------------------|-------------------------------------------|----------------|-------------------------|---------|-------|---------|-------|------|-------|------|-----|
| Symbol            | Parameter                                 | Conditions     | onditions Speed Grade I |         |       |         |       |      | Unit  |      |     |
|                   |                                           |                | -                       | 6       | -     | 7       | -1    | 0    | -1    | 5    |     |
|                   |                                           |                | Min                     | Max     | Min   | Max     | Min   | Max  | Min   | Max  |     |
| t <sub>ACNT</sub> | Minimum array clock period                |                |                         | 6.7     |       | 8.2     |       | 10.0 |       | 13.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency | (4)            | 149.3                   |         | 122.0 |         | 100.0 |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                   | (5)            | 166.7                   |         | 166.7 |         | 125.0 |      | 100.0 |      | MHz |

| Symbol            | Parameter                         | Conditions     |     |     |     | Speed | Grade |     |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|------|------|
|                   |                                   |                | -   | 6   | -   | 7     | -1    | 10  |     | 15   | -    |
|                   |                                   |                | Min | Max | Min | Max   | Min   | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2 |     | 0.3   |       | 0.5 |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2 |     | 0.3   |       | 0.5 |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6 |     | 3.2   |       | 1.0 |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.6 |     | 4.3   |       | 5.0 |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.0 |     | 1.3   |       | 0.8 |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7 |     | 0.9   |       | 2.0 |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4 |     | 0.5   |       | 1.5 |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9 |     | 1.0   |       | 2.0 |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4 |     | 5.5   |       | 5.5 |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0 |     | 4.0   |       | 5.0 |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5 |     | 4.5   |       | 5.5 |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0 |     | 9.0   |       | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |     | 4.0 |     | 4.0   |       | 5.0 |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |     | 1.2 |       | 2.0   |     | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6 |     | 2.0 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |     | 2.2 |       | 3.0   |     | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |     | 0.8 |       | 0.5   |     | 1.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                    |                |     | 1.3 |     | 1.6   |       | 2.0 |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0 |     | 1.3   |       | 2.0 |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 2.9 |     | 3.5   |       | 5.0 |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.0 |     | 2.4   |       | 1.0 |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4 |     | 3.0   |       | 3.0 |     | 4.0  | ns   |

Г

-

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|--|
| Device                                                | A    | В    | C     |  |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 14 shows typical supply current versus frequency for MAX 7000 devices.





EPM7096



### Figure 17. 68-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Notes:

- The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

#### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



84-Pin PLCC

Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.





101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability

arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation