



Welcome to **E-XFL.COM** 

Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | EE PLD                                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Logic Elements/Blocks | 2                                                          |
| Number of Macrocells            | 32                                                         |
| Number of Gates                 | 600                                                        |
| Number of I/O                   | 36                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-LCC (J-Lead)                                            |
| Supplier Device Package         | 44-PLCC (16.59x16.59)                                      |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7032lc44-7 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Figure 2. MAX 7000E & MAX 7000S Device Block Diagram



Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices.

**Logic Array Blocks** 

The MAX 7000 device architecture is based on the linking of highperformance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells.

Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

## **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

## In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

### **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Sca | an Register Length            |
|----------------------------------|-------------------------------|
| Device                           | Boundary-Scan Register Length |
| EPM7032S                         | 1 (1)                         |
| EPM7064S                         | 1 (1)                         |
| EPM7128S                         | 288                           |
| EPM7160S                         | 312                           |
| EPM7192S                         | 360                           |
| EPM7256S                         | 480                           |

#### Note:

(1) This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32 | Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) |                       |                                      |                  |  |  |  |  |  |  |  |
|--------------|--------------------------------------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|
| Device       |                                                  | IDCODE (32 B          | Bits)                                |                  |  |  |  |  |  |  |  |
|              | Version<br>(4 Bits)                              | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |  |
| EPM7032S     | 0000                                             | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM7064S     | 0000                                             | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM7128S     | 0000                                             | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM7160S     | 0000                                             | 0111 0001 0110 0000   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM7192S     | 0000                                             | 0111 0001 1001 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |
| EPM7256S     | 0000                                             | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

## **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

## **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

#### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



## QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

# Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

| Table 1          | 3. MAX 7000 5.0-V Device Abso | plute Maximum Ratings Note (1)     |      |     |      |
|------------------|-------------------------------|------------------------------------|------|-----|------|
| Symbol           | Parameter                     | Conditions                         | Min  | Max | Unit |
| V <sub>CC</sub>  | Supply voltage                | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI               | DC input voltage              |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub> | DC output current, per pin    |                                    | -25  | 25  | mA   |
| T <sub>STG</sub> | Storage temperature           | No bias                            | -65  | 150 | ° C  |
| T <sub>AMB</sub> | Ambient temperature           | Under bias                         | -65  | 135 | ° C  |
| TJ               | Junction temperature          | Ceramic packages, under bias       |      | 150 | °C   |
|                  |                               | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Symbol             | Parameter                                           | Conditions         | Min            | Max                      | Unit |
|--------------------|-----------------------------------------------------|--------------------|----------------|--------------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5)      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 5.0-V operation  | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
|                    | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)      | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           | (7)                | 4.75           | 5.25                     | V    |
| V <sub>I</sub>     | Input voltage                                       |                    | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                      |                    | 0              | V <sub>CCIO</sub>        | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use | 0              | 70                       | °C   |
|                    |                                                     | For industrial use | -40            | 85                       | °C   |
| TJ                 | Junction temperature                                | For commercial use | 0              | 90                       | °C   |
|                    |                                                     | For industrial use | -40            | 105                      | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                    |                | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |                | 40                       | ns   |

### Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

| Symbol            | Parameter                                                                                 | Conditions     | Speed | Grade -6 | Speed ( | Unit |    |
|-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|------|----|
|                   |                                                                                           |                | Min   | Max      | Min     | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |       | 0.4      |         | 0.5  | ns |
| $t_{IO}$          | I/O input pad and buffer delay                                                            |                |       | 0.4      |         | 0.5  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |       | 0.8      |         | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |       | 3.5      |         | 4.0  | ns |
| $t_{PEXP}$        | Parallel expander delay                                                                   |                |       | 0.8      |         | 0.8  | ns |
| $t_{LAD}$         | Logic array delay                                                                         |                |       | 2.0      |         | 3.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |       | 2.0      |         | 3.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |       |          |         | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |       | 2.0      |         | 2.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V            | C1 = 35 pF (7) |       | 2.5      |         | 2.5  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |       | 7.0      |         | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V             | C1 = 35 pF     |       | 4.0      |         | 4.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V             | C1 = 35 pF (7) |       | 4.5      |         | 4.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V   | C1 = 35 pF (2) |       | 9.0      |         | 9.0  | ns |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF      |       | 4.0      |         | 4.0  | ns |
| $t_{SU}$          | Register setup time                                                                       |                | 3.0   |          | 3.0     |      | ns |
| $t_H$             | Register hold time                                                                        |                | 1.5   |          | 2.0     |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 2.5   |          | 3.0     |      | ns |
| $t_{FH}$          | Register hold time of fast input                                                          | (2)            | 0.5   |          | 0.5     |      | ns |
| $t_{RD}$          | Register delay                                                                            |                |       | 0.8      |         | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |       | 0.8      |         | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |       | 2.5      |         | 3.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                      |                |       | 2.0      |         | 3.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |       | 0.8      |         | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |       | 2.0      |         | 2.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |       | 2.0      |         | 2.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |       | 0.8      |         | 1.0  | ns |
| $t_{LPA}$         | Low-power adder                                                                           | (8)            |       | 10.0     |         | 10.0 | ns |

| Table 2           | 21. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | eters Note | (1)         |        |      |     |  |  |  |
|-------------------|------------------------------------------|--------------------|------------|-------------|--------|------|-----|--|--|--|
| Symbol            | Parameter                                | Conditions         |            | Speed Grade |        |      |     |  |  |  |
|                   |                                          |                    | MAX 700    | 0E (-10P)   | MAX 70 |      |     |  |  |  |
|                   |                                          |                    | Min        | Max         | Min    | Max  |     |  |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0        |             | 8.0    |      | ns  |  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0        |             | 0.0    |      | ns  |  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0        |             | 3.0    |      | ns  |  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.5        |             | 0.5    |      | ns  |  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |            | 5.0         |        | 5    | ns  |  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 2.0        |             | 3.0    |      | ns  |  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 3.0        |             | 3.0    |      | ns  |  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |            | 10.0        |        | 10.0 | ns  |  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 4.0        |             | 4.0    |      | ns  |  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0        |             | 1.0    |      | ns  |  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |            | 10.0        |        | 10.0 | ns  |  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 100.0      |             | 100.0  |      | MHz |  |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |            | 10.0        |        | 10.0 | ns  |  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 100.0      |             | 100.0  |      | MHz |  |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0      |             | 125.0  |      | MHz |  |  |  |

| Table 24          | 4. MAX 7000 & MAX 7000E Int                                                              | ernal Timing Parame | eters Note  | e (1)     |        |      |    |  |
|-------------------|------------------------------------------------------------------------------------------|---------------------|-------------|-----------|--------|------|----|--|
| Symbol            | Parameter                                                                                | Conditions          | Speed Grade |           |        |      |    |  |
|                   |                                                                                          |                     | MAX 700     | OE (-12P) | MAX 70 | -    |    |  |
|                   |                                                                                          |                     | Min         | Max       | Min    | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                     |             | 1.0       |        | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                     |             | 1.0       |        | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)                 |             | 1.0       |        | 1.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                     |             | 7.0       |        | 7.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                     |             | 1.0       |        | 1.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                     |             | 7.0       |        | 5.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                     |             | 5.0       |        | 5.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)                 |             | 2.0       |        | 2.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF          |             | 1.0       |        | 3.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7)      |             | 2.0       |        | 4.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2)      |             | 5.0       |        | 7.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF          |             | 6.0       |        | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)      |             | 7.0       |        | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2)      |             | 10.0      |        | 10.0 | ns |  |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF           |             | 6.0       |        | 6.0  | ns |  |
| t <sub>SU</sub>   | Register setup time                                                                      |                     | 1.0         |           | 4.0    |      | ns |  |
| t <sub>H</sub>    | Register hold time                                                                       |                     | 6.0         |           | 4.0    |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)                 | 4.0         |           | 2.0    |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)                 | 0.0         |           | 2.0    |      | ns |  |
| t <sub>RD</sub>   | Register delay                                                                           |                     |             | 2.0       |        | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                     |             | 2.0       |        | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                        |                     |             | 5.0       |        | 5.0  | ns |  |
| t <sub>EN</sub>   | Register enable time                                                                     |                     |             | 7.0       |        | 5.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                                     |                     |             | 2.0       |        | 0.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                                     |                     |             | 4.0       |        | 3.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                      |                     |             | 4.0       |        | 3.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                                                                                |                     |             | 1.0       |        | 1.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)                 |             | 12.0      |        | 12.0 | ns |  |

| Symbol            | Parameter                                                                                | Conditions     |     |      | Speed | Grade |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|-----|------|-------|-------|-----|------|------|
|                   |                                                                                          |                | -   | 15   | -15T  |       | -20 |      |      |
|                   |                                                                                          |                | Min | Max  | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |     | 2.0  |       | 2.0   |     | 3.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |     | 2.0  |       | 2.0   |     | 3.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |     | 2.0  |       | _     |     | 4.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |     | 8.0  |       | 10.0  |     | 9.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |     | 1.0  |       | 1.0   |     | 2.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |     | 3.0  |       | _     |     | 4.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |     | 4.0  |       | 4.0   |     | 5.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |     | 5.0  |       | -     |     | 6.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |     | 8.0  |       | -     |     | 9.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |     | 6.0  |       | 6.0   |     | 10.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |     | 7.0  |       | -     |     | 11.0 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |     | 10.0 |       | -     |     | 14.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |     | 6.0  |       | 6.0   |     | 10.0 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                | 4.0 |      | 4.0   |       | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                | 4.0 |      | 4.0   |       | 5.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 2.0 |      | -     | İ     | 4.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)            | 2.0 |      | -     |       | 3.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                |     | 1.0  |       | 1.0   |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |     | 1.0  |       | 1.0   |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                |     | 6.0  |       | 6.0   |     | 8.0  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |     | 1.0  |       | 1.0   |     | 3.0  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |     | 4.0  |       | 4.0   |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |     | 4.0  |       | 4.0   |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                | 1   | 2.0  |       | 2.0   |     | 3.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |     | 13.0 |       | 15.0  |     | 15.0 | ns   |

| Table 27. EPM7032S External Timing Parameters (Part 2 of 2) Note (1) |                                        |            |       |       |       |       |       |     |       |     |      |
|----------------------------------------------------------------------|----------------------------------------|------------|-------|-------|-------|-------|-------|-----|-------|-----|------|
| Symbol                                                               | Parameter                              | Conditions |       |       |       | Speed | Grade | !   |       |     | Unit |
|                                                                      |                                        |            | -     | -5 -6 |       |       | -     | 7   | -10   |     |      |
|                                                                      |                                        |            | Min   | Max   | Min   | Max   | Min   | Max | Min   | Max |      |
| f <sub>ACNT</sub>                                                    | Maximum internal array clock frequency | (4)        | 175.4 |       | 142.9 |       | 116.3 |     | 100.0 |     | MHz  |
| f <sub>MAX</sub>                                                     | Maximum clock frequency                | (5)        | 250.0 |       | 200.0 |       | 166.7 |     | 125.0 |     | MHz  |

| Table 2           | 8. EPM7032\$ Internal Tim         | ing Parameter  | <b>s</b> / | Note (1) |     |       |       |     |     |     |      |
|-------------------|-----------------------------------|----------------|------------|----------|-----|-------|-------|-----|-----|-----|------|
| Symbol            | Parameter                         | Conditions     |            |          |     | Speed | Grade | )   |     |     | Unit |
|                   |                                   |                | -5         |          | -6  |       | -7    |     | -10 |     |      |
|                   |                                   |                | Min        | Max      | Min | Max   | Min   | Max | Min | Max | -    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |            | 0.2      |     | 0.2   |       | 0.3 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |            | 0.2      |     | 0.2   |       | 0.3 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |            | 2.2      |     | 2.1   |       | 2.5 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |            | 3.1      |     | 3.8   |       | 4.6 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |            | 0.9      |     | 1.1   |       | 1.4 |     | 0.8 | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |            | 2.6      |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |            | 2.5      |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |            | 0.7      |     | 0.8   |       | 1.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |            | 0.2      |     | 0.3   |       | 0.4 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |            | 0.7      |     | 0.8   |       | 0.9 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |            | 5.2      |     | 5.3   |       | 5.4 |     | 5.5 | ns   |
| $t_{ZX1}$         | Output buffer enable delay        | C1 = 35 pF     |            | 4.0      |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |            | 4.5      |     | 4.5   |       | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |            | 9.0      |     | 9.0   |       | 9.0 |     | 9.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |            | 4.0      |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 0.8        |          | 1.0 |       | 1.3   |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.7        |          | 2.0 |       | 2.5   |     | 3.0 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9        |          | 1.8 |       | 1.7   |     | 3.0 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6        |          | 0.7 |       | 0.8   |     | 0.5 |     | ns   |
| t <sub>RD</sub>   | Register delay                    |                |            | 1.2      |     | 1.6   |       | 1.9 |     | 2.0 | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |            | 0.9      |     | 1.1   |       | 1.4 |     | 2.0 | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |            | 2.7      |     | 3.4   |       | 4.2 |     | 5.0 | ns   |
| t <sub>EN</sub>   | Register enable time              |                |            | 2.6      |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |            | 1.6      |     | 1.4   |       | 1.7 |     | 1.0 | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |            | 2.0      |     | 2.4   |       | 3.0 |     | 3.0 | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |            | 2.0      |     | 2.4   |       | 3.0 |     | 3.0 | ns   |

| Table 2   | Table 28. EPM7032S Internal Timing Parameters Note (1) |            |       |             |     |      |     |      |     |      |    |
|-----------|--------------------------------------------------------|------------|-------|-------------|-----|------|-----|------|-----|------|----|
| Symbol    | Parameter                                              | Conditions |       | Speed Grade |     |      |     |      |     | Unit |    |
|           |                                                        |            | -5 -6 |             |     | -    | 7   | -1   | 0   |      |    |
|           |                                                        |            | Min   | Max         | Min | Max  | Min | Max  | Min | Max  |    |
| $t_{PIA}$ | PIA delay                                              | (7)        |       | 1.1         |     | 1.1  |     | 1.4  |     | 1.0  | ns |
| $t_{LPA}$ | Low-power adder                                        | (8)        |       | 12.0        |     | 10.0 |     | 10.0 |     | 11.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 29 and 30 show the EPM7064S AC operating conditions.

| Table 29. EPM7064S External Timing Parameters (Part 1 of 2)   Note (1) |                                       |            |             |     |     |     |     |     |     |      |      |
|------------------------------------------------------------------------|---------------------------------------|------------|-------------|-----|-----|-----|-----|-----|-----|------|------|
| Symbol                                                                 | Parameter                             | Conditions | Speed Grade |     |     |     |     |     |     |      | Unit |
|                                                                        |                                       | Mi         | -           | -5  |     | -6  |     | -7  |     | -10  |      |
|                                                                        |                                       |            | Min         | Max | Min | Max | Min | Max | Min | Max  |      |
| t <sub>PD1</sub>                                                       | Input to non-registered output        | C1 = 35 pF |             | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns   |
| t <sub>PD2</sub>                                                       | I/O input to non-registered output    | C1 = 35 pF |             | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns   |
| t <sub>SU</sub>                                                        | Global clock setup time               |            | 2.9         |     | 3.6 |     | 6.0 |     | 7.0 |      | ns   |
| t <sub>H</sub>                                                         | Global clock hold time                |            | 0.0         |     | 0.0 |     | 0.0 |     | 0.0 |      | ns   |
| t <sub>FSU</sub>                                                       | Global clock setup time of fast input |            | 2.5         |     | 2.5 |     | 3.0 |     | 3.0 |      | ns   |
| t <sub>FH</sub>                                                        | Global clock hold time of fast input  |            | 0.0         |     | 0.0 |     | 0.5 |     | 0.5 |      | ns   |
| t <sub>CO1</sub>                                                       | Global clock to output delay          | C1 = 35 pF |             | 3.2 |     | 4.0 |     | 4.5 |     | 5.0  | ns   |
| t <sub>CH</sub>                                                        | Global clock high time                |            | 2.0         |     | 2.5 |     | 3.0 |     | 4.0 |      | ns   |
| t <sub>CL</sub>                                                        | Global clock low time                 |            | 2.0         |     | 2.5 |     | 3.0 |     | 4.0 |      | ns   |
| t <sub>ASU</sub>                                                       | Array clock setup time                |            | 0.7         |     | 0.9 |     | 3.0 |     | 2.0 |      | ns   |
| t <sub>AH</sub>                                                        | Array clock hold time                 |            | 1.8         |     | 2.1 |     | 2.0 |     | 3.0 |      | ns   |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            |                                                                   | Conditions               | Speed Grade |     |        |             |        |      |          |
|-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|--------|-------------|--------|------|----------|
|                   |                                                                   |                          |             | 7   | -1     | Unit        |        |      |          |
|                   |                                                                   |                          | Min         | Max | -      |             | Min    | Max  |          |
|                   |                                                                   |                          | IVIIII      | 7.5 | IVIIII | Max<br>10.0 | IVIIII | 15.0 |          |
| t <sub>PD1</sub>  | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF |             | 7.5 |        | 10.0        |        | 15.0 | ns<br>ns |
| t <sub>SU</sub>   | Global clock setup time                                           |                          | 3.9         |     | 7.0    |             | 11.0   |      | ns       |
| t <sub>H</sub>    | Global clock hold time                                            |                          | 0.0         |     | 0.0    |             | 0.0    |      | ns       |
| t <sub>FSU</sub>  | Global clock setup time of fast input                             |                          | 3.0         |     | 3.0    |             | 3.0    |      | ns       |
| t <sub>FH</sub>   | Global clock hold time of fast input                              |                          | 0.0         |     | 0.5    |             | 0.0    |      | ns       |
| t <sub>CO1</sub>  | Global clock to output delay                                      | C1 = 35 pF               |             | 4.7 |        | 5.0         |        | 8.0  | ns       |
| t <sub>CH</sub>   | Global clock high time                                            |                          | 3.0         |     | 4.0    |             | 5.0    |      | ns       |
| t <sub>CL</sub>   | Global clock low time                                             |                          | 3.0         |     | 4.0    |             | 5.0    |      | ns       |
| t <sub>ASU</sub>  | Array clock setup time                                            |                          | 0.8         |     | 2.0    |             | 4.0    |      | ns       |
| t <sub>AH</sub>   | Array clock hold time                                             |                          | 1.9         |     | 3.0    |             | 4.0    |      | ns       |
| t <sub>ACO1</sub> | Array clock to output delay                                       | C1 = 35 pF               |             | 7.8 |        | 10.0        |        | 15.0 | ns       |
| t <sub>ACH</sub>  | Array clock high time                                             |                          | 3.0         |     | 4.0    |             | 6.0    |      | ns       |
| t <sub>ACL</sub>  | Array clock low time                                              |                          | 3.0         |     | 4.0    |             | 6.0    |      | ns       |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                          | (2)                      | 3.0         |     | 4.0    |             | 6.0    |      | ns       |
| t <sub>ODH</sub>  | Output data hold time after clock                                 | C1 = 35 pF (3)           | 1.0         |     | 1.0    |             | 1.0    |      | ns       |
| t <sub>CNT</sub>  | Minimum global clock period                                       |                          |             | 7.8 |        | 10.0        |        | 13.0 | ns       |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                           | (4)                      | 128.2       |     | 100.0  |             | 76.9   |      | MHz      |
| t <sub>ACNT</sub> | Minimum array clock period                                        |                          |             | 7.8 |        | 10.0        |        | 13.0 | ns       |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                            | (4)                      | 128.2       |     | 100.0  |             | 76.9   |      | MHz      |
| f <sub>MAX</sub>  | Maximum clock frequency                                           | (5)                      | 166.7       |     | 125.0  |             | 100.0  |      | MHz      |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

$$I_{CCINT} =$$

$$A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{USED}$$

The parameters in this equation are shown below:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit option turned on,

as reported in the MAX+PLUS II Report File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

 $MC_{LISED}$  = Total number of macrocells in the design, as reported

in the MAX+PLUS II Report File (.rpt)

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average ratio of logic cells toggling at each clock

(typically 0.125)

A, B, C = Constants, shown in Table 39

Figure 15 shows typical supply current versus frequency for MAX 7000S devices.





#### EPM7128S EPM7160S

