Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 10 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | 2 | | Number of Macrocells | 32 | | Number of Gates | 600 | | Number of I/O | 36 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7032stc44-10 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Table 2. MAX | Table 2. MAX 7000S Device Features | | | | | | |------------------------|------------------------------------|----------|----------|----------|----------|----------| | Feature | EPM7032S | EPM7064S | EPM7128S | EPM7160S | EPM7192S | EPM7256S | | Usable gates | 600 | 1,250 | 2,500 | 3,200 | 3,750 | 5,000 | | Macrocells | 32 | 64 | 128 | 160 | 192 | 256 | | Logic array blocks | 2 | 4 | 8 | 10 | 12 | 16 | | Maximum user I/O pins | 36 | 68 | 100 | 104 | 124 | 164 | | t <sub>PD</sub> (ns) | 5 | 5 | 6 | 6 | 7.5 | 7.5 | | t <sub>SU</sub> (ns) | 2.9 | 2.9 | 3.4 | 3.4 | 4.1 | 3.9 | | t <sub>FSU</sub> (ns) | 2.5 | 2.5 | 2.5 | 2.5 | 3 | 3 | | t <sub>CO1</sub> (ns) | 3.2 | 3.2 | 4 | 3.9 | 4.7 | 4.7 | | f <sub>CNT</sub> (MHz) | 175.4 | 175.4 | 147.1 | 149.3 | 125.0 | 128.2 | ### ...and More Features - Open-drain output option in MAX 7000S devices - Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls - Programmable power-saving mode for a reduction of over 50% in each macrocell - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell - 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages - Programmable security bit for protection of proprietary designs - 3.3-V or 5.0-V operation - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages) - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices - Enhanced features available in MAX 7000E and MAX 7000S devices - Six pin- or logic-driven output enable signals - Two global clock signals with optional inversion - Enhanced interconnect resources for improved routability - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers - Programmable output slew-rate control - Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell. The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems. The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations. For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet. # Functional Description The MAX 7000 architecture includes the following elements: - Logic array blocks - Macrocells - Expander product terms (shareable and parallel) - Programmable interconnect array - I/O control blocks Figure 8. I/O Control Block of MAX 7000 Devices #### EPM7032, EPM7064 & EPM7096 Devices #### MAX 7000E & MAX 7000S Devices #### Note: (1) The open-drain output option is available only in MAX 7000S devices. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. ## In-System Programmability (ISP) MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%. ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem. In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code. The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor. ### **Programming Times** The time required to implement each of the six programming stages can be broken into the following two elements: - A pulse time to erase, program, or read the EEPROM cells. - A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device. By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device. #### Programming a Single MAX 7000S Device The time required to program a single MAX 7000S device in-system can be calculated from the following formula: $$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$ where: $t_{PROG}$ = Programming time $t_{PPULSE}$ = Sum of the fixed times to erase, program, and verify the EEPROM cells $Cycle_{PTCK}$ = Number of TCK cycles to program a device = TCK frequency The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula: $$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$ where: $t_{VER}$ = Verify time $t_{VPULSE}$ = Sum of the fixed times to verify the EEPROM cells $Cycle_{VTCK}$ = Number of TCK cycles to verify a device The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices. | Table 10. MAX 7000S Boundary-Scan Register Length | | | | | |---------------------------------------------------|-------------------------------|--|--|--| | Device | Boundary-Scan Register Length | | | | | EPM7032S | 1 (1) | | | | | EPM7064S | 1 (1) | | | | | EPM7128S | 288 | | | | | EPM7160S | 312 | | | | | EPM7192S | 360 | | | | | EPM7256S | 480 | | | | #### Note: (1) This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register. | Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) | | | | | | | | |--------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | EPM7032S | 0000 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | EPM7064S | 0000 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | EPM7128S | 0000 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | EPM7160S | 0000 | 0111 0001 0110 0000 | 00001101110 | 1 | | | | | EPM7192S | 0000 | 0111 0001 1001 0010 | 00001101110 | 1 | | | | | EPM7256S | 0000 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. Figure 9 shows the timing requirements for the JTAG signals. Table 12 shows the JTAG timing parameters and values for MAX 7000S devices. | Table 1 | Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices | | | | | |-------------------|-----------------------------------------------------------------|-----|-----|------|--| | Symbol | Parameter | Min | Max | Unit | | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | | For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*). # Operating Conditions Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices. | Table 1 | Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings Note (1) | | | | | | |------------------|-------------------------------------------------------------------------|------------------------------------|------|-----|------|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -2.0 | 7.0 | V | | | VI | DC input voltage | | -2.0 | 7.0 | V | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | TJ | Junction temperature | Ceramic packages, under bias | | 150 | °C | | | | | PQFP and RQFP packages, under bias | | 135 | °C | | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|----------------|--------------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5) | 4.75<br>(4.50) | 5.25<br>(5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output drivers, 5.0-V operation | (3), (4) | 4.75<br>(4.50) | 5.25<br>(5.50) | V | | | Supply voltage for output drivers, 3.3-V operation | (3), (4), (6) | 3.00<br>(3.00) | 3.60<br>(3.60) | V | | V <sub>CCISP</sub> | Supply voltage during ISP | (7) | 4.75 | 5.25 | V | | V <sub>I</sub> | Input voltage | | -0.5 (8) | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | °C | | TJ | Junction temperature | For commercial use | 0 | 90 | °C | | | | For industrial use | -40 | 105 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|--------------------------------------------|--------------------------------------------------------------|-------------------------|--------------------------|------| | V <sub>IH</sub> | High-level input voltage | | 2.0 | V <sub>CCINT</sub> + 0.5 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.5 (8) | 0.8 | V | | V <sub>OH</sub> | 5.0-V high-level TTL output voltage | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 4.75 V (10) | 2.4 | | V | | | 3.3-V high-level TTL output voltage | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (10)$ | 2.4 | | V | | | 3.3-V high-level CMOS output voltage | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V} (10)$ | V <sub>CCIO</sub> - 0.2 | | V | | V <sub>OL</sub> | 5.0-V low-level TTL output voltage | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) | | 0.45 | V | | | 3.3-V low-level TTL output voltage | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) | | 0.45 | V | | | 3.3-V low-level CMOS output voltage | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V}(11)$ | | 0.2 | V | | lı | Leakage current of dedicated input pins | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11)$ | -10 | 10 | μА | | l <sub>OZ</sub> | I/O pin tri-state output off-state current | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11), (12)$ | -40 | 40 | μА | | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices | | Note (1 | 3) | | | |---------------------------------------------------------------------------------|-----------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | C <sub>I/O</sub> | I/O pin capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 12 | pF | | Table 1 | 7. MAX 7000 5.0-V Device Capa | acitance: MAX 7000E Devices Note | (13) | | | |------------------|-------------------------------|-------------------------------------|------|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | C <sub>I/O</sub> | I/O pin capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 15 | pF | | Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices Note (13) | | | | | | |--------------------------------------------------------------------------------|---------------------------------|-------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | C <sub>IN</sub> | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz | | 10 | pF | | C <sub>I/O</sub> | I/O pin capacitance | V <sub>OUT</sub> = 0 V, f = 1.0 MHz | | 10 | pF | Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions. | Symbol | Parameter | Conditions | -6 Speed Grade | | -7 Speed Grade | | Unit | |-------------------|------------------------------------------|----------------|----------------|-----|----------------|-----|------| | | | | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | ns | | t <sub>SU</sub> | Global clock setup time | | 5.0 | | 6.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 2.5 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.0 | | 4.5 | ns | | t <sub>CH</sub> | Global clock high time | | 2.5 | | 3.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.5 | | 3.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 2.5 | | 3.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 2.0 | | 2.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.5 | | 7.5 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 3.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.6 | | 8.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 151.5 | | 125.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.6 | | 8.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 151.5 | | 125.0 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 200 | | 166.7 | | MHz | | Symbol | Parameter | Conditions | Speed | Grade -6 | Speed ( | Unit | | |-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|------|----| | | | | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.4 | | 0.5 | ns | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.4 | | 0.5 | ns | | t <sub>FIN</sub> | Fast input delay | (2) | | 0.8 | | 1.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.5 | | 4.0 | ns | | $t_{PEXP}$ | Parallel expander delay | | | 0.8 | | 0.8 | ns | | $t_{LAD}$ | Logic array delay | | | 2.0 | | 3.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.0 | | 3.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | (2) | | | | 2.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 2.0 | | 2.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 2.5 | | 2.5 | ns | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 7.0 | | 7.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 4.0 | | 4.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 4.5 | | 4.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 9.0 | | 9.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | ns | | $t_{SU}$ | Register setup time | | 3.0 | | 3.0 | | ns | | $t_H$ | Register hold time | | 1.5 | | 2.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 2.5 | | 3.0 | | ns | | $t_{FH}$ | Register hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | $t_{RD}$ | Register delay | | | 0.8 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 0.8 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.5 | | 3.0 | ns | | t <sub>EN</sub> | Register enable time | | | 2.0 | | 3.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 0.8 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.0 | | 2.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.0 | | 2.0 | ns | | t <sub>PIA</sub> | PIA delay | | | 0.8 | | 1.0 | ns | | $t_{LPA}$ | Low-power adder | (8) | | 10.0 | | 10.0 | ns | | Table 24 | 4. MAX 7000 & MAX 7000E Int | ernal Timing Parame | eters Note | e (1) | | | | | | |-------------------|------------------------------------------------------------------------------------------|---------------------|-------------|-----------|--------|------|----|--|--| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | MAX 700 | OE (-12P) | MAX 70 | - | | | | | | | | Min | Max | Min | Max | | | | | t <sub>IN</sub> | Input pad and buffer delay | | | 1.0 | | 2.0 | ns | | | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 1.0 | | 2.0 | ns | | | | t <sub>FIN</sub> | Fast input delay | (2) | | 1.0 | | 1.0 | ns | | | | t <sub>SEXP</sub> | Shared expander delay | | | 7.0 | | 7.0 | ns | | | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.0 | ns | | | | t <sub>LAD</sub> | Logic array delay | | | 7.0 | | 5.0 | ns | | | | t <sub>LAC</sub> | Logic control array delay | | | 5.0 | | 5.0 | ns | | | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 2.0 | | 2.0 | ns | | | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 1.0 | | 3.0 | ns | | | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 2.0 | | 4.0 | ns | | | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 5.0 | | 7.0 | ns | | | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 6.0 | | 6.0 | ns | | | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 7.0 | | 7.0 | ns | | | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 10.0 | | 10.0 | ns | | | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 6.0 | | 6.0 | ns | | | | t <sub>SU</sub> | Register setup time | | 1.0 | | 4.0 | | ns | | | | t <sub>H</sub> | Register hold time | | 6.0 | | 4.0 | | ns | | | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 4.0 | | 2.0 | | ns | | | | t <sub>FH</sub> | Register hold time of fast input | (2) | 0.0 | | 2.0 | | ns | | | | t <sub>RD</sub> | Register delay | | | 2.0 | | 1.0 | ns | | | | t <sub>COMB</sub> | Combinatorial delay | | | 2.0 | | 1.0 | ns | | | | t <sub>IC</sub> | Array clock delay | | | 5.0 | | 5.0 | ns | | | | t <sub>EN</sub> | Register enable time | | | 7.0 | | 5.0 | ns | | | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 0.0 | ns | | | | t <sub>PRE</sub> | Register preset time | | | 4.0 | | 3.0 | ns | | | | t <sub>CLR</sub> | Register clear time | | | 4.0 | | 3.0 | ns | | | | t <sub>PIA</sub> | PIA delay | | | 1.0 | | 1.0 | ns | | | | t <sub>LPA</sub> | Low-power adder | (8) | | 12.0 | | 12.0 | ns | | | Tables 31 and 32 show the EPM7128S AC operating conditions. | Table 3 | 11. EPM7128\$ External Time | ing Parameters | : No | te (1) | | | | | | | | |-------------------|------------------------------------------|----------------|-------------|--------|-------|-----|-------|------|-------|------|------| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | Unit | | | | | -6 | | -7 | | -10 | | -15 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 6.0 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.0 | | 4.5 | | 5.0 | | 8.0 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 3.0 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.0 | | 5.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.5 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.8 | | 8.0 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 147.1 | | 125.0 | | 100.0 | | 76.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.8 | | 8.0 | | 10.0 | | 13.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 147.1 | | 125.0 | | 100.0 | | 76.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 166.7 | | 125.0 | | 100.0 | | MHz | | Table 3 | Table 33. EPM7160S External Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | | |-------------------|----------------------------------------------------------------------|------------|-------|---------------|-------|-----|-------|------|-------|------|-----|--| | Symbol | Parameter | Conditions | | Speed Grade | | | | | | | | | | | | | - | -6 -7 -10 -15 | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 166.7 | | 125.0 | | 100.0 | | MHz | | | Table 3 | 4. EPM7160\$ Internal Tim | ing Parameters | (Part | 1 of 2) | No | te (1) | | | | | | |-------------------|-----------------------------------|----------------|-------------|---------|-----|--------|-----|-----|-----|------|------| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | Unit | | | | | - | -6 | | -7 | | -10 | | -15 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.2 | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.6 | | 3.2 | | 1.0 | | 2.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.6 | | 4.3 | | 5.0 | | 8.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.3 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.9 | | 2.0 | | 3.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.4 | | 0.5 | | 1.5 | | 4.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.9 | | 1.0 | | 2.0 | | 5.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.4 | | 5.5 | | 5.5 | | 8.0 | ns | | $t_{ZX1}$ | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 5.5 | | 7.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 10.0 | ns | | t <sub>XZ</sub> | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.0 | | 1.2 | | 2.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.6 | | 2.0 | | 3.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 2.2 | | 3.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.8 | | 0.5 | | 1.0 | | ns | | $t_{RD}$ | Register delay | | | 1.3 | | 1.6 | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.3 | | 2.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.9 | | 3.5 | | 5.0 | | 6.0 | ns | | t <sub>EN</sub> | Register enable time | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 2.4 | | 1.0 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.4 | | 3.0 | | 3.0 | | 4.0 | ns | Tables 37 and 38 show the EPM7256S AC operating conditions. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | |-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|--------|------|--------|------|----------|--| | | | Collultions | -7 -10 | | | | | 15 | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | 4 | Innut to non variatored output | C4 25 pF | IVIIII | 7.5 | IVIIII | 10.0 | IVIIII | 15.0 | | | | t <sub>PD1</sub> | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF | | 7.5 | | 10.0 | | 15.0 | ns<br>ns | | | t <sub>SU</sub> | Global clock setup time | | 3.9 | | 7.0 | | 11.0 | | ns | | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | 3.0 | | ns | | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.0 | | ns | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.7 | | 5.0 | | 8.0 | ns | | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | | t <sub>ASU</sub> | Array clock setup time | | 0.8 | | 2.0 | | 4.0 | | ns | | | t <sub>AH</sub> | Array clock hold time | | 1.9 | | 3.0 | | 4.0 | | ns | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 7.8 | | 10.0 | | 15.0 | ns | | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | ns | | | t <sub>CNT</sub> | Minimum global clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | | t <sub>ACNT</sub> | Minimum array clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 125.0 | | 100.0 | | MHz | | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. # Power Consumption Supply power (P) versus frequency ( $f_{MAX}$ in MHz) for MAX 7000 devices is calculated with the following equation: $$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$ The $P_{IO}$ value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*). The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation: $$I_{CCINT} =$$ $$A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{USED}$$ The parameters in this equation are shown below: $MC_{TON}$ = Number of macrocells with the Turbo Bit option turned on, as reported in the MAX+PLUS II Report File (.rpt) $MC_{DEV}$ = Number of macrocells in the device MC<sub>USED</sub> = Total number of macrocells in the design, as reported in the MAX+PLUS II Report File (.rpt) $f_{MAX}$ = Highest clock frequency to the device tog<sub>LC</sub> = Average ratio of logic cells toggling at each clock (typically 0.125) A, B, C = Constants, shown in Table 39 Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2) ## Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices. Figure 16. 44-Pin Package Pin-Out Diagram Package outlines not drawn to scale. #### Notes: - (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. Figure 19. 100-Pin Package Pin-Out Diagram Package outline not drawn to scale. Figure 20. 160-Pin Package Pin-Out Diagram Package outline not drawn to scale.