



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

# **Applications of Embedded - CPLDs**

| Details                         |                                                           |
|---------------------------------|-----------------------------------------------------------|
| Product Status                  | Obsolete                                                  |
| Programmable Type               | EE PLD                                                    |
| Delay Time tpd(1) Max           | 15 ns                                                     |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                               |
| Number of Logic Elements/Blocks | 2                                                         |
| Number of Macrocells            | 32                                                        |
| Number of Gates                 | 600                                                       |
| Number of I/O                   | 36                                                        |
| Operating Temperature           | -40°C ~ 85°C (TA)                                         |
| Mounting Type                   | Surface Mount                                             |
| Package / Case                  | 44-TQFP                                                   |
| Supplier Device Package         | 44-TQFP (10x10)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7032ti44-15 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX             | 7000S Device I | Features - |          |          |          |          |
|--------------------------|----------------|------------|----------|----------|----------|----------|
| Feature                  | EPM7032S       | EPM7064S   | EPM7128S | EPM7160S | EPM7192S | EPM7256S |
| Usable gates             | 600            | 1,250      | 2,500    | 3,200    | 3,750    | 5,000    |
| Macrocells               | 32             | 64         | 128      | 160      | 192      | 256      |
| Logic array blocks       | 2              | 4          | 8        | 10       | 12       | 16       |
| Maximum<br>user I/O pins | 36             | 68         | 100      | 104      | 124      | 164      |
| t <sub>PD</sub> (ns)     | 5              | 5          | 6        | 6        | 7.5      | 7.5      |
| t <sub>SU</sub> (ns)     | 2.9            | 2.9        | 3.4      | 3.4      | 4.1      | 3.9      |
| t <sub>FSU</sub> (ns)    | 2.5            | 2.5        | 2.5      | 2.5      | 3        | 3        |
| t <sub>CO1</sub> (ns)    | 3.2            | 3.2        | 4        | 3.9      | 4.7      | 4.7      |
| f <sub>CNT</sub> (MHz)   | 175.4          | 175.4      | 147.1    | 149.3    | 125.0    | 128.2    |

# ...and More Features

- Open-drain output option in MAX 7000S devices
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power-saving mode for a reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
- Programmable security bit for protection of proprietary designs
- 3.3-V or 5.0-V operation
  - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
  - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
- Enhanced features available in MAX 7000E and MAX 7000S devices
  - Six pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | Table 5. MAX 7000 Maximum User I/O Pins Note (1) |                    |                    |                    |                    |                     |                     |                     |                    |                    |                     |                     |
|-------------|--------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device      | 44-<br>Pin<br>PLCC                               | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032     | 36                                               | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S    | 36                                               |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064     | 36                                               |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S    | 36                                               |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096     |                                                  |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E    |                                                  |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S    |                                                  |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E    |                                                  |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S    |                                                  |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E    |                                                  |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S    |                                                  |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E    |                                                  |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S    |                                                  |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

#### Notes:

- When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.
- (2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the Operating Requirements for Altera Devices Data Sheet.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

## **Macrocells**

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 6. Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



# Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 7. PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{\rm CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG}$  = Programming time  $t_{PPULSE}$  = Sum of the fixed times to erase, program, and

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time

 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells

 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

#### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

# Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.



Figure 9 shows the timing requirements for the JTAG signals.

Table 12 shows the JTAG timing parameters and values for MAX 7000S devices.

| Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices |                                                |     |     |      |  |  |  |  |
|-----------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|--|
| Symbol                                                          | Parameter                                      | Min | Max | Unit |  |  |  |  |
| t <sub>JCP</sub>                                                | TCK clock period                               | 100 |     | ns   |  |  |  |  |
| t <sub>JCH</sub>                                                | TCK clock high time                            | 50  |     | ns   |  |  |  |  |
| t <sub>JCL</sub>                                                | TCK clock low time                             | 50  |     | ns   |  |  |  |  |
| t <sub>JPSU</sub>                                               | JTAG port setup time                           | 20  |     | ns   |  |  |  |  |
| t <sub>JPH</sub>                                                | JTAG port hold time                            | 45  |     | ns   |  |  |  |  |
| t <sub>JPCO</sub>                                               | JTAG port clock to output                      |     | 25  | ns   |  |  |  |  |
| t <sub>JPZX</sub>                                               | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |  |
| t <sub>JPXZ</sub>                                               | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |  |
| t <sub>JSSU</sub>                                               | Capture register setup time                    | 20  |     | ns   |  |  |  |  |
| t <sub>JSH</sub>                                                | Capture register hold time                     | 45  |     | ns   |  |  |  |  |
| t <sub>JSCO</sub>                                               | Update register clock to output                |     | 25  | ns   |  |  |  |  |
| t <sub>JSZX</sub>                                               | Update register high impedance to valid output |     | 25  | ns   |  |  |  |  |
| t <sub>JSXZ</sub>                                               | Update register valid output to high impedance |     | 25  | ns   |  |  |  |  |



For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*).

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*).

| Symbol            | Parameter                                                                                | Conditions     | Speed Grade |           |        |      |    |  |
|-------------------|------------------------------------------------------------------------------------------|----------------|-------------|-----------|--------|------|----|--|
|                   |                                                                                          |                | MAX 700     | OE (-10P) | MAX 70 | _    |    |  |
|                   |                                                                                          |                | Min         | Max       | Min    | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |             | 0.5       |        | 1.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |             | 0.5       |        | 1.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |             | 1.0       |        | 1.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |             | 5.0       |        | 5.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |             | 0.8       |        | 0.8  | ns |  |
| $t_{LAD}$         | Logic array delay                                                                        |                |             | 5.0       |        | 5.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |             | 5.0       |        | 5.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |             | 2.0       |        | 2.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |             | 1.5       |        | 2.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |             | 2.0       |        | 2.5  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |             | 5.5       |        | 6.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |             | 5.0       |        | 5.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |             | 5.5       |        | 5.5  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |             | 9.0       |        | 9.0  | ns |  |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |             | 5.0       |        | 5.0  | ns |  |
| $t_{SU}$          | Register setup time                                                                      |                | 2.0         |           | 3.0    |      | ns |  |
| $t_H$             | Register hold time                                                                       |                | 3.0         |           | 3.0    |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 3.0         |           | 3.0    |      | ns |  |
| $t_{FH}$          | Register hold time of fast input                                                         | (2)            | 0.5         |           | 0.5    |      | ns |  |
| $t_{RD}$          | Register delay                                                                           |                |             | 2.0       |        | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |             | 2.0       |        | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |             | 5.0       |        | 5.0  | ns |  |
| $t_{EN}$          | Register enable time                                                                     |                |             | 5.0       |        | 5.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |             | 1.0       |        | 1.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |             | 3.0       |        | 3.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |             | 3.0       |        | 3.0  | ns |  |
| $t_{PIA}$         | PIA delay                                                                                |                |             | 1.0       |        | 1.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |             | 11.0      |        | 11.0 | ns |  |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | <b>eters</b> Note | e (1)     |                                   |      |      |
|-------------------|------------------------------------------|--------------------|-------------------|-----------|-----------------------------------|------|------|
| Symbol            | Parameter                                | Conditions         |                   | Speed     | Grade                             |      | Unit |
|                   |                                          |                    | MAX 700           | 0E (-12P) | MAX 7000 (-12)<br>MAX 7000E (-12) |      |      |
|                   |                                          |                    | Min               | Max       | Min                               | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |                   | 12.0      |                                   | 12.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |                   | 12.0      |                                   | 12.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0               |           | 10.0                              |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0               |           | 0.0                               |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0               |           | 3.0                               |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.0               |           | 0.0                               |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |                   | 6.0       |                                   | 6.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0               |           | 4.0                               |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0               |           | 4.0                               |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 3.0               |           | 4.0                               |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 4.0               |           | 4.0                               |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |                   | 12.0      |                                   | 12.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 5.0               |           | 5.0                               |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 5.0               |           | 5.0                               |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 5.0               |           | 5.0                               |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0               |           | 1.0                               |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |                   | 11.0      |                                   | 11.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 90.9              |           | 90.9                              |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |                   | 11.0      |                                   | 11.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 90.9              |           | 90.9                              |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0             |           | 125.0                             |      | MHz  |

| Symbol            | Parameter                                                                                | Conditions     | Speed Grade |      |      |      |     |      |    |
|-------------------|------------------------------------------------------------------------------------------|----------------|-------------|------|------|------|-----|------|----|
|                   |                                                                                          |                | -           | 15   | -15T |      | -20 |      | =  |
|                   |                                                                                          |                | Min         | Max  | Min  | Max  | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |             | 2.0  |      | 2.0  |     | 3.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |             | 2.0  |      | 2.0  |     | 3.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |             | 2.0  |      | _    |     | 4.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |             | 8.0  |      | 10.0 |     | 9.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |             | 1.0  |      | 1.0  |     | 2.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                |             | 6.0  |      | 6.0  |     | 8.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |             | 6.0  |      | 6.0  |     | 8.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |             | 3.0  |      | _    |     | 4.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |             | 4.0  |      | 4.0  |     | 5.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |             | 5.0  |      | -    |     | 6.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |             | 8.0  |      | -    |     | 9.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |             | 6.0  |      | 6.0  |     | 10.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |             | 7.0  |      | -    |     | 11.0 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |             | 10.0 |      | -    |     | 14.0 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |             | 6.0  |      | 6.0  |     | 10.0 | ns |
| t <sub>SU</sub>   | Register setup time                                                                      |                | 4.0         |      | 4.0  |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                                                                       |                | 4.0         |      | 4.0  |      | 5.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 2.0         |      | _    | İ    | 4.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)            | 2.0         |      | -    |      | 3.0 |      | ns |
| t <sub>RD</sub>   | Register delay                                                                           |                |             | 1.0  |      | 1.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |             | 1.0  |      | 1.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |             | 6.0  |      | 6.0  |     | 8.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                     |                |             | 6.0  |      | 6.0  |     | 8.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |             | 1.0  |      | 1.0  |     | 3.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |             | 4.0  |      | 4.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |             | 4.0  |      | 4.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |             | 2.0  |      | 2.0  |     | 3.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |             | 13.0 |      | 15.0 |     | 15.0 | ns |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                                                         | Conditions               | Speed Grade |     |          |      |        |      |          |
|-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|----------|------|--------|------|----------|
| Oymboi            | i arameter                                                        | Conditions               | _           | 7   | <u> </u> | 10   | -15    |      | Unit     |
|                   |                                                                   |                          | Min         | Max | Min      | Max  | Min    | Max  |          |
| 4                 | Innut to non variatored output                                    | C4 25 pF                 | IVIIII      | 7.5 | IVIIII   | 10.0 | IVIIII | 15.0 |          |
| t <sub>PD1</sub>  | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF |             | 7.5 |          | 10.0 |        | 15.0 | ns<br>ns |
| t <sub>SU</sub>   | Global clock setup time                                           |                          | 3.9         |     | 7.0      |      | 11.0   |      | ns       |
| t <sub>H</sub>    | Global clock hold time                                            |                          | 0.0         |     | 0.0      |      | 0.0    |      | ns       |
| t <sub>FSU</sub>  | Global clock setup time of fast input                             |                          | 3.0         |     | 3.0      |      | 3.0    |      | ns       |
| t <sub>FH</sub>   | Global clock hold time of fast input                              |                          | 0.0         |     | 0.5      |      | 0.0    |      | ns       |
| t <sub>CO1</sub>  | Global clock to output delay                                      | C1 = 35 pF               |             | 4.7 |          | 5.0  |        | 8.0  | ns       |
| t <sub>CH</sub>   | Global clock high time                                            |                          | 3.0         |     | 4.0      |      | 5.0    |      | ns       |
| t <sub>CL</sub>   | Global clock low time                                             |                          | 3.0         |     | 4.0      |      | 5.0    |      | ns       |
| t <sub>ASU</sub>  | Array clock setup time                                            |                          | 0.8         |     | 2.0      |      | 4.0    |      | ns       |
| t <sub>AH</sub>   | Array clock hold time                                             |                          | 1.9         |     | 3.0      |      | 4.0    |      | ns       |
| t <sub>ACO1</sub> | Array clock to output delay                                       | C1 = 35 pF               |             | 7.8 |          | 10.0 |        | 15.0 | ns       |
| t <sub>ACH</sub>  | Array clock high time                                             |                          | 3.0         |     | 4.0      |      | 6.0    |      | ns       |
| t <sub>ACL</sub>  | Array clock low time                                              |                          | 3.0         |     | 4.0      |      | 6.0    |      | ns       |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                          | (2)                      | 3.0         |     | 4.0      |      | 6.0    |      | ns       |
| t <sub>ODH</sub>  | Output data hold time after clock                                 | C1 = 35 pF (3)           | 1.0         |     | 1.0      |      | 1.0    |      | ns       |
| t <sub>CNT</sub>  | Minimum global clock period                                       |                          |             | 7.8 |          | 10.0 |        | 13.0 | ns       |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                           | (4)                      | 128.2       |     | 100.0    |      | 76.9   |      | MHz      |
| t <sub>ACNT</sub> | Minimum array clock period                                        |                          |             | 7.8 |          | 10.0 |        | 13.0 | ns       |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                            | (4)                      | 128.2       |     | 100.0    |      | 76.9   |      | MHz      |
| f <sub>MAX</sub>  | Maximum clock frequency                                           | (5)                      | 166.7       |     | 125.0    |      | 100.0  |      | MHz      |

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|--|
| Device                                                | Α    | В    | С     |  |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)





Figure 15 shows typical supply current versus frequency for MAX 7000S devices.





#### EPM7128S EPM7160S



Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001