Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ### **Applications of Embedded - CPLDs** | Details | | |---------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | EE PLD | | Delay Time tpd(1) Max | 7.5 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | 4 | | Number of Macrocells | 64 | | Number of Gates | 1250 | | Number of I/O | 36 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.59x16.59) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7064lc44-7 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest - Programming support - Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices - The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices # General Description The MAX 7000 family of high-density, high-performance PLDs is based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 3 for available speed grades. | Device | Speed Grade | | | | | | | | | | | |----------|-------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|--| | | -5 | -6 | -7 | -10P | -10 | -12P | -12 | -15 | -15T | -20 | | | EPM7032 | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | EPM7032S | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | | | | | | EPM7064 | | <b>✓</b> | <b>✓</b> | | ~ | | <b>✓</b> | <b>✓</b> | | | | | EPM7064S | <b>✓</b> | <b>✓</b> | <b>✓</b> | | ~ | | | | | | | | EPM7096 | | | <b>✓</b> | | ~ | | <b>✓</b> | <b>✓</b> | | | | | EPM7128E | | | <b>✓</b> | <b>✓</b> | ~ | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | EPM7128S | | <b>✓</b> | <b>✓</b> | | ~ | | | <b>✓</b> | | | | | EPM7160E | | | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | EPM7160S | | <b>✓</b> | <b>✓</b> | | ~ | | | <b>✓</b> | | | | | EPM7192E | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | EPM7192S | | | <b>✓</b> | | <b>✓</b> | | | <b>✓</b> | | | | | EPM7256E | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | EPM7256S | | | <b>✓</b> | | <b>✓</b> | | | <b>✓</b> | | | | The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate. In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4. | Table 4. MAX 7000 Device Feat | ures | | | |---------------------------------|-------------------------------|-----------------------------|-----------------------------| | Feature | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices | | ISP via JTAG interface | | | ✓ | | JTAG BST circuitry | | | <b>√</b> (1) | | Open-drain output option | | | <b>✓</b> | | Fast input registers | | <b>✓</b> | ✓ | | Six global output enables | | <b>✓</b> | ✓ | | Two global clocks | | ✓ | ✓ | | Slew-rate control | | <b>✓</b> | ✓ | | MultiVolt interface (2) | ✓ | <b>✓</b> | <b>✓</b> | | Programmable register | ✓ | <b>✓</b> | ✓ | | Parallel expanders | <b>✓</b> | ✓ | ✓ | | Shared expanders | <b>✓</b> | <b>✓</b> | <b>✓</b> | | Power-saving mode | ✓ | ✓ | ✓ | | Security bit | ✓ | ✓ | ✓ | | PCI-compliant devices available | ✓ | ✓ | ✓ | #### Notes: - (1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only. - (2) The MultiVolt I/O interface is not available in 44-pin packages. The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices. Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by $2 \times t_{PEXP}$ . Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell. Figure 6. Parallel Expanders Unused product terms in a macrocell can be allocated to a neighboring macrocell. ### **Programming Times** The time required to implement each of the six programming stages can be broken into the following two elements: - A pulse time to erase, program, or read the EEPROM cells. - A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device. By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device. ### Programming a Single MAX 7000S Device The time required to program a single MAX 7000S device in-system can be calculated from the following formula: $$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$ where: $t_{PROG}$ = Programming time $t_{PPULSE}$ = Sum of the fixed times to erase, program, and verify the EEPROM cells $Cycle_{PTCK}$ = Number of TCK cycles to program a device = TCK frequency The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula: $$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$ where: $t_{VER}$ = Verify time $t_{VPULSE}$ = Sum of the fixed times to verify the EEPROM cells $Cycle_{VTCK}$ = Number of TCK cycles to verify a device The programming times described in Tables 6 through 8 are associated with the worst-case method using the enhanced ISP algorithm. | Table 6. MAX 7000S t <sub>PU</sub> | able 6. MAX 7000S t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values | | | | | | | | | | | |------------------------------------|--------------------------------------------------------------------|-----------------------|--------------------------|-----------------------|--|--|--|--|--|--|--| | Device | Progra | ımming | Stand-Alone Verification | | | | | | | | | | | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> | | | | | | | | | EPM7032S | 4.02 | 342,000 | 0.03 | 200,000 | | | | | | | | | EPM7064S | 4.50 | 504,000 | 0.03 | 308,000 | | | | | | | | | EPM7128S | 5.11 | 832,000 | 0.03 | 528,000 | | | | | | | | | EPM7160S | 5.35 | 1,001,000 | 0.03 | 640,000 | | | | | | | | | EPM7192S | 5.71 | 1,192,000 | 0.03 | 764,000 | | | | | | | | | EPM7256S | 6.43 | 1,603,000 | 0.03 | 1,024,000 | | | | | | | | Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies. | Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies | | | | | | | | | | |-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------| | Device | | | | f | TCK | | | | Units | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | EPM7032S | 4.06 | 4.09 | 4.19 | 4.36 | 4.71 | 5.73 | 7.44 | 10.86 | s | | EPM7064S | 4.55 | 4.60 | 4.76 | 5.01 | 5.51 | 7.02 | 9.54 | 14.58 | S | | EPM7128S | 5.19 | 5.27 | 5.52 | 5.94 | 6.77 | 9.27 | 13.43 | 21.75 | S | | EPM7160S | 5.45 | 5.55 | 5.85 | 6.35 | 7.35 | 10.35 | 15.36 | 25.37 | S | | EPM7192S | 5.83 | 5.95 | 6.30 | 6.90 | 8.09 | 11.67 | 17.63 | 29.55 | S | | EPM7256S | 6.59 | 6.75 | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S | | Table 8. MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies | | | | | | | | | | | |----------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--| | Device | | | | 1 | тск | | | | Units | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | EPM7032S | 0.05 | 0.07 | 0.13 | 0.23 | 0.43 | 1.03 | 2.03 | 4.03 | s | | | EPM7064S | 0.06 | 0.09 | 0.18 | 0.34 | 0.64 | 1.57 | 3.11 | 6.19 | S | | | EPM7128S | 0.08 | 0.14 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31 | 10.59 | S | | | EPM7160S | 0.09 | 0.16 | 0.35 | 0.67 | 1.31 | 3.23 | 6.43 | 12.83 | S | | | EPM7192S | 0.11 | 0.18 | 0.41 | 0.79 | 1.56 | 3.85 | 7.67 | 15.31 | S | | | EPM7256S | 0.13 | 0.24 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S | | # Programmable Speed/Power Control MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency. The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , and $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters. ## Output Configuration MAX 7000 device outputs can be programmed to meet a variety of system-level requirements. ### MultiVolt I/O Interface MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V $V_{\rm CCINT}$ level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs. The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When $V_{\rm CCIO}$ is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels lower than 4.75 V incur a nominally greater timing delay of $t_{\rm OD2}$ instead of $t_{\rm OD1}$ . ### Open-Drain Output Option (MAX 7000S Devices Only) MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane. Figure 9 shows the timing requirements for the JTAG signals. Table 12 shows the JTAG timing parameters and values for MAX 7000S devices. | Table 1 | 2. JTAG Timing Parameters & Values for MAX 70 | 00S De | vices | | |-------------------|------------------------------------------------|--------|-------|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*). ## **Design Security** All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed. ## **Generic Testing** Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow. ### Figure 10. MAX 7000 AC Test Conditions Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs. ## QFP Carrier & Development Socket MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress. For detailed information and carrier dimensions, refer to the *QFP Carrier & Development Socket Data Sheet*. MAX 7000S devices are not shipped in carriers. # Operating Conditions Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices. | Table 1 | 3. MAX 7000 5.0-V Device Abso | plute Maximum Ratings Note (1) | | | | |------------------|-------------------------------|------------------------------------|------|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | V <sub>CC</sub> | Supply voltage | With respect to ground (2) | -2.0 | 7.0 | V | | VI | DC input voltage | | -2.0 | 7.0 | V | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | TJ | Junction temperature | Ceramic packages, under bias | | 150 | °C | | | | PQFP and RQFP packages, under bias | | 135 | °C | | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------|-----------------------------------------------------|--------------------|----------------|--------------------------|------| | V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5) | 4.75<br>(4.50) | 5.25<br>(5.50) | V | | V <sub>CCIO</sub> | Supply voltage for output drivers, 5.0-V operation | (3), (4) | 4.75<br>(4.50) | 5.25<br>(5.50) | V | | | Supply voltage for output drivers, 3.3-V operation | (3), (4), (6) | 3.00<br>(3.00) | 3.60<br>(3.60) | V | | V <sub>CCISP</sub> | Supply voltage during ISP | (7) | 4.75 | 5.25 | V | | V <sub>I</sub> | Input voltage | | -0.5 (8) | V <sub>CCINT</sub> + 0.5 | V | | Vo | Output voltage | | 0 | V <sub>CCIO</sub> | V | | T <sub>A</sub> | Ambient temperature | For commercial use | 0 | 70 | °C | | | | For industrial use | -40 | 85 | °C | | TJ | Junction temperature | For commercial use | 0 | 90 | °C | | | | For industrial use | -40 | 105 | ° C | | t <sub>R</sub> | Input rise time | | | 40 | ns | | t <sub>F</sub> | Input fall time | | | 40 | ns | | Table 2 | 5. MAX 7000 & MAX 7000E | External Timing I | Paramete | ers / | lote (1) | | | | | |-------------------|------------------------------------------|-------------------|----------|-------|----------|-------|------|------|------| | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | | | | | - | 15 | -1 | 5T | -2 | 20 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 15.0 | | 15.0 | | 20.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 15.0 | | 15.0 | | 20.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 11.0 | | 11.0 | | 12.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 3.0 | | - | | 5.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.0 | | - | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 8.0 | | 8.0 | | 12.0 | ns | | t <sub>CH</sub> | Global clock high time | | 5.0 | | 6.0 | | 6.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 5.0 | | 6.0 | | 6.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 15.0 | | 15.0 | | 20.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 6.0 | | 6.5 | | 8.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 6.0 | | 6.5 | | 8.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 6.0 | | 6.5 | | 8.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 13.0 | | 13.0 | | 16.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 76.9 | | 76.9 | | 62.5 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 13.0 | | 13.0 | | 16.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 76.9 | | 76.9 | | 62.5 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 100 | | 83.3 | _ | 83.3 | _ | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------------------------------------------------------|----------------|-----|------|-------|-------|-----|------|------| | | | | - | 15 | -1 | 5T | -2 | 20 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>FIN</sub> | Fast input delay | (2) | | 2.0 | | _ | | 4.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 8.0 | | 10.0 | | 9.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.0 | | 2.0 | ns | | t <sub>LAD</sub> | Logic array delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 3.0 | | _ | | 4.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 5.0 | | - | | 6.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 8.0 | | - | | 9.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 6.0 | | 6.0 | | 10.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 7.0 | | - | | 11.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 10.0 | | - | | 14.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 6.0 | | 6.0 | | 10.0 | ns | | t <sub>SU</sub> | Register setup time | | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 2.0 | | - | | 4.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | (2) | 2.0 | | - | | 3.0 | | ns | | t <sub>RD</sub> | Register delay | | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>EN</sub> | Register enable time | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.0 | | 3.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>PIA</sub> | PIA delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 13.0 | | 15.0 | | 15.0 | ns | Tables 31 and 32 show the EPM7128S AC operating conditions. | Table 3 | 11. EPM7128\$ External Time | ing Parameters | : No | te (1) | | | | | | | | |-------------------|------------------------------------------|----------------|-------------|--------|-------|-----|-------|------|-------|------|-----| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | | -6 | | -7 | | -10 | | -1 | 15 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 6.0 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.0 | | 4.5 | | 5.0 | | 8.0 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 3.0 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.0 | | 5.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.5 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.8 | | 8.0 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 147.1 | | 125.0 | | 100.0 | | 76.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.8 | | 8.0 | | 10.0 | | 13.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 147.1 | | 125.0 | | 100.0 | | 76.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 166.7 | | 125.0 | | 100.0 | | MHz | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 33 and 34 show the EPM7160S AC operating conditions. | Table 3 | Table 33. EPM7160S External Timing Parameters (Part 1 of 2) Note (1) Symbol Parameter Conditions Speed Grade Unit | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------|----------------|-------------|-----|-------|-----|-------|------|------|------|-----| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | Unit | | | | | | -6 | | -7 | | -10 | | -15 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 4.2 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.9 | | 4.8 | | 5 | | 8 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 1.1 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.7 | | 2.1 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.4 | | 7.9 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | Table 39. MAX 7000 I <sub>CC</sub> Equation Constants | | | | | | | | | | | |-------------------------------------------------------|------|------|-------|--|--|--|--|--|--|--| | Device | Α | В | С | | | | | | | | | EPM7032 | 1.87 | 0.52 | 0.144 | | | | | | | | | EPM7064 | 1.63 | 0.74 | 0.144 | | | | | | | | | EPM7096 | 1.63 | 0.74 | 0.144 | | | | | | | | | EPM7128E | 1.17 | 0.54 | 0.096 | | | | | | | | | EPM7160E | 1.17 | 0.54 | 0.096 | | | | | | | | | EPM7192E | 1.17 | 0.54 | 0.096 | | | | | | | | | EPM7256E | 1.17 | 0.54 | 0.096 | | | | | | | | | EPM7032S | 0.93 | 0.40 | 0.040 | | | | | | | | | EPM7064S | 0.93 | 0.40 | 0.040 | | | | | | | | | EPM7128S | 0.93 | 0.40 | 0.040 | | | | | | | | | EPM7160S | 0.93 | 0.40 | 0.040 | | | | | | | | | EPM7192S | 0.93 | 0.40 | 0.040 | | | | | | | | | EPM7256S | 0.93 | 0.40 | 0.040 | | | | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 15 shows typical supply current versus frequency for MAX 7000S devices. ### EPM7128S EPM7160S Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices. Figure 16. 44-Pin Package Pin-Out Diagram Package outlines not drawn to scale. ### Notes: - (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. ### Figure 18. 84-Pin Package Pin-Out Diagram Package outline not drawn to scale. ### Notes: - (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices. - (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (3) JTAG ports are available in MAX 7000S devices only. # Revision History The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7: ### Version 6.7 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.7: Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor. ### Version 6.6 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.6: - Added Tables 6 through 8. - Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18. ### Version 6.5 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.5: Updated text on page 16. ### Version 6.4 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.4: Added Note (5) on page 28. ### Version 6.3 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.3: ■ Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. I.S. EN ISO 9001