



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | EE PLD                                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                              |
| Number of Logic Elements/Blocks | 4                                                          |
| Number of Macrocells            | 64                                                         |
| Number of Gates                 | 1250                                                       |
| Number of I/O                   | 68                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 84-LCC (J-Lead)                                            |
| Supplier Device Package         | 84-PLCC (29.31x29.31)                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064lc84-7mm |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest
- Programming support
  - Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices
  - The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices

# General Description

The MAX 7000 family of high-density, high-performance PLDs is based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 3 for available speed grades.

| Device   | Speed Grade |          |          |          |          |          |          |          |          |          |  |
|----------|-------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|--|
|          | -5          | -6       | -7       | -10P     | -10      | -12P     | -12      | -15      | -15T     | -20      |  |
| EPM7032  |             | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          |  |
| EPM7032S | <b>✓</b>    | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |          |          |          |          |          |  |
| EPM7064  |             | <b>✓</b> | <b>✓</b> |          | ~        |          | <b>✓</b> | <b>✓</b> |          |          |  |
| EPM7064S | <b>✓</b>    | <b>✓</b> | <b>✓</b> |          | ~        |          |          |          |          |          |  |
| EPM7096  |             |          | <b>✓</b> |          | ~        |          | <b>✓</b> | <b>✓</b> |          |          |  |
| EPM7128E |             |          | <b>✓</b> | <b>✓</b> | ~        |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7128S |             | <b>✓</b> | <b>✓</b> |          | ~        |          |          | <b>✓</b> |          |          |  |
| EPM7160E |             |          |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7160S |             | <b>✓</b> | <b>✓</b> |          | ~        |          |          | <b>✓</b> |          |          |  |
| EPM7192E |             |          |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7192S |             |          | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |
| EPM7256E |             |          |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7256S |             |          | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

## **Macrocells**

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell





Figure 4 shows a MAX 7000E and MAX 7000S device macrocell.

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

## Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 7. PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{\rm CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

#### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

# Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |

# **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



# QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*).

## Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

| Table 2           | 23. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | <b>eters</b> Note | e (1)       |        |      |     |  |  |
|-------------------|------------------------------------------|--------------------|-------------------|-------------|--------|------|-----|--|--|
| Symbol            | Parameter                                | Conditions         |                   | Speed Grade |        |      |     |  |  |
|                   |                                          |                    | MAX 700           | 0E (-12P)   | MAX 70 |      |     |  |  |
|                   |                                          |                    | Min               | Max         | Min    | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |                   | 12.0        |        | 12.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |                   | 12.0        |        | 12.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0               |             | 10.0   |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0               |             | 0.0    |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0               |             | 3.0    |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.0               |             | 0.0    |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |                   | 6.0         |        | 6.0  | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0               |             | 4.0    |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0               |             | 4.0    |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 3.0               |             | 4.0    |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 4.0               |             | 4.0    |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |                   | 12.0        |        | 12.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 5.0               |             | 5.0    |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 5.0               |             | 5.0    |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 5.0               |             | 5.0    |      | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0               |             | 1.0    |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |                   | 11.0        |        | 11.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 90.9              |             | 90.9   |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |                   | 11.0        |        | 11.0 | ns  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 90.9              |             | 90.9   |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0             |             | 125.0  |      | MHz |  |  |

| Table 3          | 4. EPM7160S Internal Til | ming Parameters | (Part         | 2 of 2) | No  | te (1) |       |      |     |      |      |
|------------------|--------------------------|-----------------|---------------|---------|-----|--------|-------|------|-----|------|------|
| Symbol           | Parameter                | Conditions      |               |         |     | Speed  | Grade |      |     |      | Unit |
|                  |                          |                 | -6 -7 -10 -15 |         |     |        |       | 15   |     |      |      |
|                  |                          |                 | Min           | Max     | Min | Max    | Min   | Max  | Min | Max  |      |
| t <sub>CLR</sub> | Register clear time      |                 |               | 2.4     |     | 3.0    |       | 3.0  |     | 4.0  | ns   |
| t <sub>PIA</sub> | PIA delay                | (7)             |               | 1.6     |     | 2.0    |       | 1.0  |     | 2.0  | ns   |
| t <sub>LPA</sub> | Low-power adder          | (8)             |               | 11.0    |     | 10.0   |       | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 3          | Table 35. EPM7192S External Timing Parameters (Part 1 of 2)   Note (1) |            |             |     |     |      |      |      |    |  |  |
|------------------|------------------------------------------------------------------------|------------|-------------|-----|-----|------|------|------|----|--|--|
| Symbol           | Parameter                                                              | Conditions | Speed Grade |     |     |      |      |      |    |  |  |
|                  |                                                                        |            | -           | -7  |     | -10  |      | 15   |    |  |  |
|                  |                                                                        |            | Min         | Max | Min | Max  | Min  | Max  |    |  |  |
| t <sub>PD1</sub> | Input to non-registered output                                         | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>PD2</sub> | I/O input to non-registered output                                     | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |
| t <sub>SU</sub>  | Global clock setup time                                                |            | 4.1         |     | 7.0 |      | 11.0 |      | ns |  |  |
| t <sub>H</sub>   | Global clock hold time                                                 |            | 0.0         |     | 0.0 |      | 0.0  |      | ns |  |  |
| t <sub>FSU</sub> | Global clock setup time of fast input                                  |            | 3.0         |     | 3.0 |      | 3.0  |      | ns |  |  |
| t <sub>FH</sub>  | Global clock hold time of fast input                                   |            | 0.0         |     | 0.5 |      | 0.0  |      | ns |  |  |
| t <sub>CO1</sub> | Global clock to output delay                                           | C1 = 35 pF |             | 4.7 |     | 5.0  |      | 8.0  | ns |  |  |
| t <sub>CH</sub>  | Global clock high time                                                 |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>CL</sub>  | Global clock low time                                                  |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |
| t <sub>ASU</sub> | Array clock setup time                                                 |            | 1.0         |     | 2.0 |      | 4.0  |      | ns |  |  |

| Table 3           | 35. EPM71928 External Timi               | ing Parameters (F | art 2 of 2  | ?) No | ote (1) |      |       |      |     |
|-------------------|------------------------------------------|-------------------|-------------|-------|---------|------|-------|------|-----|
| Symbol            | Parameter                                | Conditions        | Speed Grade |       |         |      |       |      |     |
|                   |                                          |                   | -           | -7    |         | -10  |       | -15  |     |
|                   |                                          |                   | Min         | Max   | Min     | Max  | Min   | Max  |     |
| t <sub>AH</sub>   | Array clock hold time                    |                   | 1.8         |       | 3.0     |      | 4.0   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF        |             | 7.8   |         | 10.0 |       | 15.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 3.0         |       | 4.0     |      | 6.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 3.0         |       | 4.0     |      | 6.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)               | 3.0         |       | 4.0     |      | 6.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3)    | 1.0         |       | 1.0     |      | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              |                   |             | 8.0   |         | 10.0 |       | 13.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)               | 125.0       |       | 100.0   |      | 76.9  |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               |                   |             | 8.0   |         | 10.0 |       | 13.0 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)               | 125.0       |       | 100.0   |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)               | 166.7       |       | 125.0   |      | 100.0 |      | MHz |

| Table 3           | 6. EPM7192\$ Internal Tim      | ing Parameters (Pai | t 1 of 2)   | Note | (1) |     |     |      |    |  |
|-------------------|--------------------------------|---------------------|-------------|------|-----|-----|-----|------|----|--|
| Symbol            | Parameter                      | Conditions          | Speed Grade |      |     |     |     |      |    |  |
|                   |                                |                     | -7          |      | -10 |     | -15 |      |    |  |
|                   |                                |                     | Min         | Max  | Min | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay     |                     |             | 0.3  |     | 0.5 |     | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                     |             | 0.3  |     | 0.5 |     | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay               |                     |             | 3.2  |     | 1.0 |     | 2.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay          |                     |             | 4.2  |     | 5.0 |     | 8.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay        |                     |             | 1.2  |     | 0.8 |     | 1.0  | ns |  |
| $t_{LAD}$         | Logic array delay              |                     |             | 3.1  |     | 5.0 |     | 6.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay      |                     |             | 3.1  |     | 5.0 |     | 6.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay   |                     |             | 0.9  |     | 2.0 |     | 3.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF          |             | 0.5  |     | 1.5 |     | 4.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6)      |             | 1.0  |     | 2.0 |     | 5.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF          |             | 5.5  |     | 5.5 |     | 7.0  | ns |  |
| $t_{ZX1}$         | Output buffer enable delay     | C1 = 35 pF          |             | 4.0  |     | 5.0 |     | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6)      |             | 4.5  |     | 5.5 |     | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF          |             | 9.0  |     | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF           |             | 4.0  |     | 5.0 |     | 6.0  | ns |  |
| t <sub>SU</sub>   | Register setup time            |                     | 1.1         |      | 2.0 |     | 4.0 |      | ns |  |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                                                         | Conditions               | Speed Grade |     |        |      |        |      |          |
|-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|--------|------|--------|------|----------|
| Oymboi            | i arameter                                                        | Conditions               | _           | 7   | -1     | -15  |        | Unit |          |
|                   |                                                                   |                          | Min         | Max | Min    | Max  | Min    | Max  |          |
| 4                 | Innut to non variatored output                                    | C4 25 pF                 | IVIIII      | 7.5 | IVIIII | 10.0 | IVIIII | 15.0 |          |
| t <sub>PD1</sub>  | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF |             | 7.5 |        | 10.0 |        | 15.0 | ns<br>ns |
| t <sub>SU</sub>   | Global clock setup time                                           |                          | 3.9         |     | 7.0    |      | 11.0   |      | ns       |
| t <sub>H</sub>    | Global clock hold time                                            |                          | 0.0         |     | 0.0    |      | 0.0    |      | ns       |
| t <sub>FSU</sub>  | Global clock setup time of fast input                             |                          | 3.0         |     | 3.0    |      | 3.0    |      | ns       |
| t <sub>FH</sub>   | Global clock hold time of fast input                              |                          | 0.0         |     | 0.5    |      | 0.0    |      | ns       |
| t <sub>CO1</sub>  | Global clock to output delay                                      | C1 = 35 pF               |             | 4.7 |        | 5.0  |        | 8.0  | ns       |
| t <sub>CH</sub>   | Global clock high time                                            |                          | 3.0         |     | 4.0    |      | 5.0    |      | ns       |
| t <sub>CL</sub>   | Global clock low time                                             |                          | 3.0         |     | 4.0    |      | 5.0    |      | ns       |
| t <sub>ASU</sub>  | Array clock setup time                                            |                          | 0.8         |     | 2.0    |      | 4.0    |      | ns       |
| t <sub>AH</sub>   | Array clock hold time                                             |                          | 1.9         |     | 3.0    |      | 4.0    |      | ns       |
| t <sub>ACO1</sub> | Array clock to output delay                                       | C1 = 35 pF               |             | 7.8 |        | 10.0 |        | 15.0 | ns       |
| t <sub>ACH</sub>  | Array clock high time                                             |                          | 3.0         |     | 4.0    |      | 6.0    |      | ns       |
| t <sub>ACL</sub>  | Array clock low time                                              |                          | 3.0         |     | 4.0    |      | 6.0    |      | ns       |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                          | (2)                      | 3.0         |     | 4.0    |      | 6.0    |      | ns       |
| t <sub>ODH</sub>  | Output data hold time after clock                                 | C1 = 35 pF (3)           | 1.0         |     | 1.0    |      | 1.0    |      | ns       |
| t <sub>CNT</sub>  | Minimum global clock period                                       |                          |             | 7.8 |        | 10.0 |        | 13.0 | ns       |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                           | (4)                      | 128.2       |     | 100.0  |      | 76.9   |      | MHz      |
| t <sub>ACNT</sub> | Minimum array clock period                                        |                          |             | 7.8 |        | 10.0 |        | 13.0 | ns       |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                            | (4)                      | 128.2       |     | 100.0  |      | 76.9   |      | MHz      |
| f <sub>MAX</sub>  | Maximum clock frequency                                           | (5)                      | 166.7       |     | 125.0  |      | 100.0  |      | MHz      |

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|----|
|                   |                                   |                | -7          |      | -10 |      | -1  | 15   |    |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  | 1  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.3  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.3  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 3.4  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.9  |     | 5.0  |     | 8.0  | ns |
| $t_{PEXP}$        | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 1.0  | ns |
| $t_{LAD}$         | Logic array delay                 |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.8  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.5  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 1.0  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.5  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.1         |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.6         |      | 3.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4         |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 1.0 |      | ns |
| $t_{RD}$          | Register delay                    |                |             | 1.1  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.1  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.9  |     | 5.0  |     | 6.0  | ns |
| $t_{EN}$          | Register enable time              |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.8  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.7  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.7  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 3.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 10.0 | İ   | 11.0 |     | 13.0 | ns |

| Table 39. MAX 7000 I <sub>CC</sub> E | quation Constants |      |       |
|--------------------------------------|-------------------|------|-------|
| Device                               | Α                 | В    | С     |
| EPM7032                              | 1.87              | 0.52 | 0.144 |
| EPM7064                              | 1.63              | 0.74 | 0.144 |
| EPM7096                              | 1.63              | 0.74 | 0.144 |
| EPM7128E                             | 1.17              | 0.54 | 0.096 |
| EPM7160E                             | 1.17              | 0.54 | 0.096 |
| EPM7192E                             | 1.17              | 0.54 | 0.096 |
| EPM7256E                             | 1.17              | 0.54 | 0.096 |
| EPM7032S                             | 0.93              | 0.40 | 0.040 |
| EPM7064S                             | 0.93              | 0.40 | 0.040 |
| EPM7128S                             | 0.93              | 0.40 | 0.040 |
| EPM7160S                             | 0.93              | 0.40 | 0.040 |
| EPM7192S                             | 0.93              | 0.40 | 0.040 |
| EPM7256S                             | 0.93              | 0.40 | 0.040 |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 14 shows typical supply current versus frequency for MAX 7000 devices.

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 1 of 2)



#### EPM7096



### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



#### Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.

