



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                              |
|---------------------------------|--------------------------------------------------------------|
| Product Status                  | Obsolete                                                     |
| Programmable Type               | EE PLD                                                       |
| Delay Time tpd(1) Max           | 15 ns                                                        |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                |
| Number of Logic Elements/Blocks | 4                                                            |
| Number of Macrocells            | 64                                                           |
| Number of Gates                 | 1250                                                         |
| Number of I/O                   | 68                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 100-BQFP                                                     |
| Supplier Device Package         | 100-PQFP (20x14)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064qc100-15mm |
|                                 |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | AX 7000            | ) Maxim            | um Use             | r I/O Pii          | ıs N               | ote (1)             |                     |                     |                    |                    |                     |                     |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device      | 44-<br>Pin<br>PLCC | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032     | 36                 | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S    | 36                 |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064     | 36                 |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S    | 36                 |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096     |                    |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E    |                    |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S    |                    |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E    |                    |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S    |                    |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E    |                    |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S    |                    |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E    |                    |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S    |                    |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

#### Notes:

- When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.
- (2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the Operating Requirements for Altera Devices Data Sheet.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

Figure 8. I/O Control Block of MAX 7000 Devices

### EPM7032, EPM7064 & EPM7096 Devices



### MAX 7000E & MAX 7000S Devices



#### Note:

(1) The open-drain output option is available only in MAX 7000S devices.

The programming times described in Tables 6 through 8 are associated with the worst-case method using the enhanced ISP algorithm.

| Table 6. MAX 7000S t <sub>PU</sub> | able 6. MAX 7000S t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values |                       |                         |                       |  |  |  |  |  |  |  |
|------------------------------------|--------------------------------------------------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--|--|--|--|
| Device                             | Progra                                                             | ımming                | Stand-Alone             | Verification          |  |  |  |  |  |  |  |
|                                    | t <sub>PPULSE</sub> (s)                                            | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> |  |  |  |  |  |  |  |
| EPM7032S                           | 4.02                                                               | 342,000               | 0.03                    | 200,000               |  |  |  |  |  |  |  |
| EPM7064S                           | 4.50                                                               | 504,000               | 0.03                    | 308,000               |  |  |  |  |  |  |  |
| EPM7128S                           | 5.11                                                               | 832,000               | 0.03                    | 528,000               |  |  |  |  |  |  |  |
| EPM7160S                           | 5.35                                                               | 1,001,000             | 0.03                    | 640,000               |  |  |  |  |  |  |  |
| EPM7192S                           | 5.71                                                               | 1,192,000             | 0.03                    | 764,000               |  |  |  |  |  |  |  |
| EPM7256S                           | 6.43                                                               | 1,603,000             | 0.03                    | 1,024,000             |  |  |  |  |  |  |  |

Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies.

| Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |  |
|-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--|
| Device                                                                              |        |       |       | f     | TCK     |         |         |        | Units |  |
|                                                                                     | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |  |
| EPM7032S                                                                            | 4.06   | 4.09  | 4.19  | 4.36  | 4.71    | 5.73    | 7.44    | 10.86  | s     |  |
| EPM7064S                                                                            | 4.55   | 4.60  | 4.76  | 5.01  | 5.51    | 7.02    | 9.54    | 14.58  | S     |  |
| EPM7128S                                                                            | 5.19   | 5.27  | 5.52  | 5.94  | 6.77    | 9.27    | 13.43   | 21.75  | S     |  |
| EPM7160S                                                                            | 5.45   | 5.55  | 5.85  | 6.35  | 7.35    | 10.35   | 15.36   | 25.37  | S     |  |
| EPM7192S                                                                            | 5.83   | 5.95  | 6.30  | 6.90  | 8.09    | 11.67   | 17.63   | 29.55  | S     |  |
| EPM7256S                                                                            | 6.59   | 6.75  | 7.23  | 8.03  | 9.64    | 14.45   | 22.46   | 38.49  | S     |  |

| Table 8. MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies |        |       |       |       |         |         |         |        |       |  |
|----------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--|
| Device                                                                                 |        |       |       | 1     | тск     |         |         |        | Units |  |
|                                                                                        | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz |       |  |
| EPM7032S                                                                               | 0.05   | 0.07  | 0.13  | 0.23  | 0.43    | 1.03    | 2.03    | 4.03   | s     |  |
| EPM7064S                                                                               | 0.06   | 0.09  | 0.18  | 0.34  | 0.64    | 1.57    | 3.11    | 6.19   | S     |  |
| EPM7128S                                                                               | 0.08   | 0.14  | 0.29  | 0.56  | 1.09    | 2.67    | 5.31    | 10.59  | S     |  |
| EPM7160S                                                                               | 0.09   | 0.16  | 0.35  | 0.67  | 1.31    | 3.23    | 6.43    | 12.83  | S     |  |
| EPM7192S                                                                               | 0.11   | 0.18  | 0.41  | 0.79  | 1.56    | 3.85    | 7.67    | 15.31  | S     |  |
| EPM7256S                                                                               | 0.13   | 0.24  | 0.54  | 1.06  | 2.08    | 5.15    | 10.27   | 20.51  | S     |  |

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters.

# Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

### MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V  $V_{\rm CCINT}$  level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When  $V_{\rm CCIO}$  is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels lower than 4.75 V incur a nominally greater timing delay of  $t_{\rm OD2}$  instead of  $t_{\rm OD1}$ .

### Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |



Figure 9 shows the timing requirements for the JTAG signals.

Table 12 shows the JTAG timing parameters and values for MAX 7000S devices.

| Table 1           | 2. JTAG Timing Parameters & Values for MAX 70  | 00S De | vices |      |
|-------------------|------------------------------------------------|--------|-------|------|
| Symbol            | Parameter                                      | Min    | Max   | Unit |
| t <sub>JCP</sub>  | TCK clock period                               | 100    |       | ns   |
| t <sub>JCH</sub>  | TCK clock high time                            | 50     |       | ns   |
| t <sub>JCL</sub>  | TCK clock low time                             | 50     |       | ns   |
| t <sub>JPSU</sub> | JTAG port setup time                           | 20     |       | ns   |
| t <sub>JPH</sub>  | JTAG port hold time                            | 45     |       | ns   |
| t <sub>JPCO</sub> | JTAG port clock to output                      |        | 25    | ns   |
| t <sub>JPZX</sub> | JTAG port high impedance to valid output       |        | 25    | ns   |
| t <sub>JPXZ</sub> | JTAG port valid output to high impedance       |        | 25    | ns   |
| t <sub>JSSU</sub> | Capture register setup time                    | 20     |       | ns   |
| t <sub>JSH</sub>  | Capture register hold time                     | 45     |       | ns   |
| t <sub>JSCO</sub> | Update register clock to output                |        | 25    | ns   |
| t <sub>JSZX</sub> | Update register high impedance to valid output |        | 25    | ns   |
| t <sub>JSXZ</sub> | Update register valid output to high impedance |        | 25    | ns   |



For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*).

# **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

#### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



# QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier & Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

# Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

| Table 1          | Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings Note (1) |                                    |      |     |      |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------|------------------------------------|------|-----|------|--|--|--|--|--|--|
| Symbol           | Parameter                                                         | Conditions                         | Min  | Max | Unit |  |  |  |  |  |  |
| V <sub>CC</sub>  | Supply voltage                                                    | With respect to ground (2)         | -2.0 | 7.0 | V    |  |  |  |  |  |  |
| VI               | DC input voltage                                                  |                                    | -2.0 | 7.0 | V    |  |  |  |  |  |  |
| I <sub>OUT</sub> | DC output current, per pin                                        |                                    | -25  | 25  | mA   |  |  |  |  |  |  |
| T <sub>STG</sub> | Storage temperature                                               | No bias                            | -65  | 150 | ° C  |  |  |  |  |  |  |
| T <sub>AMB</sub> | Ambient temperature                                               | Under bias                         | -65  | 135 | ° C  |  |  |  |  |  |  |
| TJ               | Junction temperature                                              | Ceramic packages, under bias       |      | 150 | °C   |  |  |  |  |  |  |
|                  |                                                                   | PQFP and RQFP packages, under bias |      | 135 | °C   |  |  |  |  |  |  |

| Symbol             | Parameter                                           | Conditions         | Min            | Max                      | Unit |
|--------------------|-----------------------------------------------------|--------------------|----------------|--------------------------|------|
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5)      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 5.0-V operation  | (3), (4)           | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
|                    | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)      | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           | (7)                | 4.75           | 5.25                     | V    |
| V <sub>I</sub>     | Input voltage                                       |                    | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                      |                    | 0              | V <sub>CCIO</sub>        | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use | 0              | 70                       | °C   |
|                    |                                                     | For industrial use | -40            | 85                       | °C   |
| TJ                 | Junction temperature                                | For commercial use | 0              | 90                       | °C   |
|                    |                                                     | For industrial use | -40            | 105                      | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                    |                | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                    |                | 40                       | ns   |

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*).

### Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

| Table 24          | 4. MAX 7000 & MAX 7000E Int                                                              | ernal Timing Parame | eters Note | e (1)     |       |                        |      |
|-------------------|------------------------------------------------------------------------------------------|---------------------|------------|-----------|-------|------------------------|------|
| Symbol            | Parameter                                                                                | Conditions          |            | Speed     | Grade |                        | Unit |
|                   |                                                                                          |                     | MAX 700    | OE (-12P) |       | 000 (-12)<br>00E (-12) |      |
|                   |                                                                                          |                     | Min        | Max       | Min   | Max                    |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                     |            | 1.0       |       | 2.0                    | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                     |            | 1.0       |       | 2.0                    | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)                 |            | 1.0       |       | 1.0                    | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                     |            | 7.0       |       | 7.0                    | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                     |            | 1.0       |       | 1.0                    | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                     |            | 7.0       |       | 5.0                    | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                     |            | 5.0       |       | 5.0                    | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)                 |            | 2.0       |       | 2.0                    | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF          |            | 1.0       |       | 3.0                    | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7)      |            | 2.0       |       | 4.0                    | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2)      |            | 5.0       |       | 7.0                    | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF          |            | 6.0       |       | 6.0                    | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)      |            | 7.0       |       | 7.0                    | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2)      |            | 10.0      |       | 10.0                   | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF           |            | 6.0       |       | 6.0                    | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                     | 1.0        |           | 4.0   |                        | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                     | 6.0        |           | 4.0   |                        | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)                 | 4.0        |           | 2.0   |                        | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)                 | 0.0        |           | 2.0   |                        | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                     |            | 2.0       |       | 1.0                    | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                     |            | 2.0       |       | 1.0                    | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                     |            | 5.0       |       | 5.0                    | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                     |            | 7.0       |       | 5.0                    | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                     |            | 2.0       |       | 0.0                    | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                     |            | 4.0       |       | 3.0                    | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                     |            | 4.0       |       | 3.0                    | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                     |            | 1.0       |       | 1.0                    | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)                 |            | 12.0      |       | 12.0                   | ns   |

| Table 2          | Table 28. EPM7032S Internal Timing Parameters Note (1) |            |       |      |     |       |       |      |     |      |      |
|------------------|--------------------------------------------------------|------------|-------|------|-----|-------|-------|------|-----|------|------|
| Symbol           | Parameter                                              | Conditions |       |      |     | Speed | Grade |      |     |      | Unit |
|                  |                                                        |            | -5 -6 |      |     | -     | 7     | -10  |     |      |      |
|                  |                                                        |            | Min   | Max  | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>PIA</sub> | PIA delay                                              | (7)        |       | 1.1  |     | 1.1   |       | 1.4  |     | 1.0  | ns   |
| $t_{LPA}$        | Low-power adder                                        | (8)        |       | 12.0 |     | 10.0  |       | 10.0 |     | 11.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 29 and 30 show the EPM7064S AC operating conditions.

| Table 2          | 9. EPM7064S External Timi             | ing Parameters | (Part | 1 of 2) | No  | nte (1) |       |     |     |      |      |
|------------------|---------------------------------------|----------------|-------|---------|-----|---------|-------|-----|-----|------|------|
| Symbol           | Parameter                             | Conditions     |       |         |     | Speed   | Grade | )   |     |      | Unit |
|                  |                                       |                | -     | 5       | -6  |         | -7    |     | -10 |      |      |
|                  |                                       |                | Min   | Max     | Min | Max     | Min   | Max | Min | Max  |      |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF     |       | 5.0     |     | 6.0     |       | 7.5 |     | 10.0 | ns   |
| t <sub>PD2</sub> | I/O input to non-registered output    | C1 = 35 pF     |       | 5.0     |     | 6.0     |       | 7.5 |     | 10.0 | ns   |
| t <sub>SU</sub>  | Global clock setup time               |                | 2.9   |         | 3.6 |         | 6.0   |     | 7.0 |      | ns   |
| t <sub>H</sub>   | Global clock hold time                |                | 0.0   |         | 0.0 |         | 0.0   |     | 0.0 |      | ns   |
| t <sub>FSU</sub> | Global clock setup time of fast input |                | 2.5   |         | 2.5 |         | 3.0   |     | 3.0 |      | ns   |
| t <sub>FH</sub>  | Global clock hold time of fast input  |                | 0.0   |         | 0.0 |         | 0.5   |     | 0.5 |      | ns   |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF     |       | 3.2     |     | 4.0     |       | 4.5 |     | 5.0  | ns   |
| t <sub>CH</sub>  | Global clock high time                |                | 2.0   |         | 2.5 |         | 3.0   |     | 4.0 |      | ns   |
| t <sub>CL</sub>  | Global clock low time                 |                | 2.0   |         | 2.5 |         | 3.0   |     | 4.0 |      | ns   |
| t <sub>ASU</sub> | Array clock setup time                |                | 0.7   |         | 0.9 |         | 3.0   |     | 2.0 |      | ns   |
| t <sub>AH</sub>  | Array clock hold time                 |                | 1.8   |         | 2.1 |         | 2.0   |     | 3.0 |      | ns   |

| Symbol            | Parameter                         | Conditions     |     |      |     | Speed | Grade | !    |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-----|-------|-------|------|-----|------|------|
|                   |                                   |                | -6  |      | -7  |       | -10   |      | -15 |      |      |
|                   |                                   |                | Min | Max  | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.7  |     | 4.0   |       | 5.0  |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1  |     | 0.8   |       | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{LAC}$         | Logic control array delay         |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7  |     | 2.0   |       | 2.0  |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4  |     | 2.0   |       | 1.5  |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9  |     | 2.5   |       | 2.0  |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4  |     | 7.0   |       | 5.5  |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |     | 4.5   |       | 5.5  |     | 7.0  | ns   |
| $t_{ZX3}$         | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |     | 9.0   |       | 9.0  |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |      | 3.0 |       | 2.0   |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.7 |      | 2.0 |       | 5.0   |      | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |      | 3.0 |       | 3.0   |      | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5 |       | 0.5   |      | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |     | 1.4  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 3.1  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{GLOB}$        | Global control delay              |                |     | 2.0  |     | 1.0   |       | 1.0  |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| $t_{PIA}$         | PIA delay                         | (7)            |     | 1.4  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| $t_{LPA}$         | Low-power adder                   | (8)            |     | 11.0 |     | 10.0  |       | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 33. EPM7160S External Timing Parameters (Part 1 of 2) Note (1) |                                          |                |             |     |       |     |       |      |      |      |     |
|----------------------------------------------------------------------|------------------------------------------|----------------|-------------|-----|-------|-----|-------|------|------|------|-----|
| Symbol                                                               | Parameter                                | Conditions     | Speed Grade |     |       |     |       |      |      |      |     |
|                                                                      |                                          |                | -6          |     | -7    |     | -10   |      | -15  |      |     |
|                                                                      |                                          |                | Min         | Max | Min   | Max | Min   | Max  | Min  | Max  |     |
| t <sub>PD1</sub>                                                     | Input to non-registered output           | C1 = 35 pF     |             | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |
| t <sub>PD2</sub>                                                     | I/O input to non-registered output       | C1 = 35 pF     |             | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |
| t <sub>SU</sub>                                                      | Global clock setup time                  |                | 3.4         |     | 4.2   |     | 7.0   |      | 11.0 |      | ns  |
| t <sub>H</sub>                                                       | Global clock hold time                   |                | 0.0         |     | 0.0   |     | 0.0   |      | 0.0  |      | ns  |
| t <sub>FSU</sub>                                                     | Global clock setup time of fast input    |                | 2.5         |     | 3.0   |     | 3.0   |      | 3.0  |      | ns  |
| t <sub>FH</sub>                                                      | Global clock hold time of fast input     |                | 0.0         |     | 0.0   |     | 0.5   |      | 0.0  |      | ns  |
| t <sub>CO1</sub>                                                     | Global clock to output delay             | C1 = 35 pF     |             | 3.9 |       | 4.8 |       | 5    |      | 8    | ns  |
| t <sub>CH</sub>                                                      | Global clock high time                   |                | 3.0         |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |
| t <sub>CL</sub>                                                      | Global clock low time                    |                | 3.0         |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |
| t <sub>ASU</sub>                                                     | Array clock setup time                   |                | 0.9         |     | 1.1   |     | 2.0   |      | 4.0  |      | ns  |
| t <sub>AH</sub>                                                      | Array clock hold time                    |                | 1.7         |     | 2.1   |     | 3.0   |      | 4.0  |      | ns  |
| t <sub>ACO1</sub>                                                    | Array clock to output delay              | C1 = 35 pF     |             | 6.4 |       | 7.9 |       | 10.0 |      | 15.0 | ns  |
| t <sub>ACH</sub>                                                     | Array clock high time                    |                | 3.0         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>ACL</sub>                                                     | Array clock low time                     |                | 3.0         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>CPPW</sub>                                                    | Minimum pulse width for clear and preset | (2)            | 2.5         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>ODH</sub>                                                     | Output data hold time after clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |     | 1.0   |      | 1.0  |      | ns  |
| t <sub>CNT</sub>                                                     | Minimum global clock period              |                |             | 6.7 |       | 8.2 |       | 10.0 |      | 13.0 | ns  |
| f <sub>CNT</sub>                                                     | Maximum internal global clock frequency  | (4)            | 149.3       |     | 122.0 |     | 100.0 |      | 76.9 |      | MHz |

| Table 35. EPM7192S External Timing Parameters (Part 2 of 2) Note (1) |                                          |                |       |             |       |      |       |      |     |  |  |
|----------------------------------------------------------------------|------------------------------------------|----------------|-------|-------------|-------|------|-------|------|-----|--|--|
| Symbol                                                               | Parameter                                | Conditions     |       | Speed Grade |       |      |       |      |     |  |  |
|                                                                      |                                          |                | -7    |             | -10   |      | -15   |      | 1   |  |  |
|                                                                      |                                          |                | Min   | Max         | Min   | Max  | Min   | Max  |     |  |  |
| t <sub>AH</sub>                                                      | Array clock hold time                    |                | 1.8   |             | 3.0   |      | 4.0   |      | ns  |  |  |
| t <sub>ACO1</sub>                                                    | Array clock to output delay              | C1 = 35 pF     |       | 7.8         |       | 10.0 |       | 15.0 | ns  |  |  |
| t <sub>ACH</sub>                                                     | Array clock high time                    |                | 3.0   |             | 4.0   |      | 6.0   |      | ns  |  |  |
| t <sub>ACL</sub>                                                     | Array clock low time                     |                | 3.0   |             | 4.0   |      | 6.0   |      | ns  |  |  |
| t <sub>CPPW</sub>                                                    | Minimum pulse width for clear and preset | (2)            | 3.0   |             | 4.0   |      | 6.0   |      | ns  |  |  |
| t <sub>ODH</sub>                                                     | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |             | 1.0   |      | 1.0   |      | ns  |  |  |
| t <sub>CNT</sub>                                                     | Minimum global clock period              |                |       | 8.0         |       | 10.0 |       | 13.0 | ns  |  |  |
| f <sub>CNT</sub>                                                     | Maximum internal global clock frequency  | (4)            | 125.0 |             | 100.0 |      | 76.9  |      | MHz |  |  |
| t <sub>ACNT</sub>                                                    | Minimum array clock period               |                |       | 8.0         |       | 10.0 |       | 13.0 | ns  |  |  |
| f <sub>ACNT</sub>                                                    | Maximum internal array clock frequency   | (4)            | 125.0 |             | 100.0 |      | 76.9  |      | MHz |  |  |
| f <sub>MAX</sub>                                                     | Maximum clock frequency                  | (5)            | 166.7 |             | 125.0 |      | 100.0 |      | MHz |  |  |

| Table 36. EPM7192S Internal Timing Parameters (Part 1 of 2) Note (1) |                                |                |     |             |     |     |     |      |    |  |  |
|----------------------------------------------------------------------|--------------------------------|----------------|-----|-------------|-----|-----|-----|------|----|--|--|
| Symbol                                                               | Parameter                      | Conditions     |     | Speed Grade |     |     |     |      |    |  |  |
|                                                                      |                                |                | -7  |             | -10 |     | -15 |      |    |  |  |
|                                                                      |                                |                | Min | Max         | Min | Max | Min | Max  |    |  |  |
| t <sub>IN</sub>                                                      | Input pad and buffer delay     |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |
| t <sub>IO</sub>                                                      | I/O input pad and buffer delay |                |     | 0.3         |     | 0.5 |     | 2.0  | ns |  |  |
| t <sub>FIN</sub>                                                     | Fast input delay               |                |     | 3.2         |     | 1.0 |     | 2.0  | ns |  |  |
| t <sub>SEXP</sub>                                                    | Shared expander delay          |                |     | 4.2         |     | 5.0 |     | 8.0  | ns |  |  |
| t <sub>PEXP</sub>                                                    | Parallel expander delay        |                |     | 1.2         |     | 0.8 |     | 1.0  | ns |  |  |
| $t_{LAD}$                                                            | Logic array delay              |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>LAC</sub>                                                     | Logic control array delay      |                |     | 3.1         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>IOE</sub>                                                     | Internal output enable delay   |                |     | 0.9         |     | 2.0 |     | 3.0  | ns |  |  |
| t <sub>OD1</sub>                                                     | Output buffer and pad delay    | C1 = 35 pF     |     | 0.5         |     | 1.5 |     | 4.0  | ns |  |  |
| t <sub>OD2</sub>                                                     | Output buffer and pad delay    | C1 = 35 pF (6) |     | 1.0         |     | 2.0 |     | 5.0  | ns |  |  |
| t <sub>OD3</sub>                                                     | Output buffer and pad delay    | C1 = 35 pF     |     | 5.5         |     | 5.5 |     | 7.0  | ns |  |  |
| $t_{ZX1}$                                                            | Output buffer enable delay     | C1 = 35 pF     |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>ZX2</sub>                                                     | Output buffer enable delay     | C1 = 35 pF (6) |     | 4.5         |     | 5.5 |     | 7.0  | ns |  |  |
| t <sub>ZX3</sub>                                                     | Output buffer enable delay     | C1 = 35 pF     |     | 9.0         |     | 9.0 |     | 10.0 | ns |  |  |
| t <sub>XZ</sub>                                                      | Output buffer disable delay    | C1 = 5 pF      |     | 4.0         |     | 5.0 |     | 6.0  | ns |  |  |
| t <sub>SU</sub>                                                      | Register setup time            |                | 1.1 |             | 2.0 |     | 4.0 |      | ns |  |  |

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)





Figure 17. 68-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Notes:

- The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

### Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



