Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. # **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | EE PLD | | Delay Time tpd(1) Max | 7.5 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | 4 | | Number of Macrocells | 64 | | Number of Gates | 1250 | | Number of I/O | 68 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-BQFP | | Supplier Device Package | 100-PQFP (20x14) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7064qc100-7 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2. MAX 7000E & MAX 7000\$ Device Block Diagram Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices. **Logic Array Blocks** The MAX 7000 device architecture is based on the linking of high-performance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells. Each LAB is fed by the following signals: - 36 signals from the PIA that are used for general logic inputs - Global controls that are used for secondary register functions - Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices ### **Macrocells** The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3. Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell # Programmable Interconnect Array Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB. Figure 7. PIA Routing While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict. #### I/O Control Blocks The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or V<sub>CC</sub>. Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. # In-System Programmability (ISP) MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%. ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem. In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code. The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor. The programming times described in Tables 6 through 8 are associated with the worst-case method using the enhanced ISP algorithm. | Table 6. MAX 7000S t <sub>PU</sub> | <sub>LSE</sub> & Cycle <sub>TCK</sub> Values | 3 | | | | | | | |------------------------------------|----------------------------------------------|-----------------------|--------------------------|-----------------------|--|--|--|--| | Device | Progra | ımming | Stand-Alone Verification | | | | | | | | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> | | | | | | EPM7032S | 4.02 | 342,000 | 0.03 | 200,000 | | | | | | EPM7064S | 4.50 | 504,000 | 0.03 | 308,000 | | | | | | EPM7128S | 5.11 | 832,000 | 0.03 | 528,000 | | | | | | EPM7160S | 5.35 | 1,001,000 | 0.03 | 640,000 | | | | | | EPM7192S | 5.71 | 1,192,000 | 0.03 | 764,000 | | | | | | EPM7256S | 6.43 | 1,603,000 | 0.03 | 1,024,000 | | | | | Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies. | Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies | | | | | | | | | | | | | |-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--|--|--| | Device | | | | 1 | TCK | | | | Units | | | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | | | EPM7032S | 4.06 | 4.09 | 4.19 | 4.36 | 4.71 | 5.73 | 7.44 | 10.86 | s | | | | | EPM7064S | 4.55 | 4.60 | 4.76 | 5.01 | 5.51 | 7.02 | 9.54 | 14.58 | S | | | | | EPM7128S | 5.19 | 5.27 | 5.52 | 5.94 | 6.77 | 9.27 | 13.43 | 21.75 | S | | | | | EPM7160S | 5.45 | 5.55 | 5.85 | 6.35 | 7.35 | 10.35 | 15.36 | 25.37 | S | | | | | EPM7192S | 5.83 | 5.95 | 6.30 | 6.90 | 8.09 | 11.67 | 17.63 | 29.55 | S | | | | | EPM7256S | 6.59 | 6.75 | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S | | | | | Table 8. MAX | 7000S Star | nd-Alone V | erification/ | Times for | Different T | est Clock F | requencies | S | | |--------------|------------|------------|--------------|-----------|-------------|-------------|------------|--------|-------| | Device | | | | 1 | тск | | | | Units | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | EPM7032S | 0.05 | 0.07 | 0.13 | 0.23 | 0.43 | 1.03 | 2.03 | 4.03 | s | | EPM7064S | 0.06 | 0.09 | 0.18 | 0.34 | 0.64 | 1.57 | 3.11 | 6.19 | S | | EPM7128S | 0.08 | 0.14 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31 | 10.59 | S | | EPM7160S | 0.09 | 0.16 | 0.35 | 0.67 | 1.31 | 3.23 | 6.43 | 12.83 | S | | EPM7192S | 0.11 | 0.18 | 0.41 | 0.79 | 1.56 | 3.85 | 7.67 | 15.31 | S | | EPM7256S | 0.13 | 0.24 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S | # Programmable Speed/Power Control MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency. The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , and $t_{SEXP}$ , $t_{ACL}$ , and $t_{CPPW}$ parameters. # Output Configuration MAX 7000 device outputs can be programmed to meet a variety of system-level requirements. ### MultiVolt I/O Interface MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V $V_{\rm CCINT}$ level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs. The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When $V_{\rm CCIO}$ is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with $V_{\rm CCIO}$ levels lower than 4.75 V incur a nominally greater timing delay of $t_{\rm OD2}$ instead of $t_{\rm OD1}$ . # Open-Drain Output Option (MAX 7000S Devices Only) MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane. Figure 12. MAX 7000 Timing Model #### Notes: - (1) Only available in MAX 7000E and MAX 7000S devices. - Not available in 44-pin devices. The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters. For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*). ## Figure 13. Switching Waveforms 30 Altera Corporation Register Output to Pin | Table 2 | 23. MAX 7000 & MAX 7000E Ext | ernal Timing Param | <b>eters</b> Note | e (1) | | | | |-------------------|------------------------------------------|--------------------|-------------------|-----------|-------|-----------------------|------| | Symbol | Parameter | Conditions | | Speed | Grade | | Unit | | | | | MAX 700 | 0E (-12P) | | 00 (-12)<br>DOE (-12) | - | | | | | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 12.0 | | 12.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 12.0 | | 12.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 7.0 | | 10.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.0 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 6.0 | | 6.0 | ns | | t <sub>CH</sub> | Global clock high time | | 4.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 4.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 3.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 4.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 12.0 | | 12.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 5.0 | | 5.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 5.0 | | 5.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 5.0 | | 5.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 11.0 | | 11.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 90.9 | | 90.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 11.0 | | 11.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 90.9 | | 90.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 125.0 | | 125.0 | | MHz | | Table 2 | 5. MAX 7000 & MAX 7000E | External Timing I | Paramete | ers / | lote (1) | | | | | |-------------------|------------------------------------------|-------------------|----------|-------|----------|-------|------|------|------| | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | | | | | - | 15 | -1 | 5T | -2 | 20 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 15.0 | | 15.0 | | 20.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 15.0 | | 15.0 | | 20.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 11.0 | | 11.0 | | 12.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 3.0 | | - | | 5.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.0 | | - | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 8.0 | | 8.0 | | 12.0 | ns | | t <sub>CH</sub> | Global clock high time | | 5.0 | | 6.0 | | 6.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 5.0 | | 6.0 | | 6.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 15.0 | | 15.0 | | 20.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 6.0 | | 6.5 | | 8.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 6.0 | | 6.5 | | 8.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 6.0 | | 6.5 | | 8.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 13.0 | | 13.0 | | 16.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 76.9 | | 76.9 | | 62.5 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 13.0 | | 13.0 | | 16.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 76.9 | | 76.9 | | 62.5 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 100 | | 83.3 | _ | 83.3 | _ | MHz | | Symbol | Parameter | Conditions | | | Speed | Grade | | | Unit | |-------------------|------------------------------------------------------------------------------------------|----------------|-----|------|-------|-------|-----|------|------| | | | | - | 15 | -1 | 5T | -2 | 20 | | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>FIN</sub> | Fast input delay | (2) | | 2.0 | | _ | | 4.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 8.0 | | 10.0 | | 9.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.0 | | 2.0 | ns | | t <sub>LAD</sub> | Logic array delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 3.0 | | _ | | 4.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 5.0 | | - | | 6.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 8.0 | | - | | 9.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 6.0 | | 6.0 | | 10.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 7.0 | | - | | 11.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 10.0 | | - | | 14.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 6.0 | | 6.0 | | 10.0 | ns | | t <sub>SU</sub> | Register setup time | | 4.0 | | 4.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 4.0 | | 4.0 | | 5.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 2.0 | | - | | 4.0 | | ns | | $t_{FH}$ | Register hold time of fast input | (2) | 2.0 | | - | | 3.0 | | ns | | t <sub>RD</sub> | Register delay | | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>EN</sub> | Register enable time | | | 6.0 | | 6.0 | | 8.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.0 | | 3.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>PIA</sub> | PIA delay | | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 13.0 | | 15.0 | | 15.0 | ns | | Table 2 | 8. EPM7032S Internal Tim | ing Paramete | rs / | lote (1) | | | | | | | | |------------------|--------------------------|--------------|--------------|----------|-----|-------|-------|------|-----|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | -5 -6 -7 -10 | | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PIA</sub> | PIA delay | (7) | | 1.1 | | 1.1 | | 1.4 | | 1.0 | ns | | $t_{LPA}$ | Low-power adder | (8) | | 12.0 | | 10.0 | | 10.0 | | 11.0 | ns | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 29 and 30 show the EPM7064S AC operating conditions. | Table 2 | 9. EPM7064S External Timi | ing Parameters | (Part | 1 of 2) | No | nte (1) | | | | | | |------------------|---------------------------------------|----------------|-------|---------|-----|---------|-----|-----|-----|------|----| | Symbol | Parameter | Conditions | | Unit | | | | | | | | | | | | -5 | | -6 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 2.9 | | 3.6 | | 6.0 | | 7.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.2 | | 4.0 | | 4.5 | | 5.0 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.7 | | 0.9 | | 3.0 | | 2.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.1 | | 2.0 | | 3.0 | | ns | | Table 2 | 9. EPM7064\$ External Timi | ing Parameters | (Part 2 | 2 of 2) | No | te (1) | | | | | | |-------------------|------------------------------------------|----------------|---------|---------|-------|--------|-------|-----|-------|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | 5 | - | 6 | - | 7 | -10 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 5.4 | | 6.7 | | 7.5 | | 10.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 5.7 | | 7.1 | | 8.0 | | 10.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 175.4 | | 140.8 | | 125.0 | | 100.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 5.7 | | 7.1 | | 8.0 | | 10.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 175.4 | | 140.8 | | 125.0 | | 100.0 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 250.0 | | 200.0 | | 166.7 | | 125.0 | | MHz | | Table 3 | O. EPM7064\$ Internal Tim | ing Parameters | (Part | 1 of 2) | No | te (1) | | | | | | |-------------------|--------------------------------|----------------|-------|---------|-----|--------|-------|-----|-----|-----|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | 5 | - | 6 | - | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $t_{IN}$ | Input pad and buffer delay | | | 0.2 | | 0.2 | | 0.5 | | 0.5 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.2 | | 0.5 | | 0.5 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.2 | | 2.6 | | 1.0 | | 1.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.1 | | 3.8 | | 4.0 | | 5.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.9 | | 1.1 | | 0.8 | | 0.8 | ns | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 3.2 | | 3.0 | | 5.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.5 | | 3.2 | | 3.0 | | 5.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.8 | | 2.0 | | 2.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.2 | | 0.3 | | 2.0 | | 1.5 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.7 | | 0.8 | | 2.5 | | 2.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.2 | | 5.3 | | 7.0 | | 5.5 | ns | | $t_{ZX1}$ | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | $t_{ZX2}$ | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 9.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 0.8 | | 1.0 | | 3.0 | | 2.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.7 | | 2.0 | | 2.0 | | 3.0 | | ns | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 33 and 34 show the EPM7160S AC operating conditions. | Table 3 | 33. EPM7160S External Timi | ng Parameters | (Part | 1 of 2) | No | nte (1) | | | | | | |-------------------|------------------------------------------|----------------|-------|---------|-------|---------|-------|------|------|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | ) | | | Unit | | | | | -6 | | -7 | | -10 | | -1 | 15 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 4.2 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.9 | | 4.8 | | 5 | | 8 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 1.1 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.7 | | 2.1 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.4 | | 7.9 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | Table 33. EPM7160S External Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | | | |------------------------------------------------------------------------|----------------------------------------|------------|---------------|-------|-------|-----|-------|------|-------|------|-----|--| | Symbol | Parameter | Conditions | Speed Grade L | | | | | | | | | | | | | | - | -6 -7 | | | -10 | | -15 | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 166.7 | | 125.0 | | 100.0 | | MHz | | | Table 34. EPM7160S Internal Timing Parameters (Part 1 of 2)Note (1) | | | | | | | | | | | | | |---------------------------------------------------------------------|-----------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|------|----|--| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | | | -6 | | -7 | | -10 | | -15 | | Ē | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.2 | | 0.3 | | 0.5 | | 2.0 | ns | | | $t_{IO}$ | I/O input pad and buffer delay | | | 0.2 | | 0.3 | | 0.5 | | 2.0 | ns | | | t <sub>FIN</sub> | Fast input delay | | | 2.6 | | 3.2 | | 1.0 | | 2.0 | ns | | | t <sub>SEXP</sub> | Shared expander delay | | | 3.6 | | 4.3 | | 5.0 | | 8.0 | ns | | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.3 | | 0.8 | | 1.0 | ns | | | $t_{LAD}$ | Logic array delay | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | | t <sub>LAC</sub> | Logic control array delay | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.9 | | 2.0 | | 3.0 | ns | | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.4 | | 0.5 | | 1.5 | | 4.0 | ns | | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.9 | | 1.0 | | 2.0 | | 5.0 | ns | | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.4 | | 5.5 | | 5.5 | | 8.0 | ns | | | $t_{ZX1}$ | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 5.5 | | 7.0 | ns | | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 10.0 | ns | | | t <sub>XZ</sub> | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | | t <sub>SU</sub> | Register setup time | | 1.0 | | 1.2 | | 2.0 | | 4.0 | | ns | | | t <sub>H</sub> | Register hold time | | 1.6 | | 2.0 | | 3.0 | | 4.0 | | ns | | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 2.2 | | 3.0 | | 2.0 | | ns | | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.8 | | 0.5 | | 1.0 | | ns | | | t <sub>RD</sub> | Register delay | | | 1.3 | | 1.6 | | 2.0 | | 1.0 | ns | | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.3 | | 2.0 | | 1.0 | ns | | | t <sub>IC</sub> | Array clock delay | | | 2.9 | | 3.5 | | 5.0 | | 6.0 | ns | | | t <sub>EN</sub> | Register enable time | | | 2.8 | | 3.4 | | 5.0 | | 6.0 | ns | | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 2.4 | | 1.0 | | 1.0 | ns | | | t <sub>PRE</sub> | Register preset time | | | 2.4 | | 3.0 | | 3.0 | | 4.0 | ns | | Tables 37 and 38 show the EPM7256S AC operating conditions. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | |-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----------------|--------|------|--------|------|----------|--| | • | | | | 7 | | -15 | | | | | | | | | Min | 7 -1<br>Max Min | | Max | Min | Max | | | | | | | IVIIII | 7.5 | IVIIII | 10.0 | IVIIII | 15.0 | | | | t <sub>PD1</sub> | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF | | 7.5 | | 10.0 | | 15.0 | ns<br>ns | | | t <sub>SU</sub> | Global clock setup time | | 3.9 | | 7.0 | | 11.0 | | ns | | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | 3.0 | | ns | | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.0 | | ns | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.7 | | 5.0 | | 8.0 | ns | | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | | t <sub>ASU</sub> | Array clock setup time | | 0.8 | | 2.0 | | 4.0 | | ns | | | t <sub>AH</sub> | Array clock hold time | | 1.9 | | 3.0 | | 4.0 | | ns | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 7.8 | | 10.0 | | 15.0 | ns | | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | ns | | | t <sub>CNT</sub> | Minimum global clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | | t <sub>ACNT</sub> | Minimum array clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 125.0 | | 100.0 | | MHz | | | Symbol | Parameter | Conditions | | Speed Grade | | | | | | | | |-------------------|-----------------------------------|----------------|-----|-------------|-----|------|-----|------|----|--|--| | | | | -7 | | -10 | | -15 | | | | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | | | t <sub>FIN</sub> | Fast input delay | | | 3.4 | | 1.0 | | 2.0 | ns | | | | t <sub>SEXP</sub> | Shared expander delay | | | 3.9 | | 5.0 | | 8.0 | ns | | | | $t_{PEXP}$ | Parallel expander delay | | | 1.1 | | 0.8 | | 1.0 | ns | | | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 5.0 | | 6.0 | ns | | | | t <sub>LAC</sub> | Logic control array delay | | | 2.6 | | 5.0 | | 6.0 | ns | | | | t <sub>IOE</sub> | Internal output enable delay | | | 0.8 | | 2.0 | | 3.0 | ns | | | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.5 | | 1.5 | | 4.0 | ns | | | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 1.0 | | 2.0 | | 5.0 | ns | | | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.5 | | 5.5 | | 8.0 | ns | | | | t <sub>ZX1</sub> | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 5.0 | | 6.0 | ns | | | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 5.5 | | 7.0 | ns | | | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 5.0 | | 6.0 | ns | | | | t <sub>SU</sub> | Register setup time | | 1.1 | | 2.0 | | 4.0 | | ns | | | | t <sub>H</sub> | Register hold time | | 1.6 | | 3.0 | | 4.0 | | ns | | | | t <sub>FSU</sub> | Register setup time of fast input | | 2.4 | | 3.0 | | 2.0 | | ns | | | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.5 | | 1.0 | | ns | | | | $t_{RD}$ | Register delay | | | 1.1 | | 2.0 | | 1.0 | ns | | | | t <sub>COMB</sub> | Combinatorial delay | | | 1.1 | | 2.0 | | 1.0 | ns | | | | t <sub>IC</sub> | Array clock delay | | | 2.9 | | 5.0 | | 6.0 | ns | | | | $t_{EN}$ | Register enable time | | | 2.6 | | 5.0 | | 6.0 | ns | | | | t <sub>GLOB</sub> | Global control delay | | | 2.8 | | 1.0 | | 1.0 | ns | | | | t <sub>PRE</sub> | Register preset time | | | 2.7 | | 3.0 | | 4.0 | ns | | | | t <sub>CLR</sub> | Register clear time | | | 2.7 | | 3.0 | | 4.0 | ns | | | | t <sub>PIA</sub> | PIA delay | (7) | | 3.0 | | 1.0 | | 2.0 | ns | | | | t <sub>LPA</sub> | Low-power adder | (8) | | 10.0 | İ | 11.0 | | 13.0 | ns | | | Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices. Figure 16. 44-Pin Package Pin-Out Diagram Package outlines not drawn to scale. #### Notes: - (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. # Revision History The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7: ### Version 6.7 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.7: Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor. ## Version 6.6 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.6: - Added Tables 6 through 8. - Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18. ## Version 6.5 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.5: Updated text on page 16. #### Version 6.4 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.4: Added Note (5) on page 28. #### Version 6.3 The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.3: ■ Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.