





Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Programmable Type               | In System Programmable                                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                     |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                |
| Number of Logic Elements/Blocks | 4                                                          |
| Number of Macrocells            | 64                                                         |
| Number of Gates                 | 1250                                                       |
| Number of I/O                   | 36                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                          |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 44-LCC (J-Lead)                                            |
| Supplier Device Package         | 44-PLCC (16.59x16.59)                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064sli44-7n |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices.



Figure 2. MAX 7000E & MAX 7000S Device Block Diagram

# **Logic Array Blocks**

The MAX 7000 device architecture is based on the linking of highperformance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells. Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

### Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell







Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 5 shows how shareable expanders can feed multiple macrocells.

### Figure 5. Shareable Expanders



Shareable expanders can be shared by any or all macrocells in an LAB.

### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

### Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

# I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

## Figure 8. I/O Control Block of MAX 7000 Devices

### EPM7032, EPM7064 & EPM7096 Devices







### Note:

(1) The open-drain output option is available only in MAX 7000S devices.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$
where:  $t_{PROG}$  = Programming time  
 $t_{PPULSE}$  = Sum of the fixed times to erase, program, and  
verify the EEPROM cells  
 $Cycle_{PTCK}$  = Number of TCK cycles to program a device  
 $f_{TCK}$  = TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$
where:  $t_{VER}$  = Verify time  
 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  
 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t}_{CPPW}$  parameters.

Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

# MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V V<sub>CCINT</sub> level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When V<sub>CCIO</sub> is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

# Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

| Table 1         | 5. MAX 7000 5.0-V Device DC (              | <b>Operating Conditions</b> Note (9)                        |                         |                          |      |
|-----------------|--------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|
| Symbol          | Parameter                                  | Conditions                                                  | Min                     | Max                      | Unit |
| V <sub>IH</sub> | High-level input voltage                   |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                    |                                                             | -0.5 (8)                | 0.8                      | V    |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |
|                 | 3.3-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |
|                 | 3.3-V high-level CMOS output voltage       | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage        | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |
| I <sub>I</sub>  | Leakage current of dedicated input pins    | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |
| I <sub>OZ</sub> | I/O pin tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |

| Table 1          | 6. MAX 7000 5.0-V Device Capa                                                      | acitance: EPM7032, EPM7064 & EPM7  | 7096 Devices | Note (1 | 3) |  |  |
|------------------|------------------------------------------------------------------------------------|------------------------------------|--------------|---------|----|--|--|
| Symbol           | Symbol Parameter Conditions Min                                                    |                                    |              |         |    |  |  |
| CIN              | Input pin capacitance                                                              | V <sub>IN</sub> = 0 V, f = 1.0 MHz |              | 12      | pF |  |  |
| C <sub>I/O</sub> | $C_{I/O}$ I/O pin capacitance $V_{OUT} = 0 \text{ V}, \text{ f} = 1.0 \text{ MHz}$ |                                    |              |         |    |  |  |

| Table 1          | 7. MAX 7000 5.0-V Device Capa | acitance: MAX 7000E Devices Not     | re (13) |     |      |
|------------------|-------------------------------|-------------------------------------|---------|-----|------|
| Symbol           | Parameter                     | Conditions                          | Min     | Max | Unit |
| C <sub>IN</sub>  | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |         | 15  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |         | 15  | pF   |

| Table 1          | Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices       Note (13) |                                     |     |      |    |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|-----|------|----|--|--|--|--|--|--|
| Symbol           | Parameter                                                                      | Min                                 | Max | Unit |    |  |  |  |  |  |  |
| CIN              | Dedicated input pin capacitance                                                | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10   | pF |  |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10   | pF |  |  |  |  |  |  |

.

### Figure 13. Switching Waveforms



Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Symbol            | Parameter                                  | Conditions     | -6 Spee | d Grade | -7 Spee | d Grade | Unit |
|-------------------|--------------------------------------------|----------------|---------|---------|---------|---------|------|
|                   |                                            |                | Min     | Max     | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |         | 6.0     |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |         | 6.0     |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0     |         | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0     |         | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5     |         | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5     |         | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |         | 4.0     |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5     |         | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0     |         | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |         | 6.5     |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0     |         | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0     |         | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0     |         | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0     |         | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |         | 6.6     |         | 8.0     | ns   |
| <sup>f</sup> сnт  | Maximum internal global clock<br>frequency | (5)            | 151.5   |         | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |         | 6.6     |         | 8.0     | ns   |
| facnt             | Maximum internal array clock<br>frequency  | (5)            | 151.5   |         | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200     |         | 166.7   |         | MHz  |

| Symbol            | Parameter                                                                                 | Conditions     | Speed | Grade -6 | Speed ( | Grade -7 | Unit |
|-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|----------|------|
|                   |                                                                                           |                | Min   | Max      | Min     | Max      |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |       | 0.8      |         | 1.0      | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |       | 3.5      |         | 4.0      | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |       | 0.8      |         | 0.8      | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |       |          |         | 2.0      | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                      | C1 = 35 pF     |       | 2.0      |         | 2.0      | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO}$ = 3.3 V                      | C1 = 35 pF (7) |       | 2.5      |         | 2.5      | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |       | 7.0      |         | 7.0      | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                       | C1 = 35 pF     |       | 4.0      |         | 4.0      | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 3.3 \text{ V}$               | C1 = 35 pF (7) |       | 4.5      |         | 4.5      | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |       | 9.0      |         | 9.0      | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |       | 4.0      |         | 4.0      | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 3.0   |          | 3.0     |          | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                | 1.5   |          | 2.0     |          | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 2.5   |          | 3.0     |          | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.5   |          | 0.5     |          | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |       | 2.5      |         | 3.0      | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |       | 10.0     |         | 10.0     | ns   |

|                   | 5. MAX 7000 & MAX 7000E                     | -              | aramete |      | lote (1) |       |      |      |      |
|-------------------|---------------------------------------------|----------------|---------|------|----------|-------|------|------|------|
| Symbol            | Parameter                                   | Conditions     |         |      | Speed    | Grade |      |      | Unit |
|                   |                                             |                | -       | 15   | -1       | 5T    | -2   | 20   |      |
|                   |                                             |                | Min     | Max  | Min      | Max   | Min  | Мах  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |         | 15.0 |          | 15.0  |      | 20.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |         | 15.0 |          | 15.0  |      | 20.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 11.0    |      | 11.0     |       | 12.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0     |      | 0.0      |       | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       | (2)            | 3.0     |      | -        |       | 5.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        | (2)            | 0.0     |      | -        |       | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |         | 8.0  |          | 8.0   |      | 12.0 | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 5.0     |      | 6.0      |       | 6.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 5.0     |      | 6.0      |       | 6.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 4.0     |      | 4.0      |       | 5.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 4.0     |      | 4.0      |       | 5.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |         | 15.0 |          | 15.0  |      | 20.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 6.0     |      | 6.5      |       | 8.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 6.0     |      | 6.5      |       | 8.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (3)            | 6.0     |      | 6.5      |       | 8.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (4) | 1.0     |      | 1.0      |       | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |         | 13.0 |          | 13.0  |      | 16.0 | ns   |
| fcnt              | Maximum internal global clock frequency     | (5)            | 76.9    |      | 76.9     |       | 62.5 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |         | 13.0 |          | 13.0  |      | 16.0 | ns   |
| facnt             | Maximum internal array clock frequency      | (5)            | 76.9    |      | 76.9     |       | 62.5 |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (6)            | 100     |      | 83.3     |       | 83.3 |      | MHz  |

| Table 2          | Table 28. EPM7032S Internal Timing Parameters     Note (1) |            |     |              |     |       |       |      |     |      |      |  |
|------------------|------------------------------------------------------------|------------|-----|--------------|-----|-------|-------|------|-----|------|------|--|
| Symbol           | Parameter                                                  | Conditions |     |              |     | Speed | Grade |      |     |      | Unit |  |
|                  |                                                            |            | -   | -5 -6 -7 -10 |     |       |       |      |     |      |      |  |
|                  |                                                            |            | Min | Max          | Min | Max   | Min   | Max  | Min | Max  |      |  |
| t <sub>PIA</sub> | PIA delay                                                  | (7)        |     | 1.1          |     | 1.1   |       | 1.4  |     | 1.0  | ns   |  |
| t <sub>LPA</sub> | Low-power adder                                            | (8)        |     | 12.0         |     | 10.0  |       | 10.0 |     | 11.0 | ns   |  |

### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 29 and 30 show the EPM7064S AC operating conditions.

| Symbol           | Parameter                             | Conditions | Speed Grade |     |     |     |     |     |     |      |    |
|------------------|---------------------------------------|------------|-------------|-----|-----|-----|-----|-----|-----|------|----|
|                  |                                       |            | -5          |     | -   | 6   | -7  |     | -10 |      |    |
|                  |                                       |            | Min         | Max | Min | Max | Min | Max | Min | Max  |    |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF |             | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns |
| t <sub>PD2</sub> | I/O input to non-registered<br>output | C1 = 35 pF |             | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns |
| t <sub>SU</sub>  | Global clock setup time               |            | 2.9         |     | 3.6 |     | 6.0 |     | 7.0 |      | ns |
| t <sub>H</sub>   | Global clock hold time                |            | 0.0         |     | 0.0 |     | 0.0 |     | 0.0 |      | ns |
| t <sub>FSU</sub> | Global clock setup time of fast input |            | 2.5         |     | 2.5 |     | 3.0 |     | 3.0 |      | ns |
| t <sub>FH</sub>  | Global clock hold time of fast input  |            | 0.0         |     | 0.0 |     | 0.5 |     | 0.5 |      | ns |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF |             | 3.2 |     | 4.0 |     | 4.5 |     | 5.0  | ns |
| t <sub>CH</sub>  | Global clock high time                |            | 2.0         |     | 2.5 |     | 3.0 |     | 4.0 |      | ns |
| t <sub>CL</sub>  | Global clock low time                 |            | 2.0         |     | 2.5 |     | 3.0 |     | 4.0 |      | ns |
| t <sub>ASU</sub> | Array clock setup time                |            | 0.7         |     | 0.9 |     | 3.0 |     | 2.0 |      | ns |
| t <sub>AH</sub>  | Array clock hold time                 |            | 1.8         |     | 2.1 |     | 2.0 |     | 3.0 |      | ns |

### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 33 and 34 show the EPM7160S AC operating conditions.

| Symbol            | Parameter                                   | Conditions     |       |     |       | Speed | Grade | 1    |      |      | Unit |
|-------------------|---------------------------------------------|----------------|-------|-----|-------|-------|-------|------|------|------|------|
|                   |                                             |                | -     | 6   | -     | 7     | -10   |      | -15  |      |      |
|                   |                                             |                | Min   | Max | Min   | Max   | Min   | Max  | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |       | 6.0 |       | 7.5   |       | 10.0 |      | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |       | 6.0 |       | 7.5   |       | 10.0 |      | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.4   |     | 4.2   |       | 7.0   |      | 11.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0   |     | 0.0   |       | 0.0   |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 2.5   |     | 3.0   |       | 3.0   |      | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0   |     | 0.0   |       | 0.5   |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |       | 3.9 |       | 4.8   |       | 5    |      | 8    | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0   |     | 3.0   |       | 4.0   |      | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.9   |     | 1.1   |       | 2.0   |      | 4.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.7   |     | 2.1   |       | 3.0   |      | 4.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |       | 6.4 |       | 7.9   |       | 10.0 |      | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0   |     | 3.0   |       | 4.0   |      | 6.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0   |     | 3.0   |       | 4.0   |      | 6.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 2.5   |     | 3.0   |       | 4.0   |      | 6.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0   |     | 1.0   |       | 1.0   |      | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |       | 6.7 |       | 8.2   |       | 10.0 |      | 13.0 | ns   |
| f <sub>сnт</sub>  | Maximum internal global clock frequency     | (4)            | 149.3 |     | 122.0 |       | 100.0 |      | 76.9 |      | MHz  |

**Altera Corporation** 

| Table 3          | 4. EPM7160S Internal 1 | <i>Timing Parameters</i> | s (Part ) | 2 of 2) | No  | te (1) |       |      |     |      |      |
|------------------|------------------------|--------------------------|-----------|---------|-----|--------|-------|------|-----|------|------|
| Symbol           | Parameter              | Conditions               |           |         |     | Speed  | Grade | )    |     |      | Unit |
|                  |                        |                          | -         | 6       | -   | 7      | -1    | 10   |     | 15   |      |
|                  |                        |                          | Min       | Max     | Min | Max    | Min   | Max  | Min | Max  |      |
| t <sub>CLR</sub> | Register clear time    |                          |           | 2.4     |     | 3.0    |       | 3.0  |     | 4.0  | ns   |
| t <sub>PIA</sub> | PIA delay              | (7)                      |           | 1.6     |     | 2.0    |       | 1.0  |     | 2.0  | ns   |
| t <sub>LPA</sub> | Low-power adder        | (8)                      |           | 11.0    |     | 10.0   |       | 11.0 |     | 13.0 | ns   |

### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more (1)information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2)must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.

This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This (3) parameter applies for both global and array clocking.

These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. (4)

- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)

For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7) these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(8)The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$  and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 3          | Ile 35. EPM7192S External Timing Parameters (Part 1 of 2) Note (1) |            |             |     |     |      |      |      |    |
|------------------|--------------------------------------------------------------------|------------|-------------|-----|-----|------|------|------|----|
| Symbol           | Parameter                                                          | Conditions | Speed Grade |     |     |      |      |      |    |
|                  |                                                                    |            | -7          |     | -10 |      | -15  |      |    |
|                  |                                                                    |            | Min         | Max | Min | Max  | Min  | Max  | 1  |
| t <sub>PD1</sub> | Input to non-registered output                                     | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |
| t <sub>PD2</sub> | I/O input to non-registered<br>output                              | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |
| t <sub>SU</sub>  | Global clock setup time                                            |            | 4.1         |     | 7.0 |      | 11.0 |      | ns |
| t <sub>H</sub>   | Global clock hold time                                             |            | 0.0         |     | 0.0 |      | 0.0  |      | ns |
| t <sub>FSU</sub> | Global clock setup time of fast input                              |            | 3.0         |     | 3.0 |      | 3.0  |      | ns |
| t <sub>FH</sub>  | Global clock hold time of fast input                               |            | 0.0         |     | 0.5 |      | 0.0  |      | ns |
| t <sub>CO1</sub> | Global clock to output delay                                       | C1 = 35 pF |             | 4.7 |     | 5.0  |      | 8.0  | ns |
| t <sub>CH</sub>  | Global clock high time                                             |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |
| t <sub>CL</sub>  | Global clock low time                                              |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |
| t <sub>ASU</sub> | Array clock setup time                                             |            | 1.0         |     | 2.0 |      | 4.0  |      | ns |

| Symbol            | Parameter                                   | Conditions     | Speed Grade |     |       |      |       |      | Unit |
|-------------------|---------------------------------------------|----------------|-------------|-----|-------|------|-------|------|------|
|                   |                                             |                | -7          |     | -10   |      | -15   |      |      |
|                   |                                             |                | Min         | Max | Min   | Max  | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |             | 7.5 |       | 10.0 |       | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |             | 7.5 |       | 10.0 |       | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.9         |     | 7.0   |      | 11.0  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0         |     | 0.0   |      | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 3.0         |     | 3.0   |      | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0         |     | 0.5   |      | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |             | 4.7 |       | 5.0  |       | 8.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0         |     | 4.0   |      | 5.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0         |     | 4.0   |      | 5.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.8         |     | 2.0   |      | 4.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.9         |     | 3.0   |      | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |             | 7.8 |       | 10.0 |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0         |     | 4.0   |      | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0         |     | 4.0   |      | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 3.0         |     | 4.0   |      | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |      | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |             | 7.8 |       | 10.0 |       | 13.0 | ns   |
| fcnt              | Maximum internal global clock frequency     | (4)            | 128.2       |     | 100.0 |      | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |             | 7.8 |       | 10.0 |       | 13.0 | ns   |
| f <sub>acnt</sub> | Maximum internal array clock frequency      | (4)            | 128.2       |     | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 166.7       |     | 125.0 |      | 100.0 |      | MHz  |

# Tables 37 and 38 show the EPM7256S AC operating conditions.

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|
| Device                                                | A    | В    | C     |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 14 shows typical supply current versus frequency for MAX 7000 devices.





EPM7096

