Welcome to **E-XFL.COM** **Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ## **Applications of Embedded - CPLDs** | Details | | |---------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | In System Programmable | | Delay Time tpd(1) Max | 7.5 ns | | Voltage Supply - Internal | 4.5V ~ 5.5V | | Number of Logic Elements/Blocks | 4 | | Number of Macrocells | 64 | | Number of Gates | 1250 | | Number of I/O | 36 | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7064sti44-7 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2. MAX 7000E & MAX 7000S Device Block Diagram Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices. **Logic Array Blocks** The MAX 7000 device architecture is based on the linking of high-performance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells. Each programmable register can be clocked in three different modes: - By a global clock signal. This mode achieves the fastest clock-tooutput performance. - By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock. - By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins. In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2. Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state. All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time. # **Expander Product Terms** Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed. The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by $2 \times t_{PEXP}$ . Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell. Figure 6. Parallel Expanders Unused product terms in a macrocell can be allocated to a neighboring macrocell. The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices. | Table 10. MAX 7000S Boundary-Sca | an Register Length | |----------------------------------|-------------------------------| | Device | Boundary-Scan Register Length | | EPM7032S | 1 (1) | | EPM7064S | 1 (1) | | EPM7128S | 288 | | EPM7160S | 312 | | EPM7192S | 360 | | EPM7256S | 480 | ## Note: (1) This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register. | Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) | | | | | | | | | | | | | | | |--------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | | | | | | EPM7032S | 0000 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | | | | | | | | EPM7064S | 0000 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | | | | | | | | EPM7128S | 0000 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | | | | | | EPM7160S | 0000 | 0111 0001 0110 0000 | 00001101110 | 1 | | | | | | | | | | | | EPM7192S | 0000 | 0111 0001 1001 0010 | 00001101110 | 1 | | | | | | | | | | | | EPM7256S | 0000 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | | | | | ## Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. Figure 9 shows the timing requirements for the JTAG signals. Table 12 shows the JTAG timing parameters and values for MAX 7000S devices. | Table 1 | 2. JTAG Timing Parameters & Values for MAX 70 | 00S De | vices | | |-------------------|------------------------------------------------|--------|-------|------| | Symbol | Parameter | Min | Max | Unit | | t <sub>JCP</sub> | TCK clock period | 100 | | ns | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | t <sub>JSCO</sub> | Update register clock to output | | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*). #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage on I/O pins is –0.5 V and on 4 dedicated input pins is –0.3 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) $V_{CC}$ must rise monotonically. - (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level. - (6) 3.3-V I/O operation is not available for 44-pin packages. - (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices. - (8) During in-system programming, the minimum DC input voltage is –0.3 V. - (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26. - (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. - (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 uA. - (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF. Figure 11 shows the typical output drive characteristics of MAX 7000 devices. Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices # **Timing Model** MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation. Figure 12. MAX 7000 Timing Model ## Notes: - (1) Only available in MAX 7000E and MAX 7000S devices. - (2) Not available in 44-pin devices. The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters. For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*). ## Figure 13. Switching Waveforms 30 Altera Corporation Register Output to Pin | Table 24 | 4. MAX 7000 & MAX 7000E Int | ernal Timing Parame | eters Note | e (1) | | | | |-------------------|------------------------------------------------------------------------------------------|---------------------|------------|------------|-------|------------------------|------| | Symbol | Parameter | Conditions | | Speed | Grade | | Unit | | | | | MAX 700 | 10E (-12P) | | 000 (-12)<br>00E (-12) | | | | | | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 1.0 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 1.0 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | (2) | | 1.0 | | 1.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 7.0 | | 7.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.0 | | 1.0 | ns | | t <sub>LAD</sub> | Logic array delay | | | 7.0 | | 5.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 5.0 | | 5.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 2.0 | | 2.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 1.0 | | 3.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 2.0 | | 4.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 5.0 | | 7.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 6.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 7.0 | | 7.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 10.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 6.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 6.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 4.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | (2) | 0.0 | | 2.0 | | ns | | t <sub>RD</sub> | Register delay | | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 2.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 5.0 | | 5.0 | ns | | t <sub>EN</sub> | Register enable time | | | 7.0 | | 5.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 2.0 | | 0.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 4.0 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 4.0 | | 3.0 | ns | | t <sub>PIA</sub> | PIA delay | | | 1.0 | | 1.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 12.0 | | 12.0 | ns | | Table 27. EPM7032S External Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | | |----------------------------------------------------------------------|----------------------------------------|------------|-------|--------------|-------|-------|-------|-----|-------|-----|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | 1 | | | Unit | | | | | - | -5 -6 -7 -10 | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 175.4 | | 142.9 | | 116.3 | | 100.0 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 250.0 | | 200.0 | | 166.7 | | 125.0 | | MHz | | Table 2 | 8. EPM7032\$ Internal Tim | ing Parameter | rs / | Note (1) | | | | | | | | |-------------------|-----------------------------------|----------------|------|----------|-----|-------|-------|-----|-----|-----|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | ) | | | Unit | | | | | _ | 5 | -6 | | -7 | | -10 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.2 | | 0.2 | | 0.3 | | 0.5 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.2 | | 0.3 | | 0.5 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.2 | | 2.1 | | 2.5 | | 1.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.1 | | 3.8 | | 4.6 | | 5.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.9 | | 1.1 | | 1.4 | | 0.8 | ns | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 3.3 | | 4.0 | | 5.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.5 | | 3.3 | | 4.0 | | 5.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.8 | | 1.0 | | 2.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.2 | | 0.3 | | 0.4 | | 1.5 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.7 | | 0.8 | | 0.9 | | 2.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.2 | | 5.3 | | 5.4 | | 5.5 | ns | | t <sub>ZX1</sub> | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 9.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 0.8 | | 1.0 | | 1.3 | | 2.0 | | ns | | $t_H$ | Register hold time | | 1.7 | | 2.0 | | 2.5 | | 3.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 1.8 | | 1.7 | | 3.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.7 | | 0.8 | | 0.5 | | ns | | $t_{RD}$ | Register delay | | | 1.2 | | 1.6 | | 1.9 | | 2.0 | ns | | $t_{COMB}$ | Combinatorial delay | | | 0.9 | | 1.1 | | 1.4 | | 2.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.7 | | 3.4 | | 4.2 | | 5.0 | ns | | t <sub>EN</sub> | Register enable time | | | 2.6 | | 3.3 | | 4.0 | | 5.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 1.6 | | 1.4 | | 1.7 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.0 | | 2.4 | | 3.0 | | 3.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.0 | | 2.4 | | 3.0 | | 3.0 | ns | | Table 2 | 8. EPM7032S Internal Tim | ing Parameter | rs / | lote (1) | | | | | | | | |------------------|--------------------------|---------------|------|--------------|-----|-------|-------|------|-----|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | -5 -6 -7 -10 | | | | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PIA</sub> | PIA delay | (7) | | 1.1 | | 1.1 | | 1.4 | | 1.0 | ns | | $t_{LPA}$ | Low-power adder | (8) | | 12.0 | | 10.0 | | 10.0 | | 11.0 | ns | ### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 29 and 30 show the EPM7064S AC operating conditions. | Table 2 | 9. EPM7064S External Timi | ing Parameters | (Part | 1 of 2) | No | nte (1) | | | | | | |------------------|---------------------------------------|----------------|-------|---------|-----|---------|-------|-----|-----|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | ) | | | Unit | | | | | - | -5 -6 | | - | 7 | -1 | 10 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 5.0 | | 6.0 | | 7.5 | | 10.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 2.9 | | 3.6 | | 6.0 | | 7.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 2.5 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.2 | | 4.0 | | 4.5 | | 5.0 | ns | | t <sub>CH</sub> | Global clock high time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.0 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.7 | | 0.9 | | 3.0 | | 2.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.1 | | 2.0 | | 3.0 | | ns | | Table 2 | 9. EPM7064\$ External Timi | ing Parameters | (Part 2 | 2 of 2) | No | te (1) | | | | | | |-------------------|------------------------------------------|----------------|---------|---------|-------|--------|-------|-----|-------|------|-----| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | Unit | | | | | | - | -5 -6 | | | | -7 | | -10 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 5.4 | | 6.7 | | 7.5 | | 10.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 2.5 | | 3.0 | | 4.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 5.7 | | 7.1 | | 8.0 | | 10.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 175.4 | | 140.8 | | 125.0 | | 100.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 5.7 | | 7.1 | | 8.0 | | 10.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 175.4 | | 140.8 | | 125.0 | | 100.0 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 250.0 | | 200.0 | | 166.7 | | 125.0 | | MHz | | Table 3 | O. EPM7064\$ Internal Tim | ing Parameters | (Part | 1 of 2) | No | te (1) | | | | | | |-------------------|--------------------------------|----------------|-------|---------|-----|--------|-------|-----|-----|-----|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | | | | Unit | | | | | - | 5 | - | 6 | - | 7 | -1 | 10 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | $t_{IN}$ | Input pad and buffer delay | | | 0.2 | | 0.2 | | 0.5 | | 0.5 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.2 | | 0.5 | | 0.5 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.2 | | 2.6 | | 1.0 | | 1.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.1 | | 3.8 | | 4.0 | | 5.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.9 | | 1.1 | | 0.8 | | 0.8 | ns | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 3.2 | | 3.0 | | 5.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.5 | | 3.2 | | 3.0 | | 5.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 0.8 | | 2.0 | | 2.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.2 | | 0.3 | | 2.0 | | 1.5 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.7 | | 0.8 | | 2.5 | | 2.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.2 | | 5.3 | | 7.0 | | 5.5 | ns | | $t_{ZX1}$ | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | $t_{ZX2}$ | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 4.5 | | 5.5 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 9.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 4.0 | | 5.0 | ns | | t <sub>SU</sub> | Register setup time | | 0.8 | | 1.0 | | 3.0 | | 2.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.7 | | 2.0 | | 2.0 | | 3.0 | | ns | ### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 33 and 34 show the EPM7160S AC operating conditions. | Table 3 | 33. EPM7160S External Timi | ng Parameters | (Part | 1 of 2) | No | nte (1) | | | | | | |-------------------|------------------------------------------|----------------|-------|---------|-------|---------|-------|------|------|------|------| | Symbol | Parameter | Conditions | | | | Speed | Grade | ) | | | Unit | | | | | - | 6 | - | 7 | -1 | 0 | -15 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 4.2 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.9 | | 4.8 | | 5 | | 8 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 1.1 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.7 | | 2.1 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.4 | | 7.9 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | Table 36. EPM7192S Internal Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | | |----------------------------------------------------------------------------|-----------------------------------|------------|-------------|------|-----|------|-----|------|----|--| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | -7 | | -10 | | -15 | | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | | t <sub>H</sub> | Register hold time | | 1.7 | | 3.0 | | 4.0 | | ns | | | t <sub>FSU</sub> | Register setup time of fast input | | 2.3 | | 3.0 | | 2.0 | | ns | | | t <sub>FH</sub> | Register hold time of fast input | | 0.7 | | 0.5 | | 1.0 | | ns | | | t <sub>RD</sub> | Register delay | | | 1.4 | | 2.0 | | 1.0 | ns | | | t <sub>COMB</sub> | Combinatorial delay | | | 1.2 | | 2.0 | | 1.0 | ns | | | $t_{IC}$ | Array clock delay | | | 3.2 | | 5.0 | | 6.0 | ns | | | t <sub>EN</sub> | Register enable time | | | 3.1 | | 5.0 | | 6.0 | ns | | | $t_{GLOB}$ | Global control delay | | | 2.5 | | 1.0 | | 1.0 | ns | | | t <sub>PRE</sub> | Register preset time | | | 2.7 | | 3.0 | | 4.0 | ns | | | t <sub>CLR</sub> | Register clear time | | | 2.7 | | 3.0 | | 4.0 | ns | | | t <sub>PIA</sub> | PIA delay | (7) | | 2.4 | | 1.0 | | 2.0 | ns | | | $t_{LPA}$ | Low-power adder | (8) | | 10.0 | | 11.0 | | 13.0 | ns | | ### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 37 and 38 show the EPM7256S AC operating conditions. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | |-------------------|-------------------------------------------------------------------|--------------------------|-------------|-----|---------|------|---------|------|----------| | | | | -7 -10 | | | | -15 | | Unit | | | | | Min Max | | Min Max | | Min Max | | | | | | | IVIIII | 7.5 | IVIIII | 10.0 | IVIIII | 15.0 | | | t <sub>PD1</sub> | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF | | 7.5 | | 10.0 | | 15.0 | ns<br>ns | | t <sub>SU</sub> | Global clock setup time | | 3.9 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.7 | | 5.0 | | 8.0 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.8 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.9 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 7.8 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 7.8 | | 10.0 | | 13.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 128.2 | | 100.0 | | 76.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 125.0 | | 100.0 | | MHz | Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2) Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices. Figure 16. 44-Pin Package Pin-Out Diagram Package outlines not drawn to scale. ## Notes: - (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. ## Figure 18. 84-Pin Package Pin-Out Diagram Package outline not drawn to scale. ## Notes: - (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices. - (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (3) JTAG ports are available in MAX 7000S devices only. # Figure 21. 192-Pin Package Pin-Out Diagram Package outline not drawn to scale. Figure 22. 208-Pin Package Pin-Out Diagram Package outline not drawn to scale.