



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | EE PLD                                                      |
| Delay Time tpd(1) Max           | 15 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 4                                                           |
| Number of Macrocells            | 64                                                          |
| Number of Gates                 | 1250                                                        |
| Number of I/O                   | 36                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 44-TQFP                                                     |
| Supplier Device Package         | 44-TQFP (10x10)                                             |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7064tc44-15yy |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

Figure 8. I/O Control Block of MAX 7000 Devices

### EPM7032, EPM7064 & EPM7096 Devices



### MAX 7000E & MAX 7000S Devices



#### Note:

(1) The open-drain output option is available only in MAX 7000S devices.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG}$  = Programming time  $t_{PPULSE}$  = Sum of the fixed times to erase, program, and

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time

 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells

 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

# Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.

# **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



# QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier & Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

### Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

| Table 2           | 21. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | neters Note | (1)       |       |                        |      |
|-------------------|------------------------------------------|--------------------|-------------|-----------|-------|------------------------|------|
| Symbol            | Parameter                                | Conditions         |             | Speed (   | Grade |                        | Unit |
|                   |                                          |                    | MAX 700     | OE (-10P) |       | 000 (-10)<br>00E (-10) |      |
|                   |                                          |                    | Min         | Max       | Min   | Max                    |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |             | 10.0      |       | 10.0                   | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |             | 10.0      |       | 10.0                   | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0         |           | 8.0   |                        | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0         |           | 0.0   |                        | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0         |           | 3.0   |                        | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.5         |           | 0.5   |                        | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |             | 5.0       |       | 5                      | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0         |           | 4.0   |                        | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0         |           | 4.0   |                        | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 2.0         |           | 3.0   |                        | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 3.0         |           | 3.0   |                        | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |             | 10.0      |       | 10.0                   | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 4.0         |           | 4.0   |                        | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 4.0         |           | 4.0   |                        | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 4.0         |           | 4.0   |                        | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0         |           | 1.0   |                        | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |             | 10.0      |       | 10.0                   | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 100.0       |           | 100.0 |                        | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |             | 10.0      |       | 10.0                   | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 100.0       |           | 100.0 |                        | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0       |           | 125.0 |                        | MHz  |

| Symbol            | Parameter                                                                                | Conditions     |         | Speed     | Grade  |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|---------|-----------|--------|------|------|
|                   |                                                                                          |                | MAX 700 | OE (-10P) | MAX 70 |      |      |
|                   |                                                                                          |                | Min     | Max       | Min    | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |         | 0.5       |        | 1.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |         | 0.5       |        | 1.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |         | 1.0       |        | 1.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |         | 5.0       |        | 5.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |         | 0.8       |        | 0.8  | ns   |
| $t_{LAD}$         | Logic array delay                                                                        |                |         | 5.0       |        | 5.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |         | 5.0       |        | 5.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |         | 2.0       |        | 2.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |         | 1.5       |        | 2.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |         | 2.0       |        | 2.5  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |         | 5.5       |        | 6.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |         | 5.0       |        | 5.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |         | 5.5       |        | 5.5  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 9.0       |        | 9.0  | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |         | 5.0       |        | 5.0  | ns   |
| $t_{SU}$          | Register setup time                                                                      |                | 2.0     |           | 3.0    |      | ns   |
| $t_H$             | Register hold time                                                                       |                | 3.0     |           | 3.0    |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 3.0     |           | 3.0    |      | ns   |
| $t_{FH}$          | Register hold time of fast input                                                         | (2)            | 0.5     |           | 0.5    |      | ns   |
| $t_{RD}$          | Register delay                                                                           |                |         | 2.0       |        | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |         | 2.0       |        | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |         | 5.0       |        | 5.0  | ns   |
| $t_{EN}$          | Register enable time                                                                     |                |         | 5.0       |        | 5.0  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |         | 1.0       |        | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |         | 3.0       |        | 3.0  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |         | 3.0       |        | 3.0  | ns   |
| $t_{PIA}$         | PIA delay                                                                                |                |         | 1.0       |        | 1.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |         | 11.0      |        | 11.0 | ns   |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | <b>eters</b> Note | e (1)     |                                   |      |     |  |  |
|-------------------|------------------------------------------|--------------------|-------------------|-----------|-----------------------------------|------|-----|--|--|
| Symbol            | Parameter                                | Conditions         |                   | Speed     | Speed Grade                       |      |     |  |  |
|                   |                                          |                    | MAX 700           | 0E (-12P) | MAX 7000 (-12)<br>MAX 7000E (-12) |      |     |  |  |
|                   |                                          |                    | Min               | Max       | Min                               | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |                   | 12.0      |                                   | 12.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |                   | 12.0      |                                   | 12.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0               |           | 10.0                              |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0               |           | 0.0                               |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0               |           | 3.0                               |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.0               |           | 0.0                               |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |                   | 6.0       |                                   | 6.0  | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0               |           | 4.0                               |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0               |           | 4.0                               |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 3.0               |           | 4.0                               |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 4.0               |           | 4.0                               |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |                   | 12.0      |                                   | 12.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 5.0               |           | 5.0                               |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 5.0               |           | 5.0                               |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 5.0               |           | 5.0                               |      | ns  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0               |           | 1.0                               |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |                   | 11.0      |                                   | 11.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 90.9              |           | 90.9                              |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |                   | 11.0      |                                   | 11.0 | ns  |  |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 90.9              |           | 90.9                              |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0             |           | 125.0                             |      | MHz |  |  |

| Table 2           | 5. MAX 7000 & MAX 7000E                  | External Timing I | Paramete | ers / | lote (1) |        |      |      |     |
|-------------------|------------------------------------------|-------------------|----------|-------|----------|--------|------|------|-----|
| Symbol            | Parameter                                | Conditions        |          |       |          | Unit   |      |      |     |
|                   |                                          |                   | -        | 15    | -1       | 5T -20 |      | 20   |     |
|                   |                                          |                   | Min      | Max   | Min      | Max    | Min  | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF        |          | 15.0  |          | 15.0   |      | 20.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF        |          | 15.0  |          | 15.0   |      | 20.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                  |                   | 11.0     |       | 11.0     |        | 12.0 |      | ns  |
| t <sub>H</sub>    | Global clock hold time                   |                   | 0.0      |       | 0.0      |        | 0.0  |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)               | 3.0      |       | -        |        | 5.0  |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)               | 0.0      |       | -        |        | 0.0  |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF        |          | 8.0   |          | 8.0    |      | 12.0 | ns  |
| t <sub>CH</sub>   | Global clock high time                   |                   | 5.0      |       | 6.0      |        | 6.0  |      | ns  |
| t <sub>CL</sub>   | Global clock low time                    |                   | 5.0      |       | 6.0      |        | 6.0  |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                   |                   | 4.0      |       | 4.0      |        | 5.0  |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                    |                   | 4.0      |       | 4.0      |        | 5.0  |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF        |          | 15.0  |          | 15.0   |      | 20.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 6.0      |       | 6.5      |        | 8.0  |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 6.0      |       | 6.5      |        | 8.0  |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)               | 6.0      |       | 6.5      |        | 8.0  |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)    | 1.0      |       | 1.0      |        | 1.0  |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              |                   |          | 13.0  |          | 13.0   |      | 16.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)               | 76.9     |       | 76.9     |        | 62.5 |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               |                   |          | 13.0  |          | 13.0   |      | 16.0 | ns  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)               | 76.9     |       | 76.9     |        | 62.5 |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)               | 100      |       | 83.3     | _      | 83.3 | _    | MHz |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 3           | 33. EPM7160S External Timi               | ng Parameters  | (Part | 1 of 2) | No    | nte (1) |       |      |      |      |      |
|-------------------|------------------------------------------|----------------|-------|---------|-------|---------|-------|------|------|------|------|
| Symbol            | Parameter                                | Conditions     |       |         |       | Speed   | Grade | )    |      |      | Unit |
|                   |                                          |                | -     | 6       | -7    |         | -10   |      | -15  |      |      |
|                   |                                          |                | Min   | Max     | Min   | Max     | Min   | Max  | Min  | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |       | 6.0     |       | 7.5     |       | 10.0 |      | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |       | 6.0     |       | 7.5     |       | 10.0 |      | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.4   |         | 4.2   |         | 7.0   |      | 11.0 |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0   |         | 0.0   |         | 0.0   |      | 0.0  |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 2.5   |         | 3.0   |         | 3.0   |      | 3.0  |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0   |         | 0.0   |         | 0.5   |      | 0.0  |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |       | 3.9     |       | 4.8     |       | 5    |      | 8    | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0   |         | 3.0   |         | 4.0   |      | 5.0  |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0   |         | 3.0   |         | 4.0   |      | 5.0  |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.9   |         | 1.1   |         | 2.0   |      | 4.0  |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.7   |         | 2.1   |         | 3.0   |      | 4.0  |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |       | 6.4     |       | 7.9     |       | 10.0 |      | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |         | 3.0   |         | 4.0   |      | 6.0  |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |         | 3.0   |         | 4.0   |      | 6.0  |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 2.5   |         | 3.0   |         | 4.0   |      | 6.0  |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |         | 1.0   |         | 1.0   |      | 1.0  |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |       | 6.7     |       | 8.2     |       | 10.0 |      | 13.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 149.3 |         | 122.0 |         | 100.0 |      | 76.9 |      | MHz  |

| Table 3           | 35. EPM71928 External Timi               | ing Parameters (F | art 2 of 2 | ?) No | ote (1) |       |       |      |      |
|-------------------|------------------------------------------|-------------------|------------|-------|---------|-------|-------|------|------|
| Symbol            | Parameter                                | Conditions        |            |       | Speed   | Grade |       |      | Unit |
|                   |                                          |                   | -          | 7     | -10     |       | -15   |      | 1    |
|                   |                                          | M                 | Min        | Max   | Min     | Max   | Min   | Max  |      |
| t <sub>AH</sub>   | Array clock hold time                    |                   | 1.8        |       | 3.0     |       | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF        |            | 7.8   |         | 10.0  |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                   | 3.0        |       | 4.0     |       | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                   | 3.0        |       | 4.0     |       | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)               | 3.0        |       | 4.0     |       | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3)    | 1.0        |       | 1.0     |       | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                   |            | 8.0   |         | 10.0  |       | 13.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)               | 125.0      |       | 100.0   |       | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                   |            | 8.0   |         | 10.0  |       | 13.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)               | 125.0      |       | 100.0   |       | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)               | 166.7      |       | 125.0   |       | 100.0 |      | MHz  |

| Table 3           | 6. EPM7192\$ Internal Tim      | ing Parameters (Pai         | t 1 of 2) | Note | (1) |     |     |      |      |
|-------------------|--------------------------------|-----------------------------|-----------|------|-----|-----|-----|------|------|
| Symbol            | Parameter                      | eter Conditions Speed Grade |           |      |     |     |     |      | Unit |
|                   |                                |                             | -         | 7    | -1  | 10  | -15 |      |      |
|                   |                                |                             | Min       | Max  | Min | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay     |                             |           | 0.3  |     | 0.5 |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                             |           | 0.3  |     | 0.5 |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay               |                             |           | 3.2  |     | 1.0 |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay          |                             |           | 4.2  |     | 5.0 |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay        |                             |           | 1.2  |     | 0.8 |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay              |                             |           | 3.1  |     | 5.0 |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay      |                             |           | 3.1  |     | 5.0 |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay   |                             |           | 0.9  |     | 2.0 |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF                  |           | 0.5  |     | 1.5 |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6)              |           | 1.0  |     | 2.0 |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF                  |           | 5.5  |     | 5.5 |     | 7.0  | ns   |
| $t_{ZX1}$         | Output buffer enable delay     | C1 = 35 pF                  |           | 4.0  |     | 5.0 |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6)              |           | 4.5  |     | 5.5 |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF                  |           | 9.0  |     | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF                   |           | 4.0  |     | 5.0 |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time            |                             | 1.1       |      | 2.0 |     | 4.0 |      | ns   |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                                                         | Conditions               |        |     | haan2              | ed Grade    |        |      |          |  |
|-------------------|-------------------------------------------------------------------|--------------------------|--------|-----|--------------------|-------------|--------|------|----------|--|
| Oymboi            | i didinotoi                                                       | Conditions               | _      | 7   | · ·                |             |        | 15   | Unit     |  |
|                   |                                                                   |                          | Min    | Max | <del>-   -  </del> |             | Min    | Max  |          |  |
| 4                 | Innut to non variatored output                                    | C4 25 pF                 | IVIIII | 7.5 | IVIIII             | Max<br>10.0 | IVIIII | 15.0 |          |  |
| t <sub>PD1</sub>  | Input to non-registered output I/O input to non-registered output | C1 = 35 pF<br>C1 = 35 pF |        | 7.5 |                    | 10.0        |        | 15.0 | ns<br>ns |  |
| t <sub>SU</sub>   | Global clock setup time                                           |                          | 3.9    |     | 7.0                |             | 11.0   |      | ns       |  |
| t <sub>H</sub>    | Global clock hold time                                            |                          | 0.0    |     | 0.0                |             | 0.0    |      | ns       |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input                             |                          | 3.0    |     | 3.0                |             | 3.0    |      | ns       |  |
| t <sub>FH</sub>   | Global clock hold time of fast input                              |                          | 0.0    |     | 0.5                |             | 0.0    |      | ns       |  |
| t <sub>CO1</sub>  | Global clock to output delay                                      | C1 = 35 pF               |        | 4.7 |                    | 5.0         |        | 8.0  | ns       |  |
| t <sub>CH</sub>   | Global clock high time                                            |                          | 3.0    |     | 4.0                |             | 5.0    |      | ns       |  |
| t <sub>CL</sub>   | Global clock low time                                             |                          | 3.0    |     | 4.0                |             | 5.0    |      | ns       |  |
| t <sub>ASU</sub>  | Array clock setup time                                            |                          | 0.8    |     | 2.0                |             | 4.0    |      | ns       |  |
| t <sub>AH</sub>   | Array clock hold time                                             |                          | 1.9    |     | 3.0                |             | 4.0    |      | ns       |  |
| t <sub>ACO1</sub> | Array clock to output delay                                       | C1 = 35 pF               |        | 7.8 |                    | 10.0        |        | 15.0 | ns       |  |
| t <sub>ACH</sub>  | Array clock high time                                             |                          | 3.0    |     | 4.0                |             | 6.0    |      | ns       |  |
| t <sub>ACL</sub>  | Array clock low time                                              |                          | 3.0    |     | 4.0                |             | 6.0    |      | ns       |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                          | (2)                      | 3.0    |     | 4.0                |             | 6.0    |      | ns       |  |
| t <sub>ODH</sub>  | Output data hold time after clock                                 | C1 = 35 pF (3)           | 1.0    |     | 1.0                |             | 1.0    |      | ns       |  |
| t <sub>CNT</sub>  | Minimum global clock period                                       |                          |        | 7.8 |                    | 10.0        |        | 13.0 | ns       |  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                           | (4)                      | 128.2  |     | 100.0              |             | 76.9   |      | MHz      |  |
| t <sub>ACNT</sub> | Minimum array clock period                                        |                          |        | 7.8 |                    | 10.0        |        | 13.0 | ns       |  |
| f <sub>ACNT</sub> | Maximum internal array clock frequency                            | (4)                      | 128.2  |     | 100.0              |             | 76.9   |      | MHz      |  |
| f <sub>MAX</sub>  | Maximum clock frequency                                           | (5)                      | 166.7  |     | 125.0              |             | 100.0  |      | MHz      |  |

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|--|--|
| Device                                                | Α    | В    | С     |  |  |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

Figure 17. 68-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Notes:

- The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

### Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.





101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001