



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                          |
|---------------------------------|----------------------------------------------------------|
| Product Status                  | Obsolete                                                 |
| Programmable Type               | EE PLD                                                   |
| Delay Time tpd(1) Max           | 7.5 ns                                                   |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                            |
| Number of Logic Elements/Blocks | 6                                                        |
| Number of Macrocells            | 96                                                       |
| Number of Gates                 | 1800                                                     |
| Number of I/O                   | 52                                                       |
| Operating Temperature           | 0°C ~ 70°C (TA)                                          |
| Mounting Type                   | Surface Mount                                            |
| Package / Case                  | 68-LCC (J-Lead)                                          |
| Supplier Device Package         | 68-PLCC (24x24)                                          |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7096lc68-7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest
- Programming support
  - Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices
  - The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices

# General Description

The MAX 7000 family of high-density, high-performance PLDs is based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 3 for available speed grades.

| Device   |          | Speed Grade |          |          |          |          |          |          |          |          |  |  |
|----------|----------|-------------|----------|----------|----------|----------|----------|----------|----------|----------|--|--|
|          | -5       | -6          | -7       | -10P     | -10      | -12P     | -12      | -15      | -15T     | -20      |  |  |
| EPM7032  |          | <b>✓</b>    | <b>✓</b> |          | <b>✓</b> |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          |  |  |
| EPM7032S | <b>✓</b> | <b>✓</b>    | <b>✓</b> |          | <b>✓</b> |          |          |          |          |          |  |  |
| EPM7064  |          | <b>✓</b>    | <b>✓</b> |          | ~        |          | <b>✓</b> | <b>✓</b> |          |          |  |  |
| EPM7064S | <b>✓</b> | <b>✓</b>    | <b>✓</b> |          | ~        |          |          |          |          |          |  |  |
| EPM7096  |          |             | <b>✓</b> |          | ~        |          | <b>✓</b> | <b>✓</b> |          |          |  |  |
| EPM7128E |          |             | <b>✓</b> | <b>✓</b> | ~        |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |  |
| EPM7128S |          | <b>✓</b>    | <b>✓</b> |          | ~        |          |          | <b>✓</b> |          |          |  |  |
| EPM7160E |          |             |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |  |
| EPM7160S |          | <b>✓</b>    | <b>✓</b> |          | ~        |          |          | <b>✓</b> |          |          |  |  |
| EPM7192E |          |             |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |  |
| EPM7192S |          |             | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |  |
| EPM7256E |          |             |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |  |
| EPM7256S |          |             | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |  |

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

Figure 2. MAX 7000E & MAX 7000S Device Block Diagram



Figure 2 shows the architecture of MAX 7000E and MAX 7000S devices.

**Logic Array Blocks** 

The MAX 7000 device architecture is based on the linking of highperformance, flexible, logic array modules called logic array blocks (LABs). LABs consist of 16-macrocell arrays, as shown in Figures 1 and 2. Multiple LABs are linked together via the programmable interconnect array (PIA), a global bus that is fed by all dedicated inputs, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

### **Macrocells**

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell





Figure 4 shows a MAX 7000E and MAX 7000S device macrocell.

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Figure 8. I/O Control Block of MAX 7000 Devices

### EPM7032, EPM7064 & EPM7096 Devices



### MAX 7000E & MAX 7000S Devices



### Note:

(1) The open-drain output option is available only in MAX 7000S devices.

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{\rm CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

### Slew-Rate Control

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

### Programming with External Hardware

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000\$ Boundary-Scan Register Length |                               |  |  |  |  |  |  |
|----------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| Device                                             | Boundary-Scan Register Length |  |  |  |  |  |  |
| EPM7032S                                           | 1 (1)                         |  |  |  |  |  |  |
| EPM7064S                                           | 1 (1)                         |  |  |  |  |  |  |
| EPM7128S                                           | 288                           |  |  |  |  |  |  |
| EPM7160S                                           | 312                           |  |  |  |  |  |  |
| EPM7192S                                           | 360                           |  |  |  |  |  |  |
| EPM7256S                                           | 480                           |  |  |  |  |  |  |

### Note:

(1) This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) |                     |                       |                                      |                  |  |  |  |  |  |  |
|--------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|
| Device                                           |                     | IDCODE (32 Bits)      |                                      |                  |  |  |  |  |  |  |
|                                                  | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |
| EPM7032S                                         | 0000                | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7064S                                         | 0000                | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7128S                                         | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7160S                                         | 0000                | 0111 0001 0110 0000   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7192S                                         | 0000                | 0111 0001 1001 0010   | 00001101110                          | 1                |  |  |  |  |  |  |
| EPM7256S                                         | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



Figure 9 shows the timing requirements for the JTAG signals.

Table 12 shows the JTAG timing parameters and values for MAX 7000S devices.

| Table 12. JTAG Timing Parameters & Values for MAX 7000S Devices |                                                |     |     |      |  |  |  |  |  |  |
|-----------------------------------------------------------------|------------------------------------------------|-----|-----|------|--|--|--|--|--|--|
| Symbol                                                          | Parameter                                      | Min | Max | Unit |  |  |  |  |  |  |
| t <sub>JCP</sub>                                                | TCK clock period                               | 100 |     | ns   |  |  |  |  |  |  |
| t <sub>JCH</sub>                                                | TCK clock high time                            | 50  |     | ns   |  |  |  |  |  |  |
| t <sub>JCL</sub>                                                | TCK clock low time                             | 50  |     | ns   |  |  |  |  |  |  |
| t <sub>JPSU</sub>                                               | JTAG port setup time                           | 20  |     | ns   |  |  |  |  |  |  |
| t <sub>JPH</sub>                                                | JTAG port hold time                            | 45  |     | ns   |  |  |  |  |  |  |
| t <sub>JPCO</sub>                                               | JTAG port clock to output                      |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JPZX</sub>                                               | JTAG port high impedance to valid output       |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JPXZ</sub>                                               | JTAG port valid output to high impedance       |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSSU</sub>                                               | Capture register setup time                    | 20  |     | ns   |  |  |  |  |  |  |
| t <sub>JSH</sub>                                                | Capture register hold time                     | 45  |     | ns   |  |  |  |  |  |  |
| t <sub>JSCO</sub>                                               | Update register clock to output                |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSZX</sub>                                               | Update register high impedance to valid output |     | 25  | ns   |  |  |  |  |  |  |
| t <sub>JSXZ</sub>                                               | Update register valid output to high impedance |     | 25  | ns   |  |  |  |  |  |  |



For more information, see *Application Note* 39 (*IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices*).

### **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

### **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



## QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

| Symbol          | Parameter                                  | Conditions                                                    | Min                     | Max                      | Unit |
|-----------------|--------------------------------------------|---------------------------------------------------------------|-------------------------|--------------------------|------|
| V <sub>IH</sub> | High-level input voltage                   |                                                               | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage                    |                                                               | -0.5 (8)                | 0.8                      | V    |
| $V_{OH}$        | 5.0-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$   | 2.4                     |                          | V    |
|                 | 3.3-V high-level TTL output voltage        | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (10)$  | 2.4                     |                          | V    |
|                 | 3.3-V high-level CMOS output voltage       | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V } (10)$ | V <sub>CCIO</sub> - 0.2 |                          | V    |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11)   |                         | 0.45                     | V    |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11)   |                         | 0.45                     | V    |
|                 | 3.3-V low-level CMOS output voltage        | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.0 V(11)$            |                         | 0.2                      | V    |
| I <sub>I</sub>  | Leakage current of dedicated input pins    | V <sub>I</sub> = -0.5 to 5.5 V (11)                           | -10                     | 10                       | μА   |
| l <sub>OZ</sub> | I/O pin tri-state output off-state current | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                     | -40                     | 40                       | μА   |

| Table 1          | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices |                                     |     |     |      |  |  |
|------------------|---------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|
| Symbol           | Parameter                                                                       | Conditions                          | Min | Max | Unit |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                           | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |  |  |

| Table 1          | Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices Note (13) |                                     |     |     |      |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                                | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                    | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 15  | pF   |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                      | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 15  | pF   |  |  |  |  |  |

| Table 1          | Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices Note (13) |                                     |     |     |      |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                                | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Dedicated input pin capacitance                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                      | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |  |

| Symbol            | Parameter                                                                                 | Conditions     | Speed | Grade -6 | Speed ( | Unit |    |
|-------------------|-------------------------------------------------------------------------------------------|----------------|-------|----------|---------|------|----|
|                   |                                                                                           |                | Min   | Max      | Min     | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |       | 0.4      |         | 0.5  | ns |
| $t_{IO}$          | I/O input pad and buffer delay                                                            |                |       | 0.4      |         | 0.5  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |       | 0.8      |         | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |       | 3.5      |         | 4.0  | ns |
| $t_{PEXP}$        | Parallel expander delay                                                                   |                |       | 0.8      |         | 0.8  | ns |
| $t_{LAD}$         | Logic array delay                                                                         |                |       | 2.0      |         | 3.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |       | 2.0      |         | 3.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |       |          |         | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |       | 2.0      |         | 2.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V            | C1 = 35 pF (7) |       | 2.5      |         | 2.5  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |       | 7.0      |         | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 5.0 V             | C1 = 35 pF     |       | 4.0      |         | 4.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off, V <sub>CCIO</sub> = 3.3 V             | C1 = 35 pF (7) |       | 4.5      |         | 4.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V   | C1 = 35 pF (2) |       | 9.0      |         | 9.0  | ns |
| $t_{XZ}$          | Output buffer disable delay                                                               | C1 = 5 pF      |       | 4.0      |         | 4.0  | ns |
| $t_{SU}$          | Register setup time                                                                       |                | 3.0   |          | 3.0     |      | ns |
| $t_H$             | Register hold time                                                                        |                | 1.5   |          | 2.0     |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 2.5   |          | 3.0     |      | ns |
| $t_{FH}$          | Register hold time of fast input                                                          | (2)            | 0.5   |          | 0.5     |      | ns |
| $t_{RD}$          | Register delay                                                                            |                |       | 0.8      |         | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |       | 0.8      |         | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |       | 2.5      |         | 3.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                      |                |       | 2.0      |         | 3.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |       | 0.8      |         | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |       | 2.0      |         | 2.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |       | 2.0      |         | 2.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |       | 0.8      |         | 1.0  | ns |
| $t_{LPA}$         | Low-power adder                                                                           | (8)            |       | 10.0     |         | 10.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This parameter applies to MAX 7000E devices only.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter must be added to this minimum width if the clear or reset signal incorporates the  $t_{LAD}$  parameter into the signal path.
- (4) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (5) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (6) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (7) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

Tables 27 and 28 show the EPM7032S AC operating conditions.

| Table 2           | Table 27. EPM7032S External Timing Parameters (Part 1 of 2) Note (1) |                |             |     |       |     |       |     |       |      |      |
|-------------------|----------------------------------------------------------------------|----------------|-------------|-----|-------|-----|-------|-----|-------|------|------|
| Symbol            | Parameter                                                            | Conditions     | Speed Grade |     |       |     |       |     |       |      | Unit |
|                   |                                                                      |                | -           | -5  |       | -6  |       | -7  |       | -10  |      |
|                   |                                                                      |                | Min         | Max | Min   | Max | Min   | Max | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output                                       | C1 = 35 pF     |             | 5.0 |       | 6.0 |       | 7.5 |       | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output                                   | C1 = 35 pF     |             | 5.0 |       | 6.0 |       | 7.5 |       | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                                              |                | 2.9         |     | 4.0   |     | 5.0   |     | 7.0   |      | ns   |
| t <sub>H</sub>    | Global clock hold time                                               |                | 0.0         |     | 0.0   |     | 0.0   |     | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input                                |                | 2.5         |     | 2.5   |     | 2.5   |     | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input                                 |                | 0.0         |     | 0.0   |     | 0.0   |     | 0.5   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                                         | C1 = 35 pF     |             | 3.2 |       | 3.5 |       | 4.3 |       | 5.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                                               |                | 2.0         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                                                |                | 2.0         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                                               |                | 0.7         |     | 0.9   |     | 1.1   |     | 2.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                                                |                | 1.8         |     | 2.1   |     | 2.7   |     | 3.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                                          | C1 = 35 pF     |             | 5.4 |       | 6.6 |       | 8.2 |       | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                                                |                | 2.5         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                                                 |                | 2.5         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset                             | (2)            | 2.5         |     | 2.5   |     | 3.0   |     | 4.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock                                    | C1 = 35 pF (3) | 1.0         |     | 1.0   |     | 1.0   |     | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                                          |                |             | 5.7 |       | 7.0 |       | 8.6 |       | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency                              | (4)            | 175.4       |     | 142.9 |     | 116.3 |     | 100.0 |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                                           |                |             | 5.7 |       | 7.0 |       | 8.6 |       | 10.0 | ns   |

| Table 27. EPM7032S External Timing Parameters (Part 2 of 2)  Note (1) |                                        |            |             |              |       |     |       |     |       |     |     |  |
|-----------------------------------------------------------------------|----------------------------------------|------------|-------------|--------------|-------|-----|-------|-----|-------|-----|-----|--|
| Symbol                                                                | Parameter                              | Conditions | Speed Grade |              |       |     |       |     |       |     |     |  |
|                                                                       |                                        |            | -           | -5 -6 -7 -10 |       |     |       |     |       |     |     |  |
|                                                                       |                                        |            | Min         | Max          | Min   | Max | Min   | Max | Min   | Max |     |  |
| f <sub>ACNT</sub>                                                     | Maximum internal array clock frequency | (4)        | 175.4       |              | 142.9 |     | 116.3 |     | 100.0 |     | MHz |  |
| f <sub>MAX</sub>                                                      | Maximum clock frequency                | (5)        | 250.0       |              | 200.0 |     | 166.7 |     | 125.0 |     | MHz |  |

| Table 2           | 8. EPM7032S Internal Tim          | ing Parameter  | <b>s</b> / | Note (1) |     |       |       |     |     |      |    |
|-------------------|-----------------------------------|----------------|------------|----------|-----|-------|-------|-----|-----|------|----|
| Symbol            | Parameter                         | Conditions     |            |          |     | Speed | Grade | )   |     | Unit |    |
|                   |                                   |                | -5         |          | -   | -6    |       | -7  |     | -10  |    |
|                   |                                   |                | Min        | Max      | Min | Max   | Min   | Max | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |            | 0.2      |     | 0.2   |       | 0.3 |     | 0.5  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |            | 0.2      |     | 0.2   |       | 0.3 |     | 0.5  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |            | 2.2      |     | 2.1   |       | 2.5 |     | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |            | 3.1      |     | 3.8   |       | 4.6 |     | 5.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay           |                |            | 0.9      |     | 1.1   |       | 1.4 |     | 0.8  | ns |
| t <sub>LAD</sub>  | Logic array delay                 |                |            | 2.6      |     | 3.3   |       | 4.0 |     | 5.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |            | 2.5      |     | 3.3   |       | 4.0 |     | 5.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |            | 0.7      |     | 0.8   |       | 1.0 |     | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |            | 0.2      |     | 0.3   |       | 0.4 |     | 1.5  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |            | 0.7      |     | 0.8   |       | 0.9 |     | 2.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |            | 5.2      |     | 5.3   |       | 5.4 |     | 5.5  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |            | 4.0      |     | 4.0   |       | 4.0 |     | 5.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |            | 4.5      |     | 4.5   |       | 4.5 |     | 5.5  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |            | 9.0      |     | 9.0   |       | 9.0 |     | 9.0  | ns |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |            | 4.0      |     | 4.0   |       | 4.0 |     | 5.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 0.8        |          | 1.0 |       | 1.3   |     | 2.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.7        |          | 2.0 |       | 2.5   |     | 3.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9        |          | 1.8 |       | 1.7   |     | 3.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6        |          | 0.7 |       | 0.8   |     | 0.5 |      | ns |
| t <sub>RD</sub>   | Register delay                    |                |            | 1.2      |     | 1.6   |       | 1.9 |     | 2.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |            | 0.9      |     | 1.1   |       | 1.4 |     | 2.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |            | 2.7      |     | 3.4   |       | 4.2 |     | 5.0  | ns |
| t <sub>EN</sub>   | Register enable time              |                |            | 2.6      |     | 3.3   |       | 4.0 |     | 5.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |            | 1.6      |     | 1.4   |       | 1.7 |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |            | 2.0      |     | 2.4   |       | 3.0 |     | 3.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |            | 2.0      |     | 2.4   |       | 3.0 |     | 3.0  | ns |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 33. EPM7160S External Timing Parameters (Part 1 of 2) Note (1) |                                          |                |       |     |       |     |       |      |      |      |     |  |
|----------------------------------------------------------------------|------------------------------------------|----------------|-------|-----|-------|-----|-------|------|------|------|-----|--|
| Symbol                                                               | Parameter                                | Conditions     |       |     | Unit  |     |       |      |      |      |     |  |
|                                                                      |                                          |                | -6    |     | -7    |     | -10   |      | -15  |      |     |  |
|                                                                      |                                          |                | Min   | Max | Min   | Max | Min   | Max  | Min  | Max  |     |  |
| t <sub>PD1</sub>                                                     | Input to non-registered output           | C1 = 35 pF     |       | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |  |
| t <sub>PD2</sub>                                                     | I/O input to non-registered output       | C1 = 35 pF     |       | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |  |
| t <sub>SU</sub>                                                      | Global clock setup time                  |                | 3.4   |     | 4.2   |     | 7.0   |      | 11.0 |      | ns  |  |
| t <sub>H</sub>                                                       | Global clock hold time                   |                | 0.0   |     | 0.0   |     | 0.0   |      | 0.0  |      | ns  |  |
| t <sub>FSU</sub>                                                     | Global clock setup time of fast input    |                | 2.5   |     | 3.0   |     | 3.0   |      | 3.0  |      | ns  |  |
| t <sub>FH</sub>                                                      | Global clock hold time of fast input     |                | 0.0   |     | 0.0   |     | 0.5   |      | 0.0  |      | ns  |  |
| t <sub>CO1</sub>                                                     | Global clock to output delay             | C1 = 35 pF     |       | 3.9 |       | 4.8 |       | 5    |      | 8    | ns  |  |
| t <sub>CH</sub>                                                      | Global clock high time                   |                | 3.0   |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |  |
| t <sub>CL</sub>                                                      | Global clock low time                    |                | 3.0   |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |  |
| t <sub>ASU</sub>                                                     | Array clock setup time                   |                | 0.9   |     | 1.1   |     | 2.0   |      | 4.0  |      | ns  |  |
| t <sub>AH</sub>                                                      | Array clock hold time                    |                | 1.7   |     | 2.1   |     | 3.0   |      | 4.0  |      | ns  |  |
| t <sub>ACO1</sub>                                                    | Array clock to output delay              | C1 = 35 pF     |       | 6.4 |       | 7.9 |       | 10.0 |      | 15.0 | ns  |  |
| t <sub>ACH</sub>                                                     | Array clock high time                    |                | 3.0   |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |  |
| t <sub>ACL</sub>                                                     | Array clock low time                     |                | 3.0   |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |  |
| t <sub>CPPW</sub>                                                    | Minimum pulse width for clear and preset | (2)            | 2.5   |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |  |
| t <sub>ODH</sub>                                                     | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |     | 1.0   |     | 1.0   |      | 1.0  |      | ns  |  |
| t <sub>CNT</sub>                                                     | Minimum global clock period              |                |       | 6.7 |       | 8.2 |       | 10.0 |      | 13.0 | ns  |  |
| f <sub>CNT</sub>                                                     | Maximum internal global clock frequency  | (4)            | 149.3 |     | 122.0 |     | 100.0 |      | 76.9 |      | MHz |  |

| Table 34. EPM7160S Internal Timing Parameters (Part 2 of 2) Note (1) |                     |            |             |               |     |      |     |      |     |      |      |
|----------------------------------------------------------------------|---------------------|------------|-------------|---------------|-----|------|-----|------|-----|------|------|
| Symbol                                                               | Parameter           | Conditions | Speed Grade |               |     |      |     |      |     |      | Unit |
|                                                                      |                     |            | -           | -6 -7 -10 -15 |     |      |     |      |     |      |      |
|                                                                      |                     |            | Min         | Max           | Min | Max  | Min | Max  | Min | Max  |      |
| t <sub>CLR</sub>                                                     | Register clear time |            |             | 2.4           |     | 3.0  |     | 3.0  |     | 4.0  | ns   |
| t <sub>PIA</sub>                                                     | PIA delay           | (7)        |             | 1.6           |     | 2.0  |     | 1.0  |     | 2.0  | ns   |
| t <sub>LPA</sub>                                                     | Low-power adder     | (8)        |             | 11.0          |     | 10.0 |     | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 3          | Table 35. EPM7192S External Timing Parameters (Part 1 of 2)Note (1) |            |             |     |     |      |      |      |    |  |  |  |  |
|------------------|---------------------------------------------------------------------|------------|-------------|-----|-----|------|------|------|----|--|--|--|--|
| Symbol           | Parameter                                                           | Conditions | Speed Grade |     |     |      |      |      |    |  |  |  |  |
|                  |                                                                     |            | -7          |     | -10 |      | -15  |      | 1  |  |  |  |  |
|                  |                                                                     |            | Min         | Max | Min | Max  | Min  | Max  |    |  |  |  |  |
| t <sub>PD1</sub> | Input to non-registered output                                      | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |  |  |
| t <sub>PD2</sub> | I/O input to non-registered output                                  | C1 = 35 pF |             | 7.5 |     | 10.0 |      | 15.0 | ns |  |  |  |  |
| t <sub>SU</sub>  | Global clock setup time                                             |            | 4.1         |     | 7.0 |      | 11.0 |      | ns |  |  |  |  |
| t <sub>H</sub>   | Global clock hold time                                              |            | 0.0         |     | 0.0 |      | 0.0  |      | ns |  |  |  |  |
| t <sub>FSU</sub> | Global clock setup time of fast input                               |            | 3.0         |     | 3.0 |      | 3.0  |      | ns |  |  |  |  |
| t <sub>FH</sub>  | Global clock hold time of fast input                                |            | 0.0         |     | 0.5 |      | 0.0  |      | ns |  |  |  |  |
| t <sub>CO1</sub> | Global clock to output delay                                        | C1 = 35 pF |             | 4.7 |     | 5.0  |      | 8.0  | ns |  |  |  |  |
| t <sub>CH</sub>  | Global clock high time                                              |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |  |  |
| t <sub>CL</sub>  | Global clock low time                                               |            | 3.0         |     | 4.0 |      | 5.0  |      | ns |  |  |  |  |
| t <sub>ASU</sub> | Array clock setup time                                              |            | 1.0         |     | 2.0 |      | 4.0  |      | ns |  |  |  |  |

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)





### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



#### Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.

### Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



### Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.

