## Altera - EPM7096QC100-15 Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

### **Applications of Embedded - CPLDs**

| Details                         |                                                              |
|---------------------------------|--------------------------------------------------------------|
| Product Status                  | Obsolete                                                     |
| Programmable Type               | EE PLD                                                       |
| Delay Time tpd(1) Max           | 15 ns                                                        |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                |
| Number of Logic Elements/Blocks | 6                                                            |
| Number of Macrocells            | 96                                                           |
| Number of Gates                 | 1800                                                         |
| Number of I/O                   | 76                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                              |
| Mounting Type                   | Surface Mount                                                |
| Package / Case                  | 100-BQFP                                                     |
| Supplier Device Package         | 100-PQFP (20x14)                                             |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7096qc100-15 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|                        | <ul> <li>Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest</li> <li>Programming support         <ul> <li>Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices</li> <li>The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices</li> </ul> </li> </ul> |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General<br>Description | The MAX 7000 family of high-density, high-performance PLDs is based<br>on Altera's second-generation MAX architecture. Fabricated with<br>advanced CMOS technology, the EEPROM-based MAX 7000 family<br>provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns,<br>and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6,<br>-7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in<br>-5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest<br>Group (PCI SIG) <i>PCI Local Bus Specification, Revision 2.2.</i> See Table 3<br>for available speed grades.                                                                                                         |

| Device   | Speed Grade  |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |              |              |                      |              |  |
|----------|--------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------|----------------------|--------------|--|
|          | -5           | -6           | -7           | -10P         | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -12P | -12          | -15          | -15T                 | -20          |  |
| EPM7032  |              | ~            | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | >            | ~            | <ul> <li></li> </ul> |              |  |
| EPM7032S | $\checkmark$ | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              |              |                      |              |  |
| EPM7064  |              | <b>~</b>     | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | >            | ~            |                      |              |  |
| EPM7064S | $\checkmark$ | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              |              |                      |              |  |
| EPM7096  |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | >            | $\checkmark$ |                      |              |  |
| EPM7128E |              |              | ~            | $\checkmark$ | <ul> <li>Image: A start of the start of</li></ul> |      | <b>&gt;</b>  | ~            |                      | <b>~</b>     |  |
| EPM7128S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              | ~            |                      |              |  |
| EPM7160E |              |              |              | ~            | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      | $\checkmark$ | ~            |                      | $\checkmark$ |  |
| EPM7160S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              | ~            |                      |              |  |
| EPM7192E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~    | >            | ~            |                      | <b>&gt;</b>  |  |
| EPM7192S |              |              | ~            | 1            | <b>~</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ī    |              | ~            |                      |              |  |
| EPM7256E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~    | >            | ~            |                      | <b>&gt;</b>  |  |
| EPM7256S |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |              | $\checkmark$ |                      |              |  |

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M | AX 7000            | ) Maxim            | um Use             | r I/O Piı          | ns N               | ote (1)             |                     |                     |                    |                    |                     |                     |
|------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device     | 44-<br>Pin<br>PLCC | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032    | 36                 | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S   | 36                 |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064    | 36                 |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S   | 36                 |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096    |                    |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E   |                    |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S   |                    |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E   |                    |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S   |                    |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E   |                    |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S   |                    |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E   |                    |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S   |                    |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram





Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t}_{CPPW}$  parameters.

Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V V<sub>CCINT</sub> level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When V<sub>CCIO</sub> is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

## Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | TAG Instructions | 5                                                                                        |
|---------------------|------------------|------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices          | Description                                                                              |
| SAMPLE/PRELOAD      | EPM7128S         | Allows a snapshot of signals at the device pins to be captured and                       |
|                     | EPM7160S         | examined during normal device operation, and permits an initial data                     |
|                     | EPM7192S         | pattern output at the device pins.                                                       |
|                     | EPM7256S         |                                                                                          |
| EXTEST              | EPM7128S         | Allows the external circuitry and board-level interconnections to be                     |
|                     | EPM7160S         | tested by forcing a test pattern at the output pins and capturing test                   |
|                     | EPM7192S         | results at the input pins.                                                               |
|                     | EPM7256S         |                                                                                          |
| BYPASS              | EPM7032S         | Places the 1-bit bypass register between the TDI and TDO pins, which                     |
|                     | EPM7064S         | allows the BST data to pass synchronously through a selected device                      |
|                     | EPM7128S         | to adjacent devices during normal device operation.                                      |
|                     | EPM7160S         |                                                                                          |
|                     | EPM7192S         |                                                                                          |
|                     | EPM7256S         |                                                                                          |
| IDCODE              | EPM7032S         | Selects the IDCODE register and places it between TDI and TDO,                           |
|                     | EPM7064S         | allowing the IDCODE to be serially shifted out of TDO.                                   |
|                     | EPM7128S         |                                                                                          |
|                     | EPM7160S         |                                                                                          |
|                     | EPM7192S         |                                                                                          |
|                     | EPM7256S         |                                                                                          |
| ISP Instructions    | EPM7032S         | These instructions are used when programming MAX 7000S devices                           |
|                     | EPM7064S         | via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster                     |
|                     | EPM7128S         | download cable, or using a Jam File ( <b>.jam</b> ), Jam Byte-Code file ( <b>.jbc</b> ), |
|                     | EPM7160S         | or Serial Vector Format file (.svf) via an embedded processor or test                    |
|                     | EPM7192S         | equipment.                                                                               |
|                     | EPM7256S         |                                                                                          |

| Table 1                                                                                              | Table 15. MAX 7000 5.0-V Device DC Operating Conditions       Note (9) |                                                             |                         |                          |      |  |  |  |  |
|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|--|--|--|--|
| Symbol                                                                                               | Parameter                                                              | Conditions                                                  | Min                     | Max                      | Unit |  |  |  |  |
| V <sub>IH</sub>                                                                                      | High-level input voltage                                               |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |  |  |  |
| V <sub>IL</sub>                                                                                      | Low-level input voltage                                                |                                                             | -0.5 (8)                | 0.8                      | V    |  |  |  |  |
| V <sub>OH</sub>                                                                                      | 5.0-V high-level TTL output voltage                                    | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |  |
|                                                                                                      | 3.3-V high-level TTL output voltage                                    | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |  |
|                                                                                                      | 3.3-V high-level CMOS output voltage                                   | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |  |  |  |  |
| V <sub>OL</sub>                                                                                      | 5.0-V low-level TTL output voltage                                     | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |  |  |  |  |
|                                                                                                      | 3.3-V low-level TTL output voltage                                     | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |  |  |  |  |
| voltageone $V_{OL}$ 5.0-V low-level TTL output voltage $I_{OL}$ = 12 mA DC, $V_{CCIO}$ = 4.75 V (11) |                                                                        | 0.2                                                         | V                       |                          |      |  |  |  |  |
| I <sub>I</sub>                                                                                       | Leakage current of dedicated input pins                                | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |  |  |  |  |
| I <sub>OZ</sub>                                                                                      | I/O pin tri-state output off-state current                             | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |  |  |  |  |

| Table 1          | 6. MAX 7000 5.0-V Device Capa | acitance: EPM7032, EPM7064 & EPM7   | 7096 Devices | Note (1 | 3)   |
|------------------|-------------------------------|-------------------------------------|--------------|---------|------|
| Symbol           | Parameter                     | Conditions                          | Min          | Max     | Unit |
| CIN              | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |              | 12      | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |              | 12      | pF   |

| Table 1          | 7. MAX 7000 5.0-V Device Capa | acitance: MAX 7000E Devices Not     | re (13) |    |    |  |
|------------------|-------------------------------|-------------------------------------|---------|----|----|--|
| Symbol           | Parameter                     | Parameter Conditions Min Max        |         |    |    |  |
| C <sub>IN</sub>  | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |         | 15 | pF |  |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |         | 15 | pF |  |

| Table 1          | 8. MAX 7000 5.0-V Device Capa   | acitance: MAX 7000S Devices Note    | (13) |     |      |
|------------------|---------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                       | Conditions                          | Min  | Max | Unit |
| CIN              | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 10  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 10  | pF   |

.

#### MAX 7000 Programmable Logic Device Family Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is -0.5 V and on 4 dedicated input pins is -0.3 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) V<sub>CC</sub> must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is -0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 μA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.

### Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices



**Timing Model** 

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

| Table 2           | 23. MAX 7000 & MAX 7000E Ext               | ernal Timing Param | eters Note  | e (1)     |                                   |      |     |
|-------------------|--------------------------------------------|--------------------|-------------|-----------|-----------------------------------|------|-----|
| Symbol            | Parameter                                  | Conditions         | Speed Grade |           |                                   |      |     |
|                   |                                            |                    | MAX 700     | 0E (-12P) | MAX 7000 (-12)<br>MAX 7000E (-12) |      |     |
|                   |                                            |                    | Min         | Max       | Min                               | Max  |     |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF         |             | 12.0      |                                   | 12.0 | ns  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF         |             | 12.0      |                                   | 12.0 | ns  |
| t <sub>SU</sub>   | Global clock setup time                    |                    | 7.0         |           | 10.0                              |      | ns  |
| t <sub>H</sub>    | Global clock hold time                     |                    | 0.0         |           | 0.0                               |      | ns  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)                | 3.0         |           | 3.0                               |      | ns  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)                | 0.0         |           | 0.0                               |      | ns  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF         |             | 6.0       |                                   | 6.0  | ns  |
| t <sub>CH</sub>   | Global clock high time                     |                    | 4.0         |           | 4.0                               |      | ns  |
| t <sub>CL</sub>   | Global clock low time                      |                    | 4.0         |           | 4.0                               |      | ns  |
| t <sub>ASU</sub>  | Array clock setup time                     |                    | 3.0         |           | 4.0                               |      | ns  |
| t <sub>AH</sub>   | Array clock hold time                      |                    | 4.0         |           | 4.0                               |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF         |             | 12.0      |                                   | 12.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                      |                    | 5.0         |           | 5.0                               |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                       |                    | 5.0         |           | 5.0                               |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)                | 5.0         |           | 5.0                               |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4)     | 1.0         |           | 1.0                               |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period                |                    |             | 11.0      |                                   | 11.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)                | 90.9        |           | 90.9                              |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period                 |                    |             | 11.0      |                                   | 11.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)                | 90.9        |           | 90.9                              |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)                | 125.0       |           | 125.0                             |      | MHz |

| Symbol            | Parameter                                                                                 | Conditions     |         | Speed     | Grade             |      | Unit |
|-------------------|-------------------------------------------------------------------------------------------|----------------|---------|-----------|-------------------|------|------|
|                   |                                                                                           |                | MAX 700 | OE (-12P) | MAX 70<br>Max 700 |      |      |
|                   |                                                                                           |                | Min     | Max       | Min               | Max  | 1    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |         | 1.0       |                   | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |         | 1.0       |                   | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |         | 1.0       |                   | 1.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |         | 7.0       |                   | 7.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |         | 1.0       |                   | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |         | 7.0       |                   | 5.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |         | 5.0       |                   | 5.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |         | 2.0       |                   | 2.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                 | C1 = 35 pF     |         | 1.0       |                   | 3.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                 | C1 = 35 pF (7) |         | 2.0       |                   | 4.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 5.0       |                   | 7.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF     |         | 6.0       |                   | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |         | 7.0       |                   | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |         | 10.0      |                   | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |         | 6.0       |                   | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 1.0     |           | 4.0               |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                | 6.0     |           | 4.0               |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 4.0     |           | 2.0               |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.0     |           | 2.0               |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                |         | 2.0       |                   | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |         | 2.0       |                   | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |         | 5.0       |                   | 5.0  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                |         | 7.0       |                   | 5.0  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |         | 2.0       |                   | 0.0  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |         | 4.0       |                   | 3.0  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |         | 4.0       |                   | 3.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |         | 1.0       |                   | 1.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |         | 12.0      |                   | 12.0 | ns   |

| Symbol            | Parameter                                                                                | Conditions     | Speed Grade |      |     |      |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|-------------|------|-----|------|-----|------|------|
|                   |                                                                                          |                | -           | -15  |     | 5T   | -20 |      |      |
|                   |                                                                                          |                | Min         | Max  | Min | Max  | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |             | 2.0  |     | 2.0  |     | 3.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |             | 2.0  |     | 2.0  |     | 3.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |             | 2.0  |     | -    |     | 4.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |             | 8.0  |     | 10.0 |     | 9.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |             | 1.0  |     | 1.0  |     | 2.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                |             | 6.0  |     | 6.0  |     | 8.0  | ns   |
| tLAC              | Logic control array delay                                                                |                |             | 6.0  |     | 6.0  |     | 8.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |             | 3.0  |     | -    |     | 4.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |             | 5.0  |     | -    |     | 6.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |             | 8.0  |     | -    |     | 9.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |             | 6.0  |     | 6.0  |     | 10.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |             | 7.0  |     | -    |     | 11.0 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |             | 10.0 |     | -    |     | 14.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                              | C1 = 5 pF      |             | 6.0  |     | 6.0  |     | 10.0 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                | 4.0         |      | 4.0 |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                | 4.0         |      | 4.0 |      | 5.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 2.0         |      | -   |      | 4.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)            | 2.0         |      | -   |      | 3.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                |             | 1.0  |     | 1.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |             | 1.0  |     | 1.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |             | 6.0  |     | 6.0  |     | 8.0  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                |             | 6.0  |     | 6.0  |     | 8.0  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |             | 1.0  |     | 1.0  |     | 3.0  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |             | 4.0  |     | 4.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |             | 4.0  |     | 4.0  |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |             | 2.0  |     | 2.0  |     | 3.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |             | 13.0 |     | 15.0 |     | 15.0 | ns   |

| Table 2           | 7. EPM7032S External Timi              | ing Parameter | s (Part     | 2 of 2 | ) No  | ote (1) |       |     |       |      |     |
|-------------------|----------------------------------------|---------------|-------------|--------|-------|---------|-------|-----|-------|------|-----|
| Symbol            | Parameter                              | Conditions    | Speed Grade |        |       |         |       |     |       | Unit |     |
|                   |                                        |               | -           | 5      | -6    |         | -7    |     | -10   |      |     |
|                   |                                        |               | Min         | Max    | Min   | Max     | Min   | Max | Min   | Max  |     |
| f <sub>ACNT</sub> | Maximum internal array clock frequency | (4)           | 175.4       |        | 142.9 |         | 116.3 |     | 100.0 |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                | (5)           | 250.0       |        | 200.0 |         | 166.7 |     | 125.0 |      | MHz |

| Symbol            | Parameter                            | Conditions     | Speed Grade |     |     |     |     |     |     |     |    |
|-------------------|--------------------------------------|----------------|-------------|-----|-----|-----|-----|-----|-----|-----|----|
|                   |                                      |                | -           | 5   | -6  |     | -7  |     | -10 |     | -  |
|                   |                                      |                | Min         | Max | Min | Max | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay           |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay       |                |             | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>FIN</sub>  | Fast input delay                     |                |             | 2.2 |     | 2.1 |     | 2.5 |     | 1.0 | ns |
| t <sub>SEXP</sub> | Shared expander delay                |                |             | 3.1 |     | 3.8 |     | 4.6 |     | 5.0 | ns |
| t <sub>PEXP</sub> | Parallel expander delay              |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 0.8 | ns |
| t <sub>LAD</sub>  | Logic array delay                    |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>LAC</sub>  | Logic control array delay            |                |             | 2.5 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>IOE</sub>  | Internal output enable delay         |                |             | 0.7 |     | 0.8 |     | 1.0 |     | 2.0 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay          | C1 = 35 pF     |             | 0.2 |     | 0.3 |     | 0.4 |     | 1.5 | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay          | C1 = 35 pF (6) |             | 0.7 |     | 0.8 |     | 0.9 |     | 2.0 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay          | C1 = 35 pF     |             | 5.2 |     | 5.3 |     | 5.4 |     | 5.5 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay           | C1 = 35 pF     |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay           | C1 = 35 pF (6) |             | 4.5 |     | 4.5 |     | 4.5 |     | 5.5 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay           | C1 = 35 pF     |             | 9.0 |     | 9.0 |     | 9.0 |     | 9.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay          | C1 = 5 pF      |             | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |
| t <sub>SU</sub>   | Register setup time                  |                | 0.8         |     | 1.0 |     | 1.3 |     | 2.0 |     | ns |
| t <sub>H</sub>    | Register hold time                   |                | 1.7         |     | 2.0 |     | 2.5 |     | 3.0 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast<br>input |                | 1.9         |     | 1.8 |     | 1.7 |     | 3.0 |     | ns |
| t <sub>FH</sub>   | Register hold time of fast input     |                | 0.6         |     | 0.7 |     | 0.8 |     | 0.5 |     | ns |
| t <sub>RD</sub>   | Register delay                       |                |             | 1.2 |     | 1.6 |     | 1.9 |     | 2.0 | ns |
| t <sub>COMB</sub> | Combinatorial delay                  |                |             | 0.9 |     | 1.1 |     | 1.4 |     | 2.0 | ns |
| t <sub>IC</sub>   | Array clock delay                    |                |             | 2.7 |     | 3.4 |     | 4.2 |     | 5.0 | ns |
| t <sub>EN</sub>   | Register enable time                 |                |             | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |
| t <sub>GLOB</sub> | Global control delay                 |                |             | 1.6 |     | 1.4 |     | 1.7 |     | 1.0 | ns |
| t <sub>PRE</sub>  | Register preset time                 |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |
| t <sub>CLR</sub>  | Register clear time                  |                |             | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |

| Symbol            | Parameter                         | Conditions     |     | Speed Grade |     |      |     |      |     |      |    |  |
|-------------------|-----------------------------------|----------------|-----|-------------|-----|------|-----|------|-----|------|----|--|
|                   |                                   |                | -6  |             | -7  |      | -10 |      | -15 |      |    |  |
|                   |                                   |                | Min | Max         | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2         |     | 0.5  |     | 0.5  |     | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2         |     | 0.5  |     | 0.5  |     | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6         |     | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.7         |     | 4.0  |     | 5.0  |     | 8.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1         |     | 0.8  |     | 0.8  |     | 1.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay                 |                |     | 3.0         |     | 3.0  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 3.0         |     | 3.0  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7         |     | 2.0  |     | 2.0  |     | 3.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4         |     | 2.0  |     | 1.5  |     | 4.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9         |     | 2.5  |     | 2.0  |     | 5.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4         |     | 7.0  |     | 5.5  |     | 8.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0         |     | 4.0  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5         |     | 4.5  |     | 5.5  |     | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0         |     | 9.0  |     | 9.0  |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |     | 4.0         |     | 4.0  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |             | 3.0 |      | 2.0 |      | 4.0 |      | ns |  |
| t <sub>H</sub>    | Register hold time                |                | 1.7 |             | 2.0 |      | 5.0 |      | 4.0 |      | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |             | 3.0 |      | 3.0 |      | 2.0 |      | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |             | 0.5 |      | 0.5 |      | 1.0 |      | ns |  |
| t <sub>RD</sub>   | Register delay                    |                |     | 1.4         |     | 1.0  |     | 2.0  |     | 1.0  | ns |  |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0         |     | 1.0  |     | 2.0  |     | 1.0  | ns |  |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 3.1         |     | 3.0  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>EN</sub>   | Register enable time              |                |     | 3.0         |     | 3.0  |     | 5.0  |     | 6.0  | ns |  |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.0         |     | 1.0  |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4         |     | 2.0  |     | 3.0  |     | 4.0  | ns |  |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.4         |     | 2.0  |     | 3.0  |     | 4.0  | ns |  |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |     | 1.4         |     | 1.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |     | 11.0        |     | 10.0 |     | 11.0 |     | 13.0 | ns |  |

| Symbol            | Parameter                                   | Conditions     | Speed Grade |     |       |      |       |      |     |  |
|-------------------|---------------------------------------------|----------------|-------------|-----|-------|------|-------|------|-----|--|
|                   |                                             |                | -7          |     | -10   |      | -15   |      |     |  |
|                   |                                             |                | Min         | Max | Min   | Max  | Min   | Max  | _   |  |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |             | 7.5 |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |             | 7.5 |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.9         |     | 7.0   |      | 11.0  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0         |     | 0.0   |      | 0.0   |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 3.0         |     | 3.0   |      | 3.0   |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0         |     | 0.5   |      | 0.0   |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |             | 4.7 |       | 5.0  |       | 8.0  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0         |     | 4.0   |      | 5.0   |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0         |     | 4.0   |      | 5.0   |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.8         |     | 2.0   |      | 4.0   |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.9         |     | 3.0   |      | 4.0   |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |             | 7.8 |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |      | 1.0   |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |             | 7.8 |       | 10.0 |       | 13.0 | ns  |  |
| fcnt              | Maximum internal global clock frequency     | (4)            | 128.2       |     | 100.0 |      | 76.9  |      | MHz |  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |             | 7.8 |       | 10.0 |       | 13.0 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency      | (4)            | 128.2       |     | 100.0 |      | 76.9  |      | MHz |  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 166.7       |     | 125.0 |      | 100.0 |      | MHz |  |

## Tables 37 and 38 show the EPM7256S AC operating conditions.

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

 $I_{CCINT} =$ 

 $A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{LC}$ 

The parameters in this equation are shown below:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned on, |
|--------------------|---|-----------------------------------------------------------|
|                    |   | as reported in the MAX+PLUS II Report File (.rpt)         |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                        |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported     |
|                    |   | in the MAX+PLUS II Report File (.rpt)                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                     |
| togLC              | = | Average ratio of logic cells toggling at each clock       |
|                    |   | (typically 0.125)                                         |
| A, B, C            | = | Constants, shown in Table 39                              |



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)

Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.





101 Innovation Drive San Jose, CA 95134 (408) 544-7000 www.altera.com Applications Hotline: (800) 800-EPLD Literature Services: literature@altera.com Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability

arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation