# E·XFL



Welcome to E-XFL.COM

### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

### Details

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Programmable Type               | EE PLD                                                     |
| Delay Time tpd(1) Max           | 15 ns                                                      |
| Voltage Supply - Internal       | 4.5V ~ 5.5V                                                |
| Number of Logic Elements/Blocks | 6                                                          |
| Number of Macrocells            | 96                                                         |
| Number of Gates                 | 1800                                                       |
| Number of I/O                   | 76                                                         |
| Operating Temperature           | -40°C ~ 85°C (TA)                                          |
| Mounting Type                   | Surface Mount                                              |
| Package / Case                  | 100-BQFP                                                   |
| Supplier Device Package         | 100-PQFP (20x14)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7096qi100-15 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M | Table 5. MAX 7000 Maximum User I/O Pins     Note (1) |                    |                    |                    |                    |                     |                     |                     |                    |                    |                     |                     |
|------------|------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|
| Device     | 44-<br>Pin<br>PLCC                                   | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |
| EPM7032    | 36                                                   | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7032S   | 36                                                   |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |
| EPM7064    | 36                                                   |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |
| EPM7064S   | 36                                                   |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |
| EPM7096    |                                                      |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |
| EPM7128E   |                                                      |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |
| EPM7128S   |                                                      |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |
| EPM7160E   |                                                      |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |
| EPM7160S   |                                                      |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |
| EPM7192E   |                                                      |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |
| EPM7192S   |                                                      |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |
| EPM7256E   |                                                      |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |
| EPM7256S   |                                                      |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

Each programmable register can be clocked in three different modes:

- By a global clock signal. This mode achieves the fastest clock-tooutput performance.
- By a global clock signal and enabled by an active-high clock enable. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- By an array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

In EPM7032, EPM7064, and EPM7096 devices, the global clock signal is available from a dedicated clock pin, GCLK1, as shown in Figure 1. In MAX 7000E and MAX 7000S devices, two global clock signals are available. As shown in Figure 2, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figures 3 and 4, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear of the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in the device will be set to a low state.

All MAX 7000E and MAX 7000S I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be driven to an input D flipflop with an extremely fast (2.5 ns) input setup time.

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, the more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources; however, the MAX 7000 architecture also allows both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.

### **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

### Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$
where:  $t_{PROG}$  = Programming time  
 $t_{PPULSE}$  = Sum of the fixed times to erase, program, and  
verify the EEPROM cells  
 $Cycle_{PTCK}$  = Number of TCK cycles to program a device  
 $f_{TCK}$  = TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$
where:  $t_{VER}$  = Verify time  
 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  
 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

By using an external 5.0-V pull-up resistor, output pins on MAX 7000S devices can be set to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 3.3 V, setting the open drain option will turn off the output pull-up transistor, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages. When  $V_{CCIO}$  is 5.0 V, setting the output drain option is not necessary because the pull-up transistor will already turn off when the pin exceeds approximately 3.8 V, allowing the external pull-up resistor to pull the output high enough to meet 5.0-V CMOS input voltages.

## **Slew-Rate Control**

The output buffer for each MAX 7000E and MAX 7000S I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. In MAX 7000E devices, when the Turbo Bit is turned off, the slew rate is set for low noise performance. For MAX 7000S devices, each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis.

MAX 7000 devices can be programmed on Windows-based PCs with the Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs a continuity check to ensure adequate electrical contact between the adapter and the device.

For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera development system can use text- or waveform-format test vectors created with the Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional behavior of a MAX 7000 device with the results of simulation. Moreover, Data I/O, BP Microsystems, and other programming hardware manufacturers also provide programming support for Altera devices.



For more information, see the Programming Hardware Manufacturers.

# Programming with External Hardware

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |                               |  |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |  |
| EPM7032S 1 (1)                                    |                               |  |  |  |  |  |  |
| EPM7064S                                          | 1 (1)                         |  |  |  |  |  |  |
| EPM7128S                                          | 288                           |  |  |  |  |  |  |
| EPM7160S                                          | 312                           |  |  |  |  |  |  |
| EPM7192S                                          | 360                           |  |  |  |  |  |  |
| EPM7256S                                          | 480                           |  |  |  |  |  |  |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE       Note (1) |                     |                       |                                      |                         |  |  |  |  |  |
|--------------------------------------------------------|---------------------|-----------------------|--------------------------------------|-------------------------|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 B          | lits)                                |                         |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |  |  |  |  |
| EPM7032S                                               | 0000                | 0111 0000 0011 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7064S                                               | 0000                | 0111 0000 0110 0100   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7128S                                               | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7160S                                               | 0000                | 0111 0001 0110 0000   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7192S                                               | 0000                | 0111 0001 1001 0010   | 00001101110                          | 1                       |  |  |  |  |  |
| EPM7256S                                               | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                       |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

# Operating Conditions

Tables 13 through 18 provide information about absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for 5.0-V MAX 7000 devices.

### Table 13. MAX 7000 5.0-V Device Absolute Maximum Ratings Note (1)

| Symbol           | Parameter                  | Conditions                         | Min  | Max | Unit |
|------------------|----------------------------|------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage             | With respect to ground (2)         | -2.0 | 7.0 | V    |
| VI               | DC input voltage           |                                    | -2.0 | 7.0 | V    |
| I <sub>OUT</sub> | DC output current, per pin |                                    | -25  | 25  | mA   |
| T <sub>STG</sub> | Storage temperature        | No bias                            | -65  | 150 | °C   |
| T <sub>AMB</sub> | Ambient temperature        | Under bias                         | -65  | 135 | °C   |
| TJ               | Junction temperature       | Ceramic packages, under bias       |      | 150 | °C   |
|                  |                            | PQFP and RQFP packages, under bias |      | 135 | °C   |

| Table 1            | 4. MAX 7000 5.0-V Device Reco                       | ommended Operating Conditions |                |                          |      |
|--------------------|-----------------------------------------------------|-------------------------------|----------------|--------------------------|------|
| Symbol             | Parameter                                           | Conditions                    | Min            | Мах                      | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (3), (4), (5)                 | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
| 5.<br>5.           | Supply voltage for output drivers, 5.0-V operation  | (3), (4)                      | 4.75<br>(4.50) | 5.25<br>(5.50)           | V    |
|                    | Supply voltage for output drivers, 3.3-V operation  | (3), (4), (6)                 | 3.00<br>(3.00) | 3.60<br>(3.60)           | V    |
| V <sub>CCISP</sub> | Supply voltage during ISP                           | (7)                           | 4.75           | 5.25                     | V    |
| VI                 | Input voltage                                       |                               | -0.5 (8)       | V <sub>CCINT</sub> + 0.5 | V    |
| Vo                 | Output voltage                                      |                               | 0              | V <sub>CCIO</sub>        | V    |
| T <sub>A</sub>     | Ambient temperature                                 | For commercial use            | 0              | 70                       | °C   |
|                    |                                                     | For industrial use            | -40            | 85                       | °C   |
| TJ                 | Junction temperature                                | For commercial use            | 0              | 90                       | °C   |
|                    |                                                     | For industrial use            | -40            | 105                      | °C   |
| t <sub>R</sub>     | Input rise time                                     |                               |                | 40                       | ns   |
| t <sub>F</sub>     | Input fall time                                     |                               |                | 40                       | ns   |

| Table 1         | Table 15. MAX 7000 5.0-V Device DC Operating Conditions       Note (9) |                                                             |                         |                          |      |  |  |  |  |
|-----------------|------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------|--|--|--|--|
| Symbol          | Parameter                                                              | Conditions                                                  | Min                     | Max                      | Unit |  |  |  |  |
| V <sub>IH</sub> | High-level input voltage                                               |                                                             | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |  |  |  |
| V <sub>IL</sub> | Low-level input voltage                                                |                                                             | -0.5 (8)                | 0.8                      | V    |  |  |  |  |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage                                    | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 4.75 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |  |
|                 | 3.3-V high-level TTL output voltage                                    | $I_{OH} = -4 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V} (10)$ | 2.4                     |                          | V    |  |  |  |  |
|                 | 3.3-V high-level CMOS output voltage                                   | $I_{OH}$ = -0.1 mA DC, $V_{CCIO}$ = 3.0 V (10)              | V <sub>CCIO</sub> – 0.2 |                          | V    |  |  |  |  |
| V <sub>OL</sub> | 5.0-V low-level TTL output voltage                                     | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11) |                         | 0.45                     | V    |  |  |  |  |
|                 | 3.3-V low-level TTL output voltage                                     | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11) |                         | 0.45                     | V    |  |  |  |  |
|                 | 3.3-V low-level CMOS output voltage                                    | I <sub>OL</sub> = 0.1 mA DC, V <sub>CCIO</sub> = 3.0 V(11)  |                         | 0.2                      | V    |  |  |  |  |
| I <sub>I</sub>  | Leakage current of dedicated input pins                                | $V_{I} = -0.5$ to 5.5 V (11)                                | -10                     | 10                       | μΑ   |  |  |  |  |
| I <sub>OZ</sub> | I/O pin tri-state output off-state current                             | V <sub>I</sub> = -0.5 to 5.5 V (11), (12)                   | -40                     | 40                       | μA   |  |  |  |  |

| Table 1          | 6. MAX 7000 5.0-V Device Capa         | acitance: EPM7032, EPM7064 & EPM7   | 7096 Devices | Note (1 | 3) |  |
|------------------|---------------------------------------|-------------------------------------|--------------|---------|----|--|
| Symbol           | Symbol Parameter Conditions Min Max L |                                     |              |         |    |  |
| CIN              | Input pin capacitance                 | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |              | 12      | pF |  |
| C <sub>I/O</sub> | I/O pin capacitance                   | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |              | 12      | pF |  |

| Table 1          | Table 17. MAX 7000 5.0-V Device Capacitance: MAX 7000E Devices       Note (13) |                                     |  |    |    |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|--|----|----|--|--|--|--|
| Symbol           | Parameter                                                                      | Conditions Min Max                  |  |    |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                          | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 15 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 15 | pF |  |  |  |  |

| Table 1          | Table 18. MAX 7000 5.0-V Device Capacitance: MAX 7000S Devices       Note (13) |                                     |     |     |      |  |  |  |  |
|------------------|--------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|
| Symbol           | Parameter                                                                      | Conditions                          | Min | Max | Unit |  |  |  |  |
| CIN              | Dedicated input pin capacitance                                                | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 10  | pF   |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                            | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 10  | pF   |  |  |  |  |

.

| Symbol            | Parameter                                                                                 | Conditions     | Speed Grade      |      |                                   |      |    |
|-------------------|-------------------------------------------------------------------------------------------|----------------|------------------|------|-----------------------------------|------|----|
|                   |                                                                                           |                | MAX 7000E (-12P) |      | MAX 7000 (-12)<br>MAX 7000E (-12) |      |    |
|                   |                                                                                           |                | Min              | Max  | Min                               | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |                  | 1.0  |                                   | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |                  | 1.0  |                                   | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |                  | 1.0  |                                   | 1.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |                  | 7.0  |                                   | 7.0  | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |                  | 1.0  |                                   | 1.0  | ns |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |                  | 7.0  |                                   | 5.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |                  | 5.0  |                                   | 5.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |                  | 2.0  |                                   | 2.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                 | C1 = 35 pF     |                  | 1.0  |                                   | 3.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |                  | 2.0  |                                   | 4.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |                  | 5.0  |                                   | 7.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF     |                  | 6.0  |                                   | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |                  | 7.0  |                                   | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |                  | 10.0 |                                   | 10.0 | ns |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |                  | 6.0  |                                   | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 1.0              |      | 4.0                               |      | ns |
| t <sub>H</sub>    | Register hold time                                                                        |                | 6.0              |      | 4.0                               |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 4.0              |      | 2.0                               |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.0              |      | 2.0                               |      | ns |
| t <sub>RD</sub>   | Register delay                                                                            |                |                  | 2.0  |                                   | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |                  | 2.0  |                                   | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |                  | 5.0  |                                   | 5.0  | ns |
| t <sub>EN</sub>   | Register enable time                                                                      |                |                  | 7.0  |                                   | 5.0  | ns |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |                  | 2.0  |                                   | 0.0  | ns |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |                  | 4.0  |                                   | 3.0  | ns |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |                  | 4.0  |                                   | 3.0  | ns |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |                  | 1.0  |                                   | 1.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |                  | 12.0 |                                   | 12.0 | ns |

| Symbol            | Parameter                                                                                | Conditions     | Speed Grade |      |      |      |     |      | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|-------------|------|------|------|-----|------|------|
|                   |                                                                                          |                | -15         |      | -15T |      | -20 |      |      |
|                   |                                                                                          |                | Min         | Max  | Min  | Max  | Min | Max  | 1    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |             | 2.0  |      | 2.0  |     | 3.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |             | 2.0  |      | 2.0  |     | 3.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |             | 2.0  |      | -    |     | 4.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |             | 8.0  |      | 10.0 |     | 9.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |             | 1.0  |      | 1.0  |     | 2.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                |             | 6.0  |      | 6.0  |     | 8.0  | ns   |
| tLAC              | Logic control array delay                                                                |                |             | 6.0  |      | 6.0  |     | 8.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |             | 3.0  |      | -    |     | 4.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |             | 4.0  |      | 4.0  |     | 5.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |             | 5.0  |      | -    |     | 6.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |             | 8.0  |      | -    |     | 9.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |             | 6.0  |      | 6.0  |     | 10.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |             | 7.0  |      | -    |     | 11.0 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |             | 10.0 |      | -    |     | 14.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                              | C1 = 5 pF      |             | 6.0  |      | 6.0  |     | 10.0 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                | 4.0         |      | 4.0  |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                | 4.0         |      | 4.0  |      | 5.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 2.0         |      | -    |      | 4.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)            | 2.0         |      | -    |      | 3.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                |             | 1.0  |      | 1.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |             | 1.0  |      | 1.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |             | 6.0  |      | 6.0  |     | 8.0  | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                |             | 6.0  |      | 6.0  |     | 8.0  | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |             | 1.0  |      | 1.0  |     | 3.0  | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |             | 4.0  |      | 4.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |             | 4.0  |      | 4.0  |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |             | 2.0  |      | 2.0  |     | 3.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |             | 13.0 |      | 15.0 |     | 15.0 | ns   |

| Table 2                                 | 8. EPM7032S Internal T | iming Parameter | rs A | lote (1) |     |      |      |      |     |      |    |
|-----------------------------------------|------------------------|-----------------|------|----------|-----|------|------|------|-----|------|----|
| Symbol Parameter Conditions Speed Grade |                        |                 |      |          |     |      | Unit |      |     |      |    |
|                                         |                        |                 | -    | 5        | -6  |      | -7   |      | -10 |      |    |
|                                         |                        |                 | Min  | Max      | Min | Max  | Min  | Max  | Min | Max  |    |
| t <sub>PIA</sub>                        | PIA delay              | (7)             |      | 1.1      |     | 1.1  |      | 1.4  |     | 1.0  | ns |
| t <sub>LPA</sub>                        | Low-power adder        | (8)             |      | 12.0     |     | 10.0 |      | 10.0 |     | 11.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 29 and 30 show the EPM7064S AC operating conditions.

| Symbol           | Parameter                             | Conditions |     |     |     | Speed | Grade | )   |     |      | Unit |
|------------------|---------------------------------------|------------|-----|-----|-----|-------|-------|-----|-----|------|------|
|                  |                                       |            | -   | 5   | -   | 6     | -     | 7   | -1  | 0    |      |
|                  |                                       |            | Min | Max | Min | Max   | Min   | Max | Min | Max  |      |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF |     | 5.0 |     | 6.0   |       | 7.5 |     | 10.0 | ns   |
| t <sub>PD2</sub> | I/O input to non-registered<br>output | C1 = 35 pF |     | 5.0 |     | 6.0   |       | 7.5 |     | 10.0 | ns   |
| t <sub>SU</sub>  | Global clock setup time               |            | 2.9 |     | 3.6 |       | 6.0   |     | 7.0 |      | ns   |
| t <sub>H</sub>   | Global clock hold time                |            | 0.0 |     | 0.0 |       | 0.0   |     | 0.0 |      | ns   |
| t <sub>FSU</sub> | Global clock setup time of fast input |            | 2.5 |     | 2.5 |       | 3.0   |     | 3.0 |      | ns   |
| t <sub>FH</sub>  | Global clock hold time of fast input  |            | 0.0 |     | 0.0 |       | 0.5   |     | 0.5 |      | ns   |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF |     | 3.2 |     | 4.0   |       | 4.5 |     | 5.0  | ns   |
| t <sub>CH</sub>  | Global clock high time                |            | 2.0 |     | 2.5 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>CL</sub>  | Global clock low time                 |            | 2.0 |     | 2.5 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>ASU</sub> | Array clock setup time                |            | 0.7 |     | 0.9 |       | 3.0   |     | 2.0 |      | ns   |
| t <sub>AH</sub>  | Array clock hold time                 |            | 1.8 |     | 2.1 |       | 2.0   |     | 3.0 |      | ns   |

| Symbol            | Parameter                                   | Conditions     |       |     | Speed Grade |     |       |      |       |      |     |  |
|-------------------|---------------------------------------------|----------------|-------|-----|-------------|-----|-------|------|-------|------|-----|--|
|                   |                                             |                | -     | 6   | -           | 7   | -1    | 0    | -1    | 5    | -   |  |
|                   |                                             |                | Min   | Max | Min         | Max | Min   | Max  | Min   | Max  |     |  |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |       | 6.0 |             | 7.5 |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |       | 6.0 |             | 7.5 |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.4   |     | 6.0         |     | 7.0   |      | 11.0  |      | ns  |  |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0   |     | 0.0         |     | 0.0   |      | 0.0   |      | ns  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 2.5   |     | 3.0         |     | 3.0   |      | 3.0   |      | ns  |  |
| t <sub>FH</sub>   | Global clock hold time of fast<br>input     |                | 0.0   |     | 0.5         |     | 0.5   |      | 0.0   |      | ns  |  |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |       | 4.0 |             | 4.5 |       | 5.0  |       | 8.0  | ns  |  |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0   |     | 3.0         |     | 4.0   |      | 5.0   |      | ns  |  |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0   |     | 3.0         |     | 4.0   |      | 5.0   |      | ns  |  |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.9   |     | 3.0         |     | 2.0   |      | 4.0   |      | ns  |  |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.8   |     | 2.0         |     | 5.0   |      | 4.0   |      | ns  |  |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |       | 6.5 |             | 7.5 |       | 10.0 |       | 15.0 | ns  |  |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0   |     | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0   |     | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 3.0   |     | 3.0         |     | 4.0   |      | 6.0   |      | ns  |  |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0   |     | 1.0         |     | 1.0   |      | 1.0   |      | ns  |  |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |       | 6.8 |             | 8.0 |       | 10.0 |       | 13.0 | ns  |  |
| fcnt              | Maximum internal global clock frequency     | (4)            | 147.1 |     | 125.0       |     | 100.0 |      | 76.9  |      | MHz |  |
| t <sub>acnt</sub> | Minimum array clock period                  |                |       | 6.8 |             | 8.0 |       | 10.0 |       | 13.0 | ns  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency      | (4)            | 147.1 |     | 125.0       |     | 100.0 |      | 76.9  |      | MHz |  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 166.7 |     | 166.7       |     | 125.0 |      | 100.0 |      | MHz |  |

Tables 31 and 32 show the EPM7128S AC operating conditions.

٦

Г

| Symbol            | Parameter                                   | Conditions     |       |     | Speed | Grade |       |      | Unit |
|-------------------|---------------------------------------------|----------------|-------|-----|-------|-------|-------|------|------|
|                   |                                             |                | -     | 7   | -10   |       | -15   |      |      |
|                   |                                             |                | Min   | Max | Min   | Max   | Min   | Max  | 1    |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |       | 7.5 |       | 10.0  |       | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |       | 7.5 |       | 10.0  |       | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.9   |     | 7.0   |       | 11.0  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0   |     | 0.0   |       | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 3.0   |     | 3.0   |       | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input        |                | 0.0   |     | 0.5   |       | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |       | 4.7 |       | 5.0   |       | 8.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0   |     | 4.0   |       | 5.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0   |     | 4.0   |       | 5.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.8   |     | 2.0   |       | 4.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.9   |     | 3.0   |       | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |       | 7.8 |       | 10.0  |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0   |     | 4.0   |       | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0   |     | 4.0   |       | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 3.0   |     | 4.0   |       | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0   |     | 1.0   |       | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |       | 7.8 |       | 10.0  |       | 13.0 | ns   |
| fcnt              | Maximum internal global clock frequency     | (4)            | 128.2 |     | 100.0 |       | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |       | 7.8 |       | 10.0  |       | 13.0 | ns   |
| f <sub>acnt</sub> | Maximum internal array clock frequency      | (4)            | 128.2 |     | 100.0 |       | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 166.7 |     | 125.0 |       | 100.0 |      | MHz  |

### Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                         | Conditions     |     |      | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-------|-------|-----|------|------|
|                   |                                   |                | -   | 7    | -1    | 10    | -1  | 5    |      |
|                   |                                   |                | Min | Max  | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.3  |       | 0.5   |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.3  |       | 0.5   |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 3.4  |       | 1.0   |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.9  |       | 5.0   |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1  |       | 0.8   |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.8  |       | 2.0   |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.5  |       | 1.5   |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 1.0  |       | 2.0   |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.5  |       | 5.5   |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |       | 5.0   |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |       | 5.5   |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |       | 9.0   |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |       | 5.0   |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.1 |      | 2.0   |       | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6 |      | 3.0   |       | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4 |      | 3.0   |       | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5   |       | 1.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                    |                |     | 1.1  |       | 2.0   |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.1  |       | 2.0   |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 2.9  |       | 5.0   |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.8  |       | 1.0   |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.7  |       | 3.0   |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.7  |       | 3.0   |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |     | 3.0  |       | 1.0   |     | 2.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |     | 10.0 |       | 11.0  |     | 13.0 | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

 $I_{CCINT} =$ 

 $A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{LC}$ 

The parameters in this equation are shown below:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned on, |
|--------------------|---|-----------------------------------------------------------|
|                    |   | as reported in the MAX+PLUS II Report File (.rpt)         |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                        |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported     |
|                    |   | in the MAX+PLUS II Report File (.rpt)                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                     |
| togLC              | = | Average ratio of logic cells toggling at each clock       |
|                    |   | (typically 0.125)                                         |
| A, B, C            | = | Constants, shown in Table 39                              |



Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)

Figure 15 shows typical supply current versus frequency for MAX 7000S devices.



#### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



84-Pin PLCC

Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.

### Figure 19. 100-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 20. 160-Pin Package Pin-Out Diagram

Package outline not drawn to scale.

