Welcome to **E-XFL.COM** Understanding <u>Embedded - CPLDs (Complex Programmable Logic Devices)</u> Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware. ## **Applications of Embedded - CPLDs** | Details | | |---------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Programmable Type | EE PLD | | Delay Time tpd(1) Max | 20 ns | | Voltage Supply - Internal | 4.75V ~ 5.25V | | Number of Logic Elements/Blocks | 8 | | Number of Macrocells | 128 | | Number of Gates | 2500 | | Number of I/O | 68 | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 84-LCC (J-Lead) | | Supplier Device Package | 84-PLCC (29.31x29.31) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/epm7128elc84-20 | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5. | Table 5. M. | AX 7000 | ) Maxim | um Use | r I/O Pii | ıs N | ote (1) | | | | | | | |-------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------| | Device | 44-<br>Pin<br>PLCC | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP | | EPM7032 | 36 | 36 | 36 | | | | | | | | | | | EPM7032S | 36 | | 36 | | | | | | | | | | | EPM7064 | 36 | | 36 | 52 | 68 | 68 | | | | | | | | EPM7064S | 36 | | 36 | | 68 | | 68 | | | | | | | EPM7096 | | | | 52 | 64 | 76 | | | | | | | | EPM7128E | | | | | 68 | 84 | | 100 | | | | | | EPM7128S | | | | | 68 | 84 | 84 (2) | 100 | | | | | | EPM7160E | | | | | 64 | 84 | | 104 | | | | | | EPM7160S | | | | | 64 | | 84 (2) | 104 | | | | | | EPM7192E | | | | | | | | 124 | 124 | | | | | EPM7192S | | | | | | | | 124 | | | | | | EPM7256E | | | | | | | | 132 (2) | | 164 | | 164 | | EPM7256S | | | | | | | | | | | 164 (2) | 164 | #### Notes: - When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins. - (2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the Operating Requirements for Altera Devices Data Sheet. MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times. ## Programmable Interconnect Array Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB. Figure 7. PIA Routing While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict. ### I/O Control Blocks The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or V<sub>CC</sub>. Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells. When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to $V_{CC}$ , the output is enabled. The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic. # In-System Programmability (ISP) MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k%. ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem. In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code. The Jam<sup>TM</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor. For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor. The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors. ## **Programming Sequence** During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data. Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6. - Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms. - 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time. - 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms. - Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address. - Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address. - 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms. The programming times described in Tables 6 through 8 are associated with the worst-case method using the enhanced ISP algorithm. | Table 6. MAX 7000S t <sub>PU</sub> | ble 6. MAX 7000S t <sub>PULSE</sub> & Cycle <sub>TCK</sub> Values | | | | | | | | | | | |------------------------------------|-------------------------------------------------------------------|-----------------------|--------------------------|-----------------------|--|--|--|--|--|--|--| | Device | Progra | ımming | Stand-Alone Verification | | | | | | | | | | | t <sub>PPULSE</sub> (s) | Cycle <sub>PTCK</sub> | t <sub>VPULSE</sub> (s) | Cycle <sub>VTCK</sub> | | | | | | | | | EPM7032S | 4.02 | 342,000 | 0.03 | 200,000 | | | | | | | | | EPM7064S | 4.50 | 504,000 | 0.03 | 308,000 | | | | | | | | | EPM7128S | 5.11 | 832,000 | 0.03 | 528,000 | | | | | | | | | EPM7160S | 5.35 | 1,001,000 | 0.03 | 640,000 | | | | | | | | | EPM7192S | 5.71 | 1,192,000 | 0.03 | 764,000 | | | | | | | | | EPM7256S | 6.43 | 1,603,000 | 0.03 | 1,024,000 | | | | | | | | Tables 7 and 8 show the in-system programming and stand alone verification times for several common test clock frequencies. | Table 7. MAX 7000S In-System Programming Times for Different Test Clock Frequencies | | | | | | | | | | | |-------------------------------------------------------------------------------------|--------|-------|-------|-------|---------|---------|---------|--------|-------|--| | Device | | | | f | TCK | | | | Units | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | EPM7032S | 4.06 | 4.09 | 4.19 | 4.36 | 4.71 | 5.73 | 7.44 | 10.86 | s | | | EPM7064S | 4.55 | 4.60 | 4.76 | 5.01 | 5.51 | 7.02 | 9.54 | 14.58 | S | | | EPM7128S | 5.19 | 5.27 | 5.52 | 5.94 | 6.77 | 9.27 | 13.43 | 21.75 | S | | | EPM7160S | 5.45 | 5.55 | 5.85 | 6.35 | 7.35 | 10.35 | 15.36 | 25.37 | S | | | EPM7192S | 5.83 | 5.95 | 6.30 | 6.90 | 8.09 | 11.67 | 17.63 | 29.55 | S | | | EPM7256S | 6.59 | 6.75 | 7.23 | 8.03 | 9.64 | 14.45 | 22.46 | 38.49 | S | | | Table 8. MAX | . MAX 7000S Stand-Alone Verification Times for Different Test Clock Frequencies | | | | | | | | | | | |--------------|---------------------------------------------------------------------------------|------------------|-------|-------|---------|---------|---------|--------|---|--|--| | Device | | f <sub>TCK</sub> | | | | | | | | | | | | 10 MHz | 5 MHz | 2 MHz | 1 MHz | 500 kHz | 200 kHz | 100 kHz | 50 kHz | | | | | EPM7032S | 0.05 | 0.07 | 0.13 | 0.23 | 0.43 | 1.03 | 2.03 | 4.03 | s | | | | EPM7064S | 0.06 | 0.09 | 0.18 | 0.34 | 0.64 | 1.57 | 3.11 | 6.19 | S | | | | EPM7128S | 0.08 | 0.14 | 0.29 | 0.56 | 1.09 | 2.67 | 5.31 | 10.59 | S | | | | EPM7160S | 0.09 | 0.16 | 0.35 | 0.67 | 1.31 | 3.23 | 6.43 | 12.83 | S | | | | EPM7192S | 0.11 | 0.18 | 0.41 | 0.79 | 1.56 | 3.85 | 7.67 | 15.31 | S | | | | EPM7256S | 0.13 | 0.24 | 0.54 | 1.06 | 2.08 | 5.15 | 10.27 | 20.51 | S | | | The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices. | Table 10. MAX 7000S Boundary-Sca | an Register Length | |----------------------------------|-------------------------------| | Device | Boundary-Scan Register Length | | EPM7032S | 1 (1) | | EPM7064S | 1 (1) | | EPM7128S | 288 | | EPM7160S | 312 | | EPM7192S | 360 | | EPM7256S | 480 | #### Note: (1) This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register. | Table 11. 32 | Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) | | | | | | | | | | | | | |--------------|--------------------------------------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|--|--| | Device | | IDCODE (32 Bits) | | | | | | | | | | | | | | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) | | | | | | | | | | | EPM7032S | 0000 | 0111 0000 0011 0010 | 00001101110 | 1 | | | | | | | | | | | EPM7064S | 0000 | 0111 0000 0110 0100 | 00001101110 | 1 | | | | | | | | | | | EPM7128S | 0000 | 0111 0001 0010 1000 | 00001101110 | 1 | | | | | | | | | | | EPM7160S | 0000 | 0111 0001 0110 0000 | 00001101110 | 1 | | | | | | | | | | | EPM7192S | 0000 | 0111 0001 1001 0010 | 00001101110 | 1 | | | | | | | | | | | EPM7256S | 0000 | 0111 0010 0101 0110 | 00001101110 | 1 | | | | | | | | | | #### Notes: - (1) The most significant bit (MSB) is on the left. - (2) The least significant bit (LSB) for all JTAG IDCODEs is 1. #### Notes to tables: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Minimum DC input voltage on I/O pins is –0.5 V and on 4 dedicated input pins is –0.3 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns. - (3) Numbers in parentheses are for industrial-temperature-range devices. - (4) V<sub>CC</sub> must rise monotonically. - (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level. - (6) 3.3-V I/O operation is not available for 44-pin packages. - (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices. - (8) During in-system programming, the minimum DC input voltage is –0.3 V. - (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26. - (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current. - (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current. - (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 uA. - (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF. Figure 11 shows the typical output drive characteristics of MAX 7000 devices. Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices ## **Timing Model** MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation. Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions. | Symbol | Parameter | Conditions | -6 Speed Grade | | -7 Spee | d Grade | Unit | |-------------------|------------------------------------------|----------------|----------------|-----|---------|---------|------| | | | | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | ns | | t <sub>SU</sub> | Global clock setup time | | 5.0 | | 6.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 2.5 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.0 | | 4.5 | ns | | t <sub>CH</sub> | Global clock high time | | 2.5 | | 3.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 2.5 | | 3.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 2.5 | | 3.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 2.0 | | 2.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.5 | | 7.5 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 3.0 | | 3.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.6 | | 8.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 151.5 | | 125.0 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.6 | | 8.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 151.5 | | 125.0 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 200 | | 166.7 | | MHz | | Table 2 | 21. MAX 7000 & MAX 7000E Ext | ernal Timing Param | eters Note | (1) | | | | | | | |-------------------|------------------------------------------|--------------------|------------|-------------|-------|------------------------|-----|--|--|--| | Symbol | Parameter | Conditions | | Speed Grade | | | | | | | | | | | MAX 700 | 0E (-10P) | | 000 (-10)<br>00E (-10) | | | | | | | | | Min | Max | Min | Max | | | | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 10.0 | | 10.0 | ns | | | | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 10.0 | | 10.0 | ns | | | | | t <sub>SU</sub> | Global clock setup time | | 7.0 | | 8.0 | | ns | | | | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | ns | | | | | t <sub>FSU</sub> | Global clock setup time of fast input | (2) | 3.0 | | 3.0 | | ns | | | | | t <sub>FH</sub> | Global clock hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | | | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 5.0 | | 5 | ns | | | | | t <sub>CH</sub> | Global clock high time | | 4.0 | | 4.0 | | ns | | | | | t <sub>CL</sub> | Global clock low time | | 4.0 | | 4.0 | | ns | | | | | t <sub>ASU</sub> | Array clock setup time | | 2.0 | | 3.0 | | ns | | | | | t <sub>AH</sub> | Array clock hold time | | 3.0 | | 3.0 | | ns | | | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 10.0 | | 10.0 | ns | | | | | t <sub>ACH</sub> | Array clock high time | | 4.0 | | 4.0 | | ns | | | | | t <sub>ACL</sub> | Array clock low time | | 4.0 | | 4.0 | | ns | | | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3) | 4.0 | | 4.0 | | ns | | | | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (4) | 1.0 | | 1.0 | | ns | | | | | t <sub>CNT</sub> | Minimum global clock period | | | 10.0 | | 10.0 | ns | | | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (5) | 100.0 | | 100.0 | | MHz | | | | | t <sub>ACNT</sub> | Minimum array clock period | | | 10.0 | | 10.0 | ns | | | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (5) | 100.0 | | 100.0 | | MHz | | | | | f <sub>MAX</sub> | Maximum clock frequency | (6) | 125.0 | | 125.0 | | MHz | | | | | Symbol | Parameter | Conditions | Speed Grade | | | | | | |-------------------|------------------------------------------------------------------------------------------|----------------|-------------|-----------|--------|------|----|--| | | | | MAX 700 | OE (-10P) | MAX 70 | | | | | | | | Min | Max | Min | Max | | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.5 | | 1.0 | ns | | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.5 | | 1.0 | ns | | | t <sub>FIN</sub> | Fast input delay | (2) | | 1.0 | | 1.0 | ns | | | t <sub>SEXP</sub> | Shared expander delay | | | 5.0 | | 5.0 | ns | | | t <sub>PEXP</sub> | Parallel expander delay | | | 0.8 | | 0.8 | ns | | | $t_{LAD}$ | Logic array delay | | | 5.0 | | 5.0 | ns | | | t <sub>LAC</sub> | Logic control array delay | | | 5.0 | | 5.0 | ns | | | t <sub>IOE</sub> | Internal output enable delay | (2) | | 2.0 | | 2.0 | ns | | | t <sub>OD1</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 1.5 | | 2.0 | ns | | | t <sub>OD2</sub> | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 2.0 | | 2.5 | ns | | | t <sub>OD3</sub> | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 5.5 | | 6.0 | ns | | | t <sub>ZX1</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V | C1 = 35 pF | | 5.0 | | 5.0 | ns | | | t <sub>ZX2</sub> | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V | C1 = 35 pF (7) | | 5.5 | | 5.5 | ns | | | t <sub>ZX3</sub> | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) | | 9.0 | | 9.0 | ns | | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 5.0 | | 5.0 | ns | | | $t_{SU}$ | Register setup time | | 2.0 | | 3.0 | | ns | | | $t_H$ | Register hold time | | 3.0 | | 3.0 | | ns | | | t <sub>FSU</sub> | Register setup time of fast input | (2) | 3.0 | | 3.0 | | ns | | | $t_{FH}$ | Register hold time of fast input | (2) | 0.5 | | 0.5 | | ns | | | $t_{RD}$ | Register delay | | | 2.0 | | 1.0 | ns | | | t <sub>COMB</sub> | Combinatorial delay | | | 2.0 | | 1.0 | ns | | | t <sub>IC</sub> | Array clock delay | | | 5.0 | | 5.0 | ns | | | $t_{EN}$ | Register enable time | | | 5.0 | | 5.0 | ns | | | t <sub>GLOB</sub> | Global control delay | | | 1.0 | | 1.0 | ns | | | t <sub>PRE</sub> | Register preset time | | | 3.0 | | 3.0 | ns | | | t <sub>CLR</sub> | Register clear time | | | 3.0 | | 3.0 | ns | | | t <sub>PIA</sub> | PIA delay | | | 1.0 | | 1.0 | ns | | | t <sub>LPA</sub> | Low-power adder | (8) | | 11.0 | | 11.0 | ns | | Tables 31 and 32 show the EPM7128S AC operating conditions. | Table 3 | 11. EPM7128\$ External Time | ing Parameters | : No | te (1) | | | | | | | | |-------------------|------------------------------------------|----------------|-------------|--------|-------|-----|-------|------|-------|------|-----| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | | -6 | | -7 | | -10 | | -15 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 6.0 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.5 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 4.0 | | 4.5 | | 5.0 | | 8.0 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 3.0 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 2.0 | | 5.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.5 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.8 | | 8.0 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 147.1 | | 125.0 | | 100.0 | | 76.9 | | MHz | | t <sub>ACNT</sub> | Minimum array clock period | | | 6.8 | | 8.0 | | 10.0 | | 13.0 | ns | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 147.1 | | 125.0 | | 100.0 | | 76.9 | | MHz | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 166.7 | | 125.0 | | 100.0 | | MHz | | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | |-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|-----|------|----| | | | | - | 6 | - | 7 | -1 | 10 | -1 | 15 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | - | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.2 | | 0.5 | | 0.5 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.2 | | 0.5 | | 0.5 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | | | 2.6 | | 1.0 | | 1.0 | | 2.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.7 | | 4.0 | | 5.0 | | 8.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.1 | | 0.8 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 3.0 | | 3.0 | | 5.0 | | 6.0 | ns | | $t_{LAC}$ | Logic control array delay | | | 3.0 | | 3.0 | | 5.0 | | 6.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.7 | | 2.0 | | 2.0 | | 3.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.4 | | 2.0 | | 1.5 | | 4.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 0.9 | | 2.5 | | 2.0 | | 5.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.4 | | 7.0 | | 5.5 | | 8.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 4.5 | | 5.5 | | 7.0 | ns | | $t_{ZX3}$ | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.0 | | 3.0 | | 2.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.7 | | 2.0 | | 5.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 1.9 | | 3.0 | | 3.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.5 | | 0.5 | | 1.0 | | ns | | $t_{RD}$ | Register delay | | | 1.4 | | 1.0 | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.0 | | 1.0 | | 2.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 3.1 | | 3.0 | | 5.0 | | 6.0 | ns | | t <sub>EN</sub> | Register enable time | | | 3.0 | | 3.0 | | 5.0 | | 6.0 | ns | | $t_{GLOB}$ | Global control delay | | | 2.0 | | 1.0 | | 1.0 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.4 | | 2.0 | | 3.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.4 | | 2.0 | | 3.0 | | 4.0 | ns | | $t_{PIA}$ | PIA delay | (7) | | 1.4 | | 1.0 | | 1.0 | | 2.0 | ns | | $t_{LPA}$ | Low-power adder | (8) | | 11.0 | | 10.0 | | 11.0 | | 13.0 | ns | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. Tables 33 and 34 show the EPM7160S AC operating conditions. | Table 33. EPM7160S External Timing Parameters (Part 1 of 2) Note (1) | | | | | | | | | | | | |----------------------------------------------------------------------|------------------------------------------|------------------------|-------|-----|-------|-----|-------|------|------|------|-----| | Symbol | Parameter | Conditions Speed Grade | | | | | | | | | | | | | | -6 | | -7 | | -10 | | -15 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>PD1</sub> | Input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>PD2</sub> | I/O input to non-registered output | C1 = 35 pF | | 6.0 | | 7.5 | | 10.0 | | 15.0 | ns | | t <sub>SU</sub> | Global clock setup time | | 3.4 | | 4.2 | | 7.0 | | 11.0 | | ns | | t <sub>H</sub> | Global clock hold time | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>FSU</sub> | Global clock setup time of fast input | | 2.5 | | 3.0 | | 3.0 | | 3.0 | | ns | | t <sub>FH</sub> | Global clock hold time of fast input | | 0.0 | | 0.0 | | 0.5 | | 0.0 | | ns | | t <sub>CO1</sub> | Global clock to output delay | C1 = 35 pF | | 3.9 | | 4.8 | | 5 | | 8 | ns | | t <sub>CH</sub> | Global clock high time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>CL</sub> | Global clock low time | | 3.0 | | 3.0 | | 4.0 | | 5.0 | | ns | | t <sub>ASU</sub> | Array clock setup time | | 0.9 | | 1.1 | | 2.0 | | 4.0 | | ns | | t <sub>AH</sub> | Array clock hold time | | 1.7 | | 2.1 | | 3.0 | | 4.0 | | ns | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 6.4 | | 7.9 | | 10.0 | | 15.0 | ns | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 2.5 | | 3.0 | | 4.0 | | 6.0 | | ns | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>CNT</sub> | Minimum global clock period | | | 6.7 | | 8.2 | | 10.0 | | 13.0 | ns | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 149.3 | | 122.0 | | 100.0 | | 76.9 | | MHz | | Table 3 | Table 35. EPM7192S External Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | |-------------------|----------------------------------------------------------------------|----------------|-------------|-----|-------|------|-------|------|-----|--| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | -7 | | -10 | | -15 | | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>AH</sub> | Array clock hold time | | 1.8 | | 3.0 | | 4.0 | | ns | | | t <sub>ACO1</sub> | Array clock to output delay | C1 = 35 pF | | 7.8 | | 10.0 | | 15.0 | ns | | | t <sub>ACH</sub> | Array clock high time | | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>ACL</sub> | Array clock low time | | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2) | 3.0 | | 4.0 | | 6.0 | | ns | | | t <sub>ODH</sub> | Output data hold time after clock | C1 = 35 pF (3) | 1.0 | | 1.0 | | 1.0 | | ns | | | t <sub>CNT</sub> | Minimum global clock period | | | 8.0 | | 10.0 | | 13.0 | ns | | | f <sub>CNT</sub> | Maximum internal global clock frequency | (4) | 125.0 | | 100.0 | | 76.9 | | MHz | | | t <sub>ACNT</sub> | Minimum array clock period | | | 8.0 | | 10.0 | | 13.0 | ns | | | f <sub>ACNT</sub> | Maximum internal array clock frequency | (4) | 125.0 | | 100.0 | | 76.9 | | MHz | | | f <sub>MAX</sub> | Maximum clock frequency | (5) | 166.7 | | 125.0 | | 100.0 | | MHz | | | Table 36. EPM7192S Internal Timing Parameters (Part 1 of 2) Note (1) | | | | | | | | | | |----------------------------------------------------------------------|--------------------------------|----------------|-------------|-----|-----|-----|-----|------|----| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | -7 | | -10 | | -15 | | 1 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | | | 3.2 | | 1.0 | | 2.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 4.2 | | 5.0 | | 8.0 | ns | | t <sub>PEXP</sub> | Parallel expander delay | | | 1.2 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 3.1 | | 5.0 | | 6.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 3.1 | | 5.0 | | 6.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.9 | | 2.0 | | 3.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.5 | | 1.5 | | 4.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 1.0 | | 2.0 | | 5.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.5 | | 5.5 | | 7.0 | ns | | $t_{ZX1}$ | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 5.5 | | 7.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | t <sub>XZ</sub> | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.1 | | 2.0 | | 4.0 | | ns | | Table 3 | Table 36. EPM7192S Internal Timing Parameters (Part 2 of 2) Note (1) | | | | | | | | | | |-------------------|----------------------------------------------------------------------|------------|-------------|------|-----|------|-----|------|----|--| | Symbol | Parameter | Conditions | Speed Grade | | | | | | | | | | | | | -7 | | -10 | | -15 | | | | | | | Min | Max | Min | Max | Min | Max | 1 | | | t <sub>H</sub> | Register hold time | | 1.7 | | 3.0 | | 4.0 | | ns | | | t <sub>FSU</sub> | Register setup time of fast input | | 2.3 | | 3.0 | | 2.0 | | ns | | | t <sub>FH</sub> | Register hold time of fast input | | 0.7 | | 0.5 | | 1.0 | | ns | | | t <sub>RD</sub> | Register delay | | | 1.4 | | 2.0 | | 1.0 | ns | | | t <sub>COMB</sub> | Combinatorial delay | | | 1.2 | | 2.0 | | 1.0 | ns | | | $t_{IC}$ | Array clock delay | | | 3.2 | | 5.0 | | 6.0 | ns | | | t <sub>EN</sub> | Register enable time | | | 3.1 | | 5.0 | | 6.0 | ns | | | $t_{GLOB}$ | Global control delay | | | 2.5 | | 1.0 | | 1.0 | ns | | | t <sub>PRE</sub> | Register preset time | | | 2.7 | | 3.0 | | 4.0 | ns | | | t <sub>CLR</sub> | Register clear time | | | 2.7 | | 3.0 | | 4.0 | ns | | | t <sub>PIA</sub> | PIA delay | (7) | | 2.4 | | 1.0 | | 2.0 | ns | | | $t_{LPA}$ | Low-power adder | (8) | | 10.0 | | 11.0 | | 13.0 | ns | | #### Notes to tables: - These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms. - (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path. - (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking. - (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. - (5) The $f_{MAX}$ values represent the highest frequency for pipelined data. - (6) Operating conditions: $V_{CCIO} = 3.3 \text{ V} \pm 10\%$ for commercial and industrial use. - (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value. - (8) The $t_{LPA}$ parameter must be added to the $t_{LAD}$ , $t_{LAC}$ , $t_{IC}$ , $t_{EN}$ , $t_{SEXP}$ , $\mathbf{t_{ACL}}$ , and $\mathbf{t_{CPPW}}$ parameters for macrocells running in the low-power mode. | Symbol | Parameter | Conditions | Speed Grade | | | | | | | |-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|----| | | | | -7 | | -10 | | -15 | | 1 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>IN</sub> | Input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>IO</sub> | I/O input pad and buffer delay | | | 0.3 | | 0.5 | | 2.0 | ns | | t <sub>FIN</sub> | Fast input delay | | | 3.4 | | 1.0 | | 2.0 | ns | | t <sub>SEXP</sub> | Shared expander delay | | | 3.9 | | 5.0 | | 8.0 | ns | | $t_{PEXP}$ | Parallel expander delay | | | 1.1 | | 0.8 | | 1.0 | ns | | $t_{LAD}$ | Logic array delay | | | 2.6 | | 5.0 | | 6.0 | ns | | t <sub>LAC</sub> | Logic control array delay | | | 2.6 | | 5.0 | | 6.0 | ns | | t <sub>IOE</sub> | Internal output enable delay | | | 0.8 | | 2.0 | | 3.0 | ns | | t <sub>OD1</sub> | Output buffer and pad delay | C1 = 35 pF | | 0.5 | | 1.5 | | 4.0 | ns | | t <sub>OD2</sub> | Output buffer and pad delay | C1 = 35 pF (6) | | 1.0 | | 2.0 | | 5.0 | ns | | t <sub>OD3</sub> | Output buffer and pad delay | C1 = 35 pF | | 5.5 | | 5.5 | | 8.0 | ns | | t <sub>ZX1</sub> | Output buffer enable delay | C1 = 35 pF | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>ZX2</sub> | Output buffer enable delay | C1 = 35 pF (6) | | 4.5 | | 5.5 | | 7.0 | ns | | t <sub>ZX3</sub> | Output buffer enable delay | C1 = 35 pF | | 9.0 | | 9.0 | | 10.0 | ns | | $t_{XZ}$ | Output buffer disable delay | C1 = 5 pF | | 4.0 | | 5.0 | | 6.0 | ns | | t <sub>SU</sub> | Register setup time | | 1.1 | | 2.0 | | 4.0 | | ns | | t <sub>H</sub> | Register hold time | | 1.6 | | 3.0 | | 4.0 | | ns | | t <sub>FSU</sub> | Register setup time of fast input | | 2.4 | | 3.0 | | 2.0 | | ns | | t <sub>FH</sub> | Register hold time of fast input | | 0.6 | | 0.5 | | 1.0 | | ns | | $t_{RD}$ | Register delay | | | 1.1 | | 2.0 | | 1.0 | ns | | t <sub>COMB</sub> | Combinatorial delay | | | 1.1 | | 2.0 | | 1.0 | ns | | t <sub>IC</sub> | Array clock delay | | | 2.9 | | 5.0 | | 6.0 | ns | | $t_{EN}$ | Register enable time | | | 2.6 | | 5.0 | | 6.0 | ns | | t <sub>GLOB</sub> | Global control delay | | | 2.8 | | 1.0 | | 1.0 | ns | | t <sub>PRE</sub> | Register preset time | | | 2.7 | | 3.0 | | 4.0 | ns | | t <sub>CLR</sub> | Register clear time | | | 2.7 | | 3.0 | | 4.0 | ns | | t <sub>PIA</sub> | PIA delay | (7) | | 3.0 | | 1.0 | | 2.0 | ns | | t <sub>LPA</sub> | Low-power adder | (8) | | 10.0 | İ | 11.0 | | 13.0 | ns | | Table 39. MAX 7000 I <sub>CC</sub> Equation Constants | | | | | | | | | | |-------------------------------------------------------|------|------|-------|--|--|--|--|--|--| | Device | Α | В | С | | | | | | | | EPM7032 | 1.87 | 0.52 | 0.144 | | | | | | | | EPM7064 | 1.63 | 0.74 | 0.144 | | | | | | | | EPM7096 | 1.63 | 0.74 | 0.144 | | | | | | | | EPM7128E | 1.17 | 0.54 | 0.096 | | | | | | | | EPM7160E | 1.17 | 0.54 | 0.096 | | | | | | | | EPM7192E | 1.17 | 0.54 | 0.096 | | | | | | | | EPM7256E | 1.17 | 0.54 | 0.096 | | | | | | | | EPM7032S | 0.93 | 0.40 | 0.040 | | | | | | | | EPM7064S | 0.93 | 0.40 | 0.040 | | | | | | | | EPM7128S | 0.93 | 0.40 | 0.040 | | | | | | | | EPM7160S | 0.93 | 0.40 | 0.040 | | | | | | | | EPM7192S | 0.93 | 0.40 | 0.040 | | | | | | | | EPM7256S | 0.93 | 0.40 | 0.040 | | | | | | | This calculation provides an $I_{CC}$ estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual $I_{CC}$ values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2) # Device Pin-Outs See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information. Figure 17. 68-Pin Package Pin-Out Diagram Package outlines not drawn to scale. #### Notes: - The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices. - (2) JTAG ports are available in MAX 7000S devices only. ## Figure 21. 192-Pin Package Pin-Out Diagram Package outline not drawn to scale. Figure 22. 208-Pin Package Pin-Out Diagram Package outline not drawn to scale.