# E·XFL

## Intel - EPM7128EQC100-12YY Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

**Applications of Embedded - CPLDs** 

### Details

| Product Status                  | Obsolete                                                      |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | EE PLD                                                        |
| Delay Time tpd(1) Max           | 12 ns                                                         |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                 |
| Number of Logic Elements/Blocks | 8                                                             |
| Number of Macrocells            | 128                                                           |
| Number of Gates                 | 2500                                                          |
| Number of I/O                   | 84                                                            |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 100-BQFP                                                      |
| Supplier Device Package         | 100-PQFP (20x14)                                              |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128eqc100-12yy |
|                                 |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX             | 7000S Device I | Features |          |          |          |          |
|--------------------------|----------------|----------|----------|----------|----------|----------|
| Feature                  | EPM7032S       | EPM7064S | EPM7128S | EPM7160S | EPM7192S | EPM7256S |
| Usable gates             | 600            | 1,250    | 2,500    | 3,200    | 3,750    | 5,000    |
| Macrocells               | 32             | 64       | 128      | 160      | 192      | 256      |
| Logic array<br>blocks    | 2              | 4        | 8        | 10       | 12       | 16       |
| Maximum<br>user I/O pins | 36             | 68       | 100      | 104      | 124      | 164      |
| t <sub>PD</sub> (ns)     | 5              | 5        | 6        | 6        | 7.5      | 7.5      |
| t <sub>SU</sub> (ns)     | 2.9            | 2.9      | 3.4      | 3.4      | 4.1      | 3.9      |
| t <sub>FSU</sub> (ns)    | 2.5            | 2.5      | 2.5      | 2.5      | 3        | 3        |
| t <sub>CO1</sub> (ns)    | 3.2            | 3.2      | 4        | 3.9      | 4.7      | 4.7      |
| f <sub>CNT</sub> (MHz)   | 175.4          | 175.4    | 147.1    | 149.3    | 125.0    | 128.2    |

## ...and More Features

- Open-drain output option in MAX 7000S devices
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power-saving mode for a reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
- Programmable security bit for protection of proprietary designs
- 3.3-V or 5.0-V operation
  - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
  - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
- Enhanced features available in MAX 7000E and MAX 7000S devices
  - Six pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

|                        | <ul> <li>Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest</li> <li>Programming support         <ul> <li>Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices</li> <li>The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices</li> </ul> </li> </ul> |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General<br>Description | The MAX 7000 family of high-density, high-performance PLDs is based<br>on Altera's second-generation MAX architecture. Fabricated with<br>advanced CMOS technology, the EEPROM-based MAX 7000 family<br>provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns,<br>and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6,<br>-7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in<br>-5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest<br>Group (PCI SIG) <i>PCI Local Bus Specification, Revision 2.2.</i> See Table 3<br>for available speed grades.                                                                                                         |

| Device   | Speed Grade  |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |              |              |                      |              |  |  |
|----------|--------------|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------|----------------------|--------------|--|--|
|          | -5           | -6           | -7           | -10P         | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -12P | -12          | -15          | -15T                 | -20          |  |  |
| EPM7032  |              | <b>&gt;</b>  | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | >            | ~            | <ul> <li></li> </ul> |              |  |  |
| EPM7032S | $\checkmark$ | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              |              |                      |              |  |  |
| EPM7064  |              | <b>&gt;</b>  | ~            |              | <b>&gt;</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | >            | ~            |                      |              |  |  |
| EPM7064S | $\checkmark$ | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              |              |                      |              |  |  |
| EPM7096  |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | >            | $\checkmark$ |                      |              |  |  |
| EPM7128E |              |              | ~            | $\checkmark$ | <ul> <li>Image: A start of the start of</li></ul> |      | <b>&gt;</b>  | ~            |                      | <b>~</b>     |  |  |
| EPM7128S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              | ~            |                      |              |  |  |
| EPM7160E |              |              |              | ~            | ~                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      | $\checkmark$ | ~            |                      | $\checkmark$ |  |  |
| EPM7160S |              | $\checkmark$ | ~            |              | <ul> <li>Image: A start of the start of</li></ul> |      |              | ~            |                      |              |  |  |
| EPM7192E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~    | >            | ~            |                      | <b>&gt;</b>  |  |  |
| EPM7192S |              |              | ~            | 1            | <b>~</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ī    |              | ~            |                      |              |  |  |
| EPM7256E |              |              |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~    | >            | ~            |                      | <b>&gt;</b>  |  |  |
| EPM7256S |              |              | $\checkmark$ |              | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |              | $\checkmark$ |                      |              |  |  |

The MAX 7000E devices—including the EPM7128E, EPM7160E, EPM7192E, and EPM7256E devices—have several enhanced features: additional global clocking, additional output enable controls, enhanced interconnect resources, fast input registers, and a programmable slew rate.

In-system programmable MAX 7000 devices—called MAX 7000S devices—include the EPM7032S, EPM7064S, EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices. MAX 7000S devices have the enhanced features of MAX 7000E devices as well as JTAG BST circuitry in devices with 128 or more macrocells, ISP, and an open-drain output option. See Table 4.

| Feature                         | EPM7032<br>EPM7064<br>EPM7096 | All<br>MAX 7000E<br>Devices | All<br>MAX 7000S<br>Devices |
|---------------------------------|-------------------------------|-----------------------------|-----------------------------|
| ISP via JTAG interface          |                               |                             | $\checkmark$                |
| JTAG BST circuitry              |                               |                             | ✓(1)                        |
| Open-drain output option        |                               |                             | $\checkmark$                |
| Fast input registers            |                               | ~                           | $\checkmark$                |
| Six global output enables       |                               | ~                           | $\checkmark$                |
| Two global clocks               |                               | ~                           | $\checkmark$                |
| Slew-rate control               |                               | ~                           | $\checkmark$                |
| MultiVolt interface (2)         | $\checkmark$                  | ~                           | $\checkmark$                |
| Programmable register           | $\checkmark$                  | ~                           | $\checkmark$                |
| Parallel expanders              | $\checkmark$                  | ~                           | $\checkmark$                |
| Shared expanders                | $\checkmark$                  | ~                           | $\checkmark$                |
| Power-saving mode               | $\checkmark$                  | ~                           | $\checkmark$                |
| Security bit                    | $\checkmark$                  | ~                           | $\checkmark$                |
| PCI-compliant devices available | $\checkmark$                  | $\checkmark$                | $\checkmark$                |

Notes:

(1) Available only in EPM7128S, EPM7160S, EPM7192S, and EPM7256S devices only.

(2) The MultiVolt I/O interface is not available in 44-pin packages.

Each LAB is fed by the following signals:

- **3**6 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

#### Macrocells

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



#### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 5 shows how shareable expanders can feed multiple macrocells.

#### Figure 5. Shareable Expanders



Shareable expanders can be shared by any or all macrocells in an LAB.

#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

## Programmable Speed/Power Control

MAX 7000 devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000 device for either high-speed (i.e., with the Turbo Bit<sup>TM</sup> option turned on) or low-power (i.e., with the Turbo Bit option turned off) operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ , and  $t_{SEXP}$ ,  $\mathbf{t}_{ACL}$ , and  $\mathbf{t}_{CPPW}$  parameters.

Output Configuration

MAX 7000 device outputs can be programmed to meet a variety of system-level requirements.

## MultiVolt I/O Interface

MAX 7000 devices—except 44-pin devices—support the MultiVolt I/O interface feature, which allows MAX 7000 devices to interface with systems that have differing supply voltages. The 5.0-V devices in all packages can be set for 3.3-V or 5.0-V I/O pin operation. These devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCINT pins must always be connected to a 5.0-V power supply. With a 5.0-V V<sub>CCINT</sub> level, input voltage thresholds are at TTL levels, and are therefore compatible with both 3.3-V and 5.0-V inputs.

The VCCIO pins can be connected to either a 3.3-V or a 5.0-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 5.0-V supply, the output levels are compatible with 5.0-V systems. When V<sub>CCIO</sub> is connected to a 3.3-V supply, the output high is 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with V<sub>CCIO</sub> levels lower than 4.75 V incur a nominally greater timing delay of  $t_{OD2}$  instead of  $t_{OD1}$ .

## Open-Drain Output Option (MAX 7000S Devices Only)

MAX 7000S devices provide an optional open-drain (functionally equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

#### MAX 7000 Programmable Logic Device Family Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is -0.5 V and on 4 dedicated input pins is -0.3 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) V<sub>CC</sub> must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is -0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 μA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.

#### Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices



**Timing Model** 

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note 94* (Understanding MAX 7000 *Timing*).

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC  $\,$ operating conditions.

| Symbol            | Parameter                                  | Conditions     | -6 Speed Grade |     | -7 Spee | d Grade | Unit |
|-------------------|--------------------------------------------|----------------|----------------|-----|---------|---------|------|
|                   |                                            |                | Min            | Max | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |                | 6.0 |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |                | 6.0 |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                    |                | 5.0            |     | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0            |     | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 2.5            |     | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5            |     | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |                | 4.0 |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                     |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                      |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.5            |     | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                      |                | 2.0            |     | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |                | 6.5 |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                      |                | 3.0            |     | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                       |                | 3.0            |     | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 3.0            |     | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0            |     | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                |                |                | 6.6 |         | 8.0     | ns   |
| <sup>f</sup> сnт  | Maximum internal global clock<br>frequency | (5)            | 151.5          |     | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |                | 6.6 |         | 8.0     | ns   |
| facnt             | Maximum internal array clock<br>frequency  | (5)            | 151.5          |     | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 200            |     | 166.7   |         | MHz  |

| Symbol            | Parameter                                                                                   | Conditions     | Speed | Grade -6 | Speed ( | Grade -7 | Unit |
|-------------------|---------------------------------------------------------------------------------------------|----------------|-------|----------|---------|----------|------|
|                   |                                                                                             |                | Min   | Max      | Min     | Max      |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                  |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                              |                |       | 0.4      |         | 0.5      | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                            | (2)            |       | 0.8      |         | 1.0      | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                       |                |       | 3.5      |         | 4.0      | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                     |                |       | 0.8      |         | 0.8      | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                           |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                   |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                                | (2)            |       |          |         | 2.0      | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                        | C1 = 35 pF     |       | 2.0      |         | 2.0      | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay Slow slew rate = off, $V_{CCIO}$ = 3.3 V                        | C1 = 35 pF (7) |       | 2.5      |         | 2.5      | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on,<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |       | 7.0      |         | 7.0      | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 5.0 V$                         | C1 = 35 pF     |       | 4.0      |         | 4.0      | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay Slow slew rate = off, $V_{CCIO} = 3.3 \text{ V}$                 | C1 = 35 pF (7) |       | 4.5      |         | 4.5      | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$   | C1 = 35 pF (2) |       | 9.0      |         | 9.0      | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                 | C1 = 5 pF      |       | 4.0      |         | 4.0      | ns   |
| t <sub>SU</sub>   | Register setup time                                                                         |                | 3.0   |          | 3.0     |          | ns   |
| t <sub>H</sub>    | Register hold time                                                                          |                | 1.5   |          | 2.0     |          | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                           | (2)            | 2.5   |          | 3.0     |          | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                            | (2)            | 0.5   |          | 0.5     |          | ns   |
| t <sub>RD</sub>   | Register delay                                                                              |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                         |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                           |                |       | 2.5      |         | 3.0      | ns   |
| t <sub>EN</sub>   | Register enable time                                                                        |                |       | 2.0      |         | 3.0      | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                        |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                        |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                         |                |       | 2.0      |         | 2.0      | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                   |                |       | 0.8      |         | 1.0      | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                             | (8)            |       | 10.0     |         | 10.0     | ns   |

| Symbol            | Parameter                                                                                  | Conditions     |         | Speed     | Grade |                       | Unit |
|-------------------|--------------------------------------------------------------------------------------------|----------------|---------|-----------|-------|-----------------------|------|
|                   |                                                                                            |                | MAX 700 | 0E (-10P) |       | 00 (-10)<br>Doe (-10) |      |
|                   |                                                                                            |                | Min     | Max       | Min   | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |         | 1.0       |       | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |         | 0.8       |       | 0.8                   | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |         | 2.0       |       | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V           | C1 = 35 pF     |         | 1.5       |       | 2.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |         | 2.0       |       | 2.5                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |         | 5.5       |       | 6.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V            | C1 = 35 pF     |         | 5.0       |       | 5.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |         | 5.5       |       | 5.5                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V    | C1 = 35 pF (2) |         | 9.0       |       | 9.0                   | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |         | 5.0       |       | 5.0                   | ns   |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 2.0     |           | 3.0   |                       | ns   |
| t <sub>H</sub>    | Register hold time                                                                         |                | 3.0     |           | 3.0   |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 3.0     |           | 3.0   |                       | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 0.5     |           | 0.5   |                       | ns   |
| t <sub>RD</sub>   | Register delay                                                                             |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>EN</sub>   | Register enable time                                                                       |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |         | 11.0      |       | 11.0                  | ns   |

| Symbol            | Parameter                                   | Conditions     |       |     |       | Speed | Grade | )    |       |      | Unit |
|-------------------|---------------------------------------------|----------------|-------|-----|-------|-------|-------|------|-------|------|------|
|                   |                                             |                | -     | 6   | -     | 7     | -1    | 0    | -1    | 5    |      |
|                   |                                             |                | Min   | Max | Min   | Max   | Min   | Max  | Min   | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output              | C1 = 35 pF     |       | 6.0 |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output       | C1 = 35 pF     |       | 6.0 |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                     |                | 3.4   |     | 6.0   |       | 7.0   |      | 11.0  |      | ns   |
| t <sub>H</sub>    | Global clock hold time                      |                | 0.0   |     | 0.0   |       | 0.0   |      | 0.0   |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input       |                | 2.5   |     | 3.0   |       | 3.0   |      | 3.0   |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast<br>input     |                | 0.0   |     | 0.5   |       | 0.5   |      | 0.0   |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay                | C1 = 35 pF     |       | 4.0 |       | 4.5   |       | 5.0  |       | 8.0  | ns   |
| t <sub>CH</sub>   | Global clock high time                      |                | 3.0   |     | 3.0   |       | 4.0   |      | 5.0   |      | ns   |
| t <sub>CL</sub>   | Global clock low time                       |                | 3.0   |     | 3.0   |       | 4.0   |      | 5.0   |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                      |                | 0.9   |     | 3.0   |       | 2.0   |      | 4.0   |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                       |                | 1.8   |     | 2.0   |       | 5.0   |      | 4.0   |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay                 | C1 = 35 pF     |       | 6.5 |       | 7.5   |       | 10.0 |       | 15.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                       |                | 3.0   |     | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                        |                | 3.0   |     | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear<br>and preset | (2)            | 3.0   |     | 3.0   |       | 4.0   |      | 6.0   |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0   |     | 1.0   |       | 1.0   |      | 1.0   |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period                 |                |       | 6.8 |       | 8.0   |       | 10.0 |       | 13.0 | ns   |
| fcnt              | Maximum internal global clock frequency     | (4)            | 147.1 |     | 125.0 |       | 100.0 |      | 76.9  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period                  |                |       | 6.8 |       | 8.0   |       | 10.0 |       | 13.0 | ns   |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency   | (4)            | 147.1 |     | 125.0 |       | 100.0 |      | 76.9  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                     | (5)            | 166.7 |     | 166.7 |       | 125.0 |      | 100.0 |      | MHz  |

Tables 31 and 32 show the EPM7128S AC operating conditions.

٦

Г

| Table 3           | Table 33. EPM7160S External Timing Parameters (Part 2 of 2)Note (1) |            |       |     |       |       |       |      |       |      |      |  |
|-------------------|---------------------------------------------------------------------|------------|-------|-----|-------|-------|-------|------|-------|------|------|--|
| Symbol            | Parameter                                                           | Conditions |       |     |       | Speed | Grade | )    |       |      | Unit |  |
|                   |                                                                     |            | -     | 6   | -     | 7     | -1    | 0    | -1    | 5    |      |  |
|                   |                                                                     |            | Min   | Max | Min   | Max   | Min   | Max  | Min   | Max  |      |  |
| t <sub>ACNT</sub> | Minimum array clock period                                          |            |       | 6.7 |       | 8.2   |       | 10.0 |       | 13.0 | ns   |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency                           | (4)        | 149.3 |     | 122.0 |       | 100.0 |      | 76.9  |      | MHz  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                                             | (5)        | 166.7 |     | 166.7 |       | 125.0 |      | 100.0 |      | MHz  |  |

| Symbol            | Parameter                         | Conditions     |     |     |     | Speed | Grade |     |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|-----|-----|-------|-------|-----|-----|------|------|
|                   |                                   |                | -   | 6   | -   | 7     | -1    | 0   | -   | 15   |      |
|                   |                                   |                | Min | Max | Min | Max   | Min   | Max | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2 |     | 0.3   |       | 0.5 |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2 |     | 0.3   |       | 0.5 |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6 |     | 3.2   |       | 1.0 |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.6 |     | 4.3   |       | 5.0 |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.0 |     | 1.3   |       | 0.8 |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7 |     | 0.9   |       | 2.0 |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4 |     | 0.5   |       | 1.5 |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9 |     | 1.0   |       | 2.0 |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4 |     | 5.5   |       | 5.5 |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0 |     | 4.0   |       | 5.0 |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5 |     | 4.5   |       | 5.5 |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0 |     | 9.0   |       | 9.0 |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |     | 4.0 |     | 4.0   |       | 5.0 |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |     | 1.2 |       | 2.0   |     | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6 |     | 2.0 |       | 3.0   |     | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |     | 2.2 |       | 3.0   |     | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |     | 0.8 |       | 0.5   |     | 1.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                    |                |     | 1.3 |     | 1.6   |       | 2.0 |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0 |     | 1.3   |       | 2.0 |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 2.9 |     | 3.5   |       | 5.0 |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 2.8 |     | 3.4   |       | 5.0 |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.0 |     | 2.4   |       | 1.0 |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4 |     | 3.0   |       | 3.0 |     | 4.0  | ns   |

Г

-

| Table 3          | Table 34. EPM7160S Internal Timing Parameters (Part 2 of 2)Note (1) |            |             |      |     |      |     |      |     |      |    |  |
|------------------|---------------------------------------------------------------------|------------|-------------|------|-----|------|-----|------|-----|------|----|--|
| Symbol           | Parameter                                                           | Conditions | Speed Grade |      |     |      |     |      |     |      |    |  |
|                  |                                                                     |            | -           | 6    | -   | 7    | -1  | 10   |     | 15   |    |  |
|                  |                                                                     |            | Min         | Max  | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>CLR</sub> | Register clear time                                                 |            |             | 2.4  |     | 3.0  |     | 3.0  |     | 4.0  | ns |  |
| t <sub>PIA</sub> | PIA delay                                                           | (7)        |             | 1.6  |     | 2.0  |     | 1.0  |     | 2.0  | ns |  |
| t <sub>LPA</sub> | Low-power adder                                                     | (8)        |             | 11.0 |     | 10.0 |     | 11.0 |     | 13.0 | ns |  |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more (1)information on switching waveforms.
- This minimum pulse width for preset and clear applies for both global clear and array controls. The  $t_{LPA}$  parameter (2)must be added to this minimum width if the clear or reset signal incorporates the  $t_{IAD}$  parameter into the signal path.

This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This (3) parameter applies for both global and array clocking.

These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB. (4)

- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use. (6)

For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, (7) these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.

(8)The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$  and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

#### Tables 35 and 36 show the EPM7192S AC operating conditions.

| Table 35. EPM7192S External Timing Parameters (Part 1 of 2)       Note (1) |                                       |            |     |             |     |      |      |      |    |
|----------------------------------------------------------------------------|---------------------------------------|------------|-----|-------------|-----|------|------|------|----|
| Symbol                                                                     | Parameter                             | Conditions |     | Speed Grade |     |      |      |      |    |
|                                                                            |                                       |            | -   | -7 -10      |     |      | -1   | -15  |    |
|                                                                            |                                       |            | Min | Max         | Min | Max  | Min  | Max  |    |
| t <sub>PD1</sub>                                                           | Input to non-registered output        | C1 = 35 pF |     | 7.5         |     | 10.0 |      | 15.0 | ns |
| t <sub>PD2</sub>                                                           | I/O input to non-registered<br>output | C1 = 35 pF |     | 7.5         |     | 10.0 |      | 15.0 | ns |
| t <sub>SU</sub>                                                            | Global clock setup time               |            | 4.1 |             | 7.0 |      | 11.0 |      | ns |
| t <sub>H</sub>                                                             | Global clock hold time                |            | 0.0 |             | 0.0 |      | 0.0  |      | ns |
| t <sub>FSU</sub>                                                           | Global clock setup time of fast input |            | 3.0 |             | 3.0 |      | 3.0  |      | ns |
| t <sub>FH</sub>                                                            | Global clock hold time of fast input  |            | 0.0 |             | 0.5 |      | 0.0  |      | ns |
| t <sub>CO1</sub>                                                           | Global clock to output delay          | C1 = 35 pF |     | 4.7         |     | 5.0  |      | 8.0  | ns |
| t <sub>CH</sub>                                                            | Global clock high time                |            | 3.0 |             | 4.0 |      | 5.0  |      | ns |
| t <sub>CL</sub>                                                            | Global clock low time                 |            | 3.0 |             | 4.0 |      | 5.0  |      | ns |
| t <sub>ASU</sub>                                                           | Array clock setup time                |            | 1.0 |             | 2.0 |      | 4.0  |      | ns |

| Symbol            | Parameter                                | Conditions     |       |     | Speed |      | Unit  |      |     |
|-------------------|------------------------------------------|----------------|-------|-----|-------|------|-------|------|-----|
|                   |                                          |                | -7    |     | -10   |      | -15   |      | 1   |
|                   |                                          |                | Min   | Мах | Min   | Max  | Min   | Max  |     |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.8   |     | 3.0   |      | 4.0   |      | ns  |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |       | 7.8 |       | 10.0 |       | 15.0 | ns  |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0   |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0   |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0   |     | 4.0   |      | 6.0   |      | ns  |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0   |     | 1.0   |      | 1.0   |      | ns  |
| t <sub>CNT</sub>  | Minimum global clock period              |                |       | 8.0 |       | 10.0 |       | 13.0 | ns  |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 125.0 |     | 100.0 |      | 76.9  |      | MHz |
| t <sub>ACNT</sub> | Minimum array clock period               |                |       | 8.0 |       | 10.0 |       | 13.0 | ns  |
| f <sub>acnt</sub> | Maximum internal array clock frequency   | (4)            | 125.0 |     | 100.0 |      | 76.9  |      | MHz |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7 |     | 125.0 |      | 100.0 |      | MHz |

\_\_\_\_\_

| Table 3           | 6. EPM7192S Internal Tim       | ing Parameters (Pa | rt 1 of 2) | Note | (1)         |     |     |      |    |  |
|-------------------|--------------------------------|--------------------|------------|------|-------------|-----|-----|------|----|--|
| Symbol            | Parameter                      | Conditions         |            |      | Speed Grade |     |     |      |    |  |
|                   |                                |                    | -          | 7    | -10 -15     |     |     |      | 1  |  |
|                   |                                |                    | Min        | Max  | Min         | Max | Min | Max  |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay     |                    |            | 0.3  |             | 0.5 |     | 2.0  | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay |                    |            | 0.3  |             | 0.5 |     | 2.0  | ns |  |
| t <sub>FIN</sub>  | Fast input delay               |                    |            | 3.2  |             | 1.0 |     | 2.0  | ns |  |
| t <sub>SEXP</sub> | Shared expander delay          |                    |            | 4.2  |             | 5.0 |     | 8.0  | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay        |                    |            | 1.2  |             | 0.8 |     | 1.0  | ns |  |
| t <sub>LAD</sub>  | Logic array delay              |                    |            | 3.1  |             | 5.0 |     | 6.0  | ns |  |
| t <sub>LAC</sub>  | Logic control array delay      |                    |            | 3.1  |             | 5.0 |     | 6.0  | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay   |                    |            | 0.9  |             | 2.0 |     | 3.0  | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay    | C1 = 35 pF         |            | 0.5  |             | 1.5 |     | 4.0  | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay    | C1 = 35 pF (6)     |            | 1.0  |             | 2.0 |     | 5.0  | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay    | C1 = 35 pF         |            | 5.5  |             | 5.5 |     | 7.0  | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay     | C1 = 35 pF         |            | 4.0  |             | 5.0 |     | 6.0  | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay     | C1 = 35 pF (6)     |            | 4.5  |             | 5.5 |     | 7.0  | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay     | C1 = 35 pF         |            | 9.0  |             | 9.0 |     | 10.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay    | C1 = 5 pF          |            | 4.0  |             | 5.0 |     | 6.0  | ns |  |
| t <sub>SU</sub>   | Register setup time            |                    | 1.1        |      | 2.0         |     | 4.0 |      | ns |  |

| Symbol            | Parameter                         | Conditions |     |      |     |      | Unit |      |    |
|-------------------|-----------------------------------|------------|-----|------|-----|------|------|------|----|
|                   |                                   |            | -   | 7    | -1  | 0    | -1   | 5    |    |
|                   |                                   |            | Min | Max  | Min | Max  | Min  | Max  |    |
| t <sub>H</sub>    | Register hold time                |            | 1.7 |      | 3.0 |      | 4.0  |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |            | 2.3 |      | 3.0 |      | 2.0  |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |            | 0.7 |      | 0.5 |      | 1.0  |      | ns |
| t <sub>RD</sub>   | Register delay                    |            |     | 1.4  |     | 2.0  |      | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |            |     | 1.2  |     | 2.0  |      | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |            |     | 3.2  |     | 5.0  |      | 6.0  | ns |
| t <sub>EN</sub>   | Register enable time              |            |     | 3.1  |     | 5.0  |      | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |            |     | 2.5  |     | 1.0  |      | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |            |     | 2.7  |     | 3.0  |      | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |            |     | 2.7  |     | 3.0  |      | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)        |     | 2.4  |     | 1.0  |      | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)        |     | 10.0 |     | 11.0 |      | 13.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

| Symbol            | Parameter                         | Conditions     |     |      | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-------|-------|-----|------|------|
|                   |                                   |                | -   | 7    | -10   |       | -15 |      | 1    |
|                   |                                   |                | Min | Max  | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.3  |       | 0.5   |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.3  |       | 0.5   |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 3.4  |       | 1.0   |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.9  |       | 5.0   |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1  |       | 0.8   |     | 1.0  | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.8  |       | 2.0   |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.5  |       | 1.5   |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 1.0  |       | 2.0   |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.5  |       | 5.5   |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |       | 5.0   |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |       | 5.5   |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |       | 9.0   |     | 10.0 | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |       | 5.0   |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.1 |      | 2.0   |       | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6 |      | 3.0   |       | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4 |      | 3.0   |       | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5   |       | 1.0 |      | ns   |
| t <sub>RD</sub>   | Register delay                    |                |     | 1.1  |       | 2.0   |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.1  |       | 2.0   |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 2.9  |       | 5.0   |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.8  |       | 1.0   |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.7  |       | 3.0   |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.7  |       | 3.0   |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |     | 3.0  |       | 1.0   |     | 2.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |     | 10.0 |       | 11.0  |     | 13.0 | ns   |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$  in MHz) for MAX 7000 devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note* 74 (*Evaluating Power for Altera Devices*).

The I<sub>CCINT</sub> value, which depends on the switching frequency and the application logic, is calculated with the following equation:

 $I_{CCINT} =$ 

 $A \times MC_{TON} + B \times (MC_{DEV} - MC_{TON}) + C \times MC_{USED} \times f_{MAX} \times tog_{LC}$ 

The parameters in this equation are shown below:

| MC <sub>TON</sub>  | = | Number of macrocells with the Turbo Bit option turned on, |
|--------------------|---|-----------------------------------------------------------|
|                    |   | as reported in the MAX+PLUS II Report File (.rpt)         |
| MC <sub>DEV</sub>  | = | Number of macrocells in the device                        |
| MC <sub>USED</sub> | = | Total number of macrocells in the design, as reported     |
|                    |   | in the MAX+PLUS II Report File (.rpt)                     |
| f <sub>MAX</sub>   | = | Highest clock frequency to the device                     |
| togLC              | = | Average ratio of logic cells toggling at each clock       |
|                    |   | (typically 0.125)                                         |
| A, B, C            | = | Constants, shown in Table 39                              |

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |  |  |  |
|-------------------------------------------------------|------|------|-------|--|--|--|--|--|--|
| Device                                                | A    | В    | C     |  |  |  |  |  |  |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |  |  |  |  |  |  |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |  |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |  |  |  |  |  |  |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |  |  |  |  |  |  |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |  |  |  |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions. Figures 16 through 22 show the package pin-out diagrams for MAX 7000 devices.

#### Figure 16. 44-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



Notes:

- (1) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.