



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 15 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 84                                                          |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 100-BQFP                                                    |
| Supplier Device Package         | 100-PQFP (20x14)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128sqc100-15 |
| ruicilase UNL                   | nicps.//www.e-xn.com/product-decall/intel/epin/12osqc100-15 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 2. MAX           | 7000S Device I | Features - |          |          |          |          |
|------------------------|----------------|------------|----------|----------|----------|----------|
| Feature                | EPM7032S       | EPM7064S   | EPM7128S | EPM7160S | EPM7192S | EPM7256S |
| Usable gates           | 600            | 1,250      | 2,500    | 3,200    | 3,750    | 5,000    |
| Macrocells             | 32             | 64         | 128      | 160      | 192      | 256      |
| Logic array blocks     | 2              | 4          | 8        | 10       | 12       | 16       |
| Maximum user I/O pins  | 36             | 68         | 100      | 104      | 124      | 164      |
| t <sub>PD</sub> (ns)   | 5              | 5          | 6        | 6        | 7.5      | 7.5      |
| t <sub>SU</sub> (ns)   | 2.9            | 2.9        | 3.4      | 3.4      | 4.1      | 3.9      |
| t <sub>FSU</sub> (ns)  | 2.5            | 2.5        | 2.5      | 2.5      | 3        | 3        |
| t <sub>CO1</sub> (ns)  | 3.2            | 3.2        | 4        | 3.9      | 4.7      | 4.7      |
| f <sub>CNT</sub> (MHz) | 175.4          | 175.4      | 147.1    | 149.3    | 125.0    | 128.2    |

## ...and More Features

- Open-drain output option in MAX 7000S devices
- Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls
- Programmable power-saving mode for a reduction of over 50% in each macrocell
- Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
- 44 to 208 pins available in plastic J-lead chip carrier (PLCC), ceramic pin-grid array (PGA), plastic quad flat pack (PQFP), power quad flat pack (RQFP), and 1.0-mm thin quad flat pack (TQFP) packages
- Programmable security bit for protection of proprietary designs
- 3.3-V or 5.0-V operation
  - MultiVolt<sup>TM</sup> I/O interface operation, allowing devices to interface with 3.3-V or 5.0-V devices (MultiVolt I/O operation is not available in 44-pin packages)
  - Pin compatible with low-voltage MAX 7000A and MAX 7000B devices
- Enhanced features available in MAX 7000E and MAX 7000S devices
  - Six pin- or logic-driven output enable signals
  - Two global clock signals with optional inversion
  - Enhanced interconnect resources for improved routability
  - Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
  - Programmable output slew-rate control
- Software design support and automatic place-and-route provided by Altera's development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

MAX 7000 devices contain from 32 to 256 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

The MAX 7000 family provides programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate at 50% or lower power while adding only a nominal timing delay. MAX 7000E and MAX 7000S devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000 devices (except 44-pin devices) can be set for either 3.3-V or 5.0-V operation, allowing MAX 7000 devices to be used in mixed-voltage systems.

The MAX 7000 family is supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. The software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. The software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000 architecture includes the following elements:

- Logic array blocks
- Macrocells
- Expander product terms (shareable and parallel)
- Programmable interconnect array
- I/O control blocks

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times for MAX 7000E and MAX 7000S devices

#### **Macrocells**

The MAX 7000 macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. The macrocell of EPM7032, EPM7064, and EPM7096 devices is shown in Figure 3.

Figure 3. EPM7032, EPM7064 & EPM7096 Device Macrocell



## Programmable Interconnect Array

Logic is routed between LABs via the programmable interconnect array (PIA). This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000 dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 7 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a 2-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 7. PIA Routing



While the routing delays of channel-based routing schemes in masked or FPGAs are cumulative, variable, and path-dependent, the MAX 7000 PIA has a fixed delay. The PIA thus eliminates skew between signals and makes timing performance easy to predict.

#### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{\rm CC}$ . Figure 8 shows the I/O control block for the MAX 7000 family. The I/O control block of EPM7032, EPM7064, and EPM7096 devices has two global output enable signals that are driven by two dedicated active-low output enable pins (OE1 and OE2). The I/O control block of MAX 7000E and MAX 7000S devices has six global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

## **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instruction                                                     | s                                                                                                                                                                                                                                                                                           |
|---------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                 |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S                                     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                  |
|                     | EPM7256S                                                             | pattern output at the device pins.                                                                                                                                                                                                                                                          |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                                      |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                       |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File (.jam), Jam Byte-Code file (.jbc), or Serial Vector Format file (.svf) via an embedded processor or test equipment. |

## **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

## **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

#### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



## QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier* & *Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

Figure 12. MAX 7000 Timing Model



#### Notes:

- (1) Only available in MAX 7000E and MAX 7000S devices.
- (2) Not available in 44-pin devices.

The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 13 shows the internal timing relationship of internal and external delay parameters.



For more infomration, see *Application Note* 94 (Understanding MAX 7000 *Timing*).

Tables 19 through 26 show the MAX 7000 and MAX 7000E AC operating conditions.

| Table 19          | . MAX 7000 & MAX 7000E Extern            | al Timing Para | meters  | Note (1) |         |         |      |
|-------------------|------------------------------------------|----------------|---------|----------|---------|---------|------|
| Symbol            | Parameter                                | Conditions     | -6 Spee | d Grade  | -7 Spee | d Grade | Unit |
|                   |                                          |                | Min     | Max      | Min     | Max     |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |         | 6.0      |         | 7.5     | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |         | 6.0      |         | 7.5     | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                | 5.0     |          | 6.0     |         | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0     |          | 0.0     |         | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)            | 2.5     |          | 3.0     |         | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)            | 0.5     |          | 0.5     |         | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |         | 4.0      |         | 4.5     | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 2.5     |          | 3.0     |         | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                | 2.0     |          | 2.0     |         | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |         | 6.5      |         | 7.5     | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0     |          | 3.0     |         | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0     |          | 3.0     |         | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)            | 3.0     |          | 3.0     |         | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4) | 1.0     |          | 1.0     |         | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                |         | 6.6      |         | 8.0     | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)            | 151.5   |          | 125.0   |         | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                |         | 6.6      |         | 8.0     | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)            | 151.5   |          | 125.0   |         | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)            | 200     |          | 166.7   |         | MHz  |

| Symbol            | Parameter                                                                                | Conditions     |         | Speed     | Grade |                       | Unit |
|-------------------|------------------------------------------------------------------------------------------|----------------|---------|-----------|-------|-----------------------|------|
|                   |                                                                                          |                | MAX 700 | OE (-10P) |       | 00 (-10)<br>DOE (-10) |      |
|                   |                                                                                          |                | Min     | Max       | Min   | Max                   |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                |         | 0.5       |       | 1.0                   | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)            |         | 1.0       |       | 1.0                   | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                |         | 0.8       |       | 0.8                   | ns   |
| $t_{LAD}$         | Logic array delay                                                                        |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)            |         | 2.0       |       | 2.0                   | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF     |         | 1.5       |       | 2.0                   | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7) |         | 2.0       |       | 2.5                   | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2) |         | 5.5       |       | 6.0                   | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |         | 5.0       |       | 5.0                   | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |         | 5.5       |       | 5.5                   | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 9.0       |       | 9.0                   | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF      |         | 5.0       |       | 5.0                   | ns   |
| $t_{SU}$          | Register setup time                                                                      |                | 2.0     |           | 3.0   |                       | ns   |
| $t_H$             | Register hold time                                                                       |                | 3.0     |           | 3.0   |                       | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)            | 3.0     |           | 3.0   |                       | ns   |
| $t_{FH}$          | Register hold time of fast input                                                         | (2)            | 0.5     |           | 0.5   |                       | ns   |
| $t_{RD}$          | Register delay                                                                           |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                |         | 2.0       |       | 1.0                   | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                |         | 5.0       |       | 5.0                   | ns   |
| $t_{EN}$          | Register enable time                                                                     |                |         | 5.0       |       | 5.0                   | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                |         | 3.0       |       | 3.0                   | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                |         | 1.0       |       | 1.0                   | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)            |         | 11.0      |       | 11.0                  | ns   |

| Table 2           | 23. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | <b>eters</b> Note | e (1)     |       |                       |      |
|-------------------|------------------------------------------|--------------------|-------------------|-----------|-------|-----------------------|------|
| Symbol            | Parameter                                | Conditions         |                   | Speed     | Grade |                       | Unit |
|                   |                                          |                    | MAX 700           | 0E (-12P) |       | 00 (-12)<br>DOE (-12) |      |
|                   |                                          |                    | Min               | Max       | Min   | Max                   |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0               |           | 10.0  |                       | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0               |           | 0.0   |                       | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0               |           | 3.0   |                       | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.0               |           | 0.0   |                       | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |                   | 6.0       |       | 6.0                   | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0               |           | 4.0   |                       | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0               |           | 4.0   |                       | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 3.0               |           | 4.0   |                       | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 4.0               |           | 4.0   |                       | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |                   | 12.0      |       | 12.0                  | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 5.0               |           | 5.0   |                       | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 5.0               |           | 5.0   |                       | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 5.0               |           | 5.0   |                       | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0               |           | 1.0   |                       | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |                   | 11.0      |       | 11.0                  | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 90.9              |           | 90.9  |                       | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |                   | 11.0      |       | 11.0                  | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 90.9              |           | 90.9  |                       | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0             |           | 125.0 |                       | MHz  |

| Table 24          | 4. MAX 7000 & MAX 7000E Int                                                              | ernal Timing Parame | eters Note | e (1)     |       |                        |      |
|-------------------|------------------------------------------------------------------------------------------|---------------------|------------|-----------|-------|------------------------|------|
| Symbol            | Parameter                                                                                | Conditions          |            | Speed     | Grade |                        | Unit |
|                   |                                                                                          |                     | MAX 700    | OE (-12P) |       | 000 (-12)<br>00E (-12) |      |
|                   |                                                                                          |                     | Min        | Max       | Min   | Max                    |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                               |                     |            | 1.0       |       | 2.0                    | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                           |                     |            | 1.0       |       | 2.0                    | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                         | (2)                 |            | 1.0       |       | 1.0                    | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                    |                     |            | 7.0       |       | 7.0                    | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                  |                     |            | 1.0       |       | 1.0                    | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                        |                     |            | 7.0       |       | 5.0                    | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                |                     |            | 5.0       |       | 5.0                    | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                             | (2)                 |            | 2.0       |       | 2.0                    | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V         | C1 = 35 pF          |            | 1.0       |       | 3.0                    | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF (7)      |            | 2.0       |       | 4.0                    | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V | C1 = 35 pF (2)      |            | 5.0       |       | 7.0                    | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF          |            | 6.0       |       | 6.0                    | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7)      |            | 7.0       |       | 7.0                    | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2)      |            | 10.0      |       | 10.0                   | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                              | C1 = 5 pF           |            | 6.0       |       | 6.0                    | ns   |
| t <sub>SU</sub>   | Register setup time                                                                      |                     | 1.0        |           | 4.0   |                        | ns   |
| t <sub>H</sub>    | Register hold time                                                                       |                     | 6.0        |           | 4.0   |                        | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                        | (2)                 | 4.0        |           | 2.0   |                        | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                         | (2)                 | 0.0        |           | 2.0   |                        | ns   |
| t <sub>RD</sub>   | Register delay                                                                           |                     |            | 2.0       |       | 1.0                    | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                      |                     |            | 2.0       |       | 1.0                    | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                        |                     |            | 5.0       |       | 5.0                    | ns   |
| t <sub>EN</sub>   | Register enable time                                                                     |                     |            | 7.0       |       | 5.0                    | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                     |                     |            | 2.0       |       | 0.0                    | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                     |                     |            | 4.0       |       | 3.0                    | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                      |                     |            | 4.0       |       | 3.0                    | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                |                     |            | 1.0       |       | 1.0                    | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                          | (8)                 |            | 12.0      |       | 12.0                   | ns   |

| Table 27. EPM7032S External Timing Parameters (Part 2 of 2) Note (1) |                                        |            |       |              |       |       |       |     |       |     |      |
|----------------------------------------------------------------------|----------------------------------------|------------|-------|--------------|-------|-------|-------|-----|-------|-----|------|
| Symbol                                                               | Parameter                              | Conditions |       |              |       | Speed | Grade | !   |       |     | Unit |
|                                                                      |                                        |            | -     | -5 -6 -7 -10 |       |       |       |     |       |     |      |
|                                                                      |                                        |            | Min   | Max          | Min   | Max   | Min   | Max | Min   | Max |      |
| f <sub>ACNT</sub>                                                    | Maximum internal array clock frequency | (4)        | 175.4 |              | 142.9 |       | 116.3 |     | 100.0 |     | MHz  |
| f <sub>MAX</sub>                                                     | Maximum clock frequency                | (5)        | 250.0 |              | 200.0 |       | 166.7 |     | 125.0 |     | MHz  |

| Table 2           | 8. EPM7032\$ Internal Tim         | ing Parameter  | <b>s</b> / | Note (1) |     |       |       |     |     |     |      |
|-------------------|-----------------------------------|----------------|------------|----------|-----|-------|-------|-----|-----|-----|------|
| Symbol            | Parameter                         | Conditions     |            |          |     | Speed | Grade | )   |     |     | Unit |
|                   |                                   |                | -          | 5        | -   | 6     | -     | 7   |     | 10  |      |
|                   |                                   |                | Min        | Max      | Min | Max   | Min   | Max | Min | Max | -    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |            | 0.2      |     | 0.2   |       | 0.3 |     | 0.5 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |            | 0.2      |     | 0.2   |       | 0.3 |     | 0.5 | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |            | 2.2      |     | 2.1   |       | 2.5 |     | 1.0 | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |            | 3.1      |     | 3.8   |       | 4.6 |     | 5.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |            | 0.9      |     | 1.1   |       | 1.4 |     | 0.8 | ns   |
| t <sub>LAD</sub>  | Logic array delay                 |                |            | 2.6      |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |            | 2.5      |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |            | 0.7      |     | 0.8   |       | 1.0 |     | 2.0 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |            | 0.2      |     | 0.3   |       | 0.4 |     | 1.5 | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |            | 0.7      |     | 0.8   |       | 0.9 |     | 2.0 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |            | 5.2      |     | 5.3   |       | 5.4 |     | 5.5 | ns   |
| $t_{ZX1}$         | Output buffer enable delay        | C1 = 35 pF     |            | 4.0      |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |            | 4.5      |     | 4.5   |       | 4.5 |     | 5.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |            | 9.0      |     | 9.0   |       | 9.0 |     | 9.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |            | 4.0      |     | 4.0   |       | 4.0 |     | 5.0 | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 0.8        |          | 1.0 |       | 1.3   |     | 2.0 |     | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.7        |          | 2.0 |       | 2.5   |     | 3.0 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9        |          | 1.8 |       | 1.7   |     | 3.0 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6        |          | 0.7 |       | 0.8   |     | 0.5 |     | ns   |
| t <sub>RD</sub>   | Register delay                    |                |            | 1.2      |     | 1.6   |       | 1.9 |     | 2.0 | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |            | 0.9      |     | 1.1   |       | 1.4 |     | 2.0 | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |            | 2.7      |     | 3.4   |       | 4.2 |     | 5.0 | ns   |
| t <sub>EN</sub>   | Register enable time              |                |            | 2.6      |     | 3.3   |       | 4.0 |     | 5.0 | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |            | 1.6      |     | 1.4   |       | 1.7 |     | 1.0 | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |            | 2.0      |     | 2.4   |       | 3.0 |     | 3.0 | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |            | 2.0      |     | 2.4   |       | 3.0 |     | 3.0 | ns   |

| Symbol            | Parameter                         | Conditions     |     |      |     | Speed | Grade |      |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-----|-------|-------|------|-----|------|------|
|                   |                                   |                | -   | 6    | -   | 7     | -1    | 10   | -1  | 15   |      |
|                   |                                   |                | Min | Max  | Min | Max   | Min   | Max  | Min | Max  | -    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.7  |     | 4.0   |       | 5.0  |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1  |     | 0.8   |       | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{LAC}$         | Logic control array delay         |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7  |     | 2.0   |       | 2.0  |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4  |     | 2.0   |       | 1.5  |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9  |     | 2.5   |       | 2.0  |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4  |     | 7.0   |       | 5.5  |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |     | 4.5   |       | 5.5  |     | 7.0  | ns   |
| $t_{ZX3}$         | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |     | 9.0   |       | 9.0  |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |      | 3.0 |       | 2.0   |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.7 |      | 2.0 |       | 5.0   |      | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |      | 3.0 |       | 3.0   |      | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5 |       | 0.5   |      | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |     | 1.4  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 3.1  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{GLOB}$        | Global control delay              |                |     | 2.0  |     | 1.0   |       | 1.0  |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| $t_{PIA}$         | PIA delay                         | (7)            |     | 1.4  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| $t_{LPA}$         | Low-power adder                   | (8)            |     | 11.0 |     | 10.0  |       | 11.0 |     | 13.0 | ns   |

Tables 37 and 38 show the EPM7256S AC operating conditions.

| Symbol            | Parameter                                | Conditions     |        |     | haan2       | Grade   |       |      | Unit  |
|-------------------|------------------------------------------|----------------|--------|-----|-------------|---------|-------|------|-------|
| Oymboi            | i arameter                               | Conditions     |        | 7   | <del></del> | 10      |       | 15   | Oiiit |
|                   |                                          |                | Min    | Max |             | Min Max |       | Max  |       |
|                   |                                          | 04 05 - 5      | IVIIII |     | IVIIII      |         | Min   |      |       |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF     |        | 7.5 |             | 10.0    |       | 15.0 | ns    |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF     |        | 7.5 |             | 10.0    |       | 15.0 | ns    |
| t <sub>SU</sub>   | Global clock setup time                  |                | 3.9    |     | 7.0         |         | 11.0  |      | ns    |
| t <sub>H</sub>    | Global clock hold time                   |                | 0.0    |     | 0.0         |         | 0.0   |      | ns    |
| t <sub>FSU</sub>  | Global clock setup time of fast input    |                | 3.0    |     | 3.0         |         | 3.0   |      | ns    |
| t <sub>FH</sub>   | Global clock hold time of fast input     |                | 0.0    |     | 0.5         |         | 0.0   |      | ns    |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF     |        | 4.7 |             | 5.0     |       | 8.0  | ns    |
| t <sub>CH</sub>   | Global clock high time                   |                | 3.0    |     | 4.0         |         | 5.0   |      | ns    |
| t <sub>CL</sub>   | Global clock low time                    |                | 3.0    |     | 4.0         |         | 5.0   |      | ns    |
| t <sub>ASU</sub>  | Array clock setup time                   |                | 0.8    |     | 2.0         |         | 4.0   |      | ns    |
| t <sub>AH</sub>   | Array clock hold time                    |                | 1.9    |     | 3.0         |         | 4.0   |      | ns    |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF     |        | 7.8 |             | 10.0    |       | 15.0 | ns    |
| t <sub>ACH</sub>  | Array clock high time                    |                | 3.0    |     | 4.0         |         | 6.0   |      | ns    |
| t <sub>ACL</sub>  | Array clock low time                     |                | 3.0    |     | 4.0         |         | 6.0   |      | ns    |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (2)            | 3.0    |     | 4.0         |         | 6.0   |      | ns    |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (3) | 1.0    |     | 1.0         |         | 1.0   |      | ns    |
| t <sub>CNT</sub>  | Minimum global clock period              |                |        | 7.8 |             | 10.0    |       | 13.0 | ns    |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (4)            | 128.2  |     | 100.0       |         | 76.9  |      | MHz   |
| t <sub>ACNT</sub> | Minimum array clock period               |                |        | 7.8 |             | 10.0    |       | 13.0 | ns    |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (4)            | 128.2  |     | 100.0       |         | 76.9  |      | MHz   |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (5)            | 166.7  |     | 125.0       |         | 100.0 |      | MHz   |

| Symbol            | Parameter                         | Conditions     |     |      | Speed | Grade |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-------|-------|-----|------|------|
|                   |                                   |                | -   | 7    | -10   |       | -15 |      |      |
|                   |                                   |                | Min | Max  | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.3  |       | 0.5   |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.3  |       | 0.5   |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 3.4  |       | 1.0   |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.9  |       | 5.0   |     | 8.0  | ns   |
| $t_{PEXP}$        | Parallel expander delay           |                |     | 1.1  |       | 0.8   |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>LAC</sub>  | Logic control array delay         |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.8  |       | 2.0   |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.5  |       | 1.5   |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 1.0  |       | 2.0   |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.5  |       | 5.5   |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |       | 5.0   |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |       | 5.5   |     | 7.0  | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |       | 9.0   |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |       | 5.0   |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.1 |      | 2.0   |       | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.6 |      | 3.0   |       | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4 |      | 3.0   |       | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5   |       | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |     | 1.1  |       | 2.0   |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.1  |       | 2.0   |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 2.9  |       | 5.0   |     | 6.0  | ns   |
| $t_{EN}$          | Register enable time              |                |     | 2.6  |       | 5.0   |     | 6.0  | ns   |
| t <sub>GLOB</sub> | Global control delay              |                |     | 2.8  |       | 1.0   |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.7  |       | 3.0   |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.7  |       | 3.0   |     | 4.0  | ns   |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |     | 3.0  |       | 1.0   |     | 2.0  | ns   |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |     | 10.0 | İ     | 11.0  |     | 13.0 | ns   |

| Table 39. MAX 7000 I <sub>CC</sub> Equation Constants |      |      |       |
|-------------------------------------------------------|------|------|-------|
| Device                                                | Α    | В    | С     |
| EPM7032                                               | 1.87 | 0.52 | 0.144 |
| EPM7064                                               | 1.63 | 0.74 | 0.144 |
| EPM7096                                               | 1.63 | 0.74 | 0.144 |
| EPM7128E                                              | 1.17 | 0.54 | 0.096 |
| EPM7160E                                              | 1.17 | 0.54 | 0.096 |
| EPM7192E                                              | 1.17 | 0.54 | 0.096 |
| EPM7256E                                              | 1.17 | 0.54 | 0.096 |
| EPM7032S                                              | 0.93 | 0.40 | 0.040 |
| EPM7064S                                              | 0.93 | 0.40 | 0.040 |
| EPM7128S                                              | 0.93 | 0.40 | 0.040 |
| EPM7160S                                              | 0.93 | 0.40 | 0.040 |
| EPM7192S                                              | 0.93 | 0.40 | 0.040 |
| EPM7256S                                              | 0.93 | 0.40 | 0.040 |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  values should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.

Figure 15. I<sub>CC</sub> vs. Frequency for MAX 7000S Devices (Part 2 of 2)



# Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figure 19. 100-Pin Package Pin-Out Diagram

Package outline not drawn to scale.





Figure 20. 160-Pin Package Pin-Out Diagram

Package outline not drawn to scale.





## Figure 21. 192-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



## Figure 22. 208-Pin Package Pin-Out Diagram

Package outline not drawn to scale.

