



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

# **Applications of Embedded - CPLDs**

| Details                         |                                                             |
|---------------------------------|-------------------------------------------------------------|
| Product Status                  | Obsolete                                                    |
| Programmable Type               | In System Programmable                                      |
| Delay Time tpd(1) Max           | 10 ns                                                       |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                               |
| Number of Logic Elements/Blocks | 8                                                           |
| Number of Macrocells            | 128                                                         |
| Number of Gates                 | 2500                                                        |
| Number of I/O                   | 100                                                         |
| Operating Temperature           | 0°C ~ 70°C (TA)                                             |
| Mounting Type                   | Surface Mount                                               |
| Package / Case                  | 160-BQFP                                                    |
| Supplier Device Package         | 160-PQFP (28x28)                                            |
| Purchase URL                    | https://www.e-xfl.com/product-detail/intel/epm7128sqc160-10 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, and VeriBest
- Programming support
  - Altera's Master Programming Unit (MPU) and programming hardware from third-party manufacturers program all MAX 7000 devices
  - The BitBlaster<sup>TM</sup> serial download cable, ByteBlasterMV<sup>TM</sup> parallel port download cable, and MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) download cable program MAX 7000S devices

# General Description

The MAX 7000 family of high-density, high-performance PLDs is based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000 family provides 600 to 5,000 usable gates, ISP, pin-to-pin delays as fast as 5 ns, and counter speeds of up to 175.4 MHz. MAX 7000S devices in the -5, -6, -7, and -10 speed grades as well as MAX 7000 and MAX 7000E devices in -5, -6, -7, -10P, and -12P speed grades comply with the PCI Special Interest Group (PCI SIG) *PCI Local Bus Specification, Revision 2.2.* See Table 3 for available speed grades.

| Device   | Speed Grade |          |          |          |          |          |          |          |          |          |  |
|----------|-------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|--|
|          | -5          | -6       | -7       | -10P     | -10      | -12P     | -12      | -15      | -15T     | -20      |  |
| EPM7032  |             | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          |  |
| EPM7032S | <b>✓</b>    | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |          |          |          |          |          |  |
| EPM7064  |             | <b>✓</b> | <b>✓</b> |          | ~        |          | <b>✓</b> | <b>✓</b> |          |          |  |
| EPM7064S | <b>✓</b>    | <b>✓</b> | <b>✓</b> |          | ~        |          |          |          |          |          |  |
| EPM7096  |             |          | <b>✓</b> |          | ~        |          | <b>✓</b> | <b>✓</b> |          |          |  |
| EPM7128E |             |          | <b>✓</b> | <b>✓</b> | ~        |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7128S |             | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |
| EPM7160E |             |          |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7160S |             | <b>✓</b> | <b>✓</b> |          | ~        |          |          | <b>✓</b> |          |          |  |
| EPM7192E |             |          |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7192S |             |          | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |
| EPM7256E |             |          |          |          |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |          | <b>✓</b> |  |
| EPM7256S |             |          | <b>✓</b> |          | <b>✓</b> |          |          | <b>✓</b> |          |          |  |



Figure 4 shows a MAX 7000E and MAX 7000S device macrocell.

Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register clear, preset, clock, and clock enable control functions. Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the Altera development software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 6. Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



Figure 8. I/O Control Block of MAX 7000 Devices

# EPM7032, EPM7064 & EPM7096 Devices



### MAX 7000E & MAX 7000S Devices



#### Note:

(1) The open-drain output option is available only in MAX 7000S devices.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- Enter ISP. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase*. Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- Program. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- Verify. Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. Exit ISP. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

## Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$

where:  $t_{PROG}$  = Programming time  $t_{PPULSE}$  = Sum of the fixed times to erase, program, and

verify the EEPROM cells

 $Cycle_{PTCK}$  = Number of TCK cycles to program a device

= TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$

where:  $t_{VER}$  = Verify time

 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells

 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |                               |  |  |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |  |  |
| EPM7032S                                          | 1 (1)                         |  |  |  |  |  |  |  |
| EPM7064S                                          | 1 (1)                         |  |  |  |  |  |  |  |
| EPM7128S                                          | 288                           |  |  |  |  |  |  |  |
| EPM7160S                                          | 312                           |  |  |  |  |  |  |  |
| EPM7192S                                          | 360                           |  |  |  |  |  |  |  |
| EPM7256S                                          | 480                           |  |  |  |  |  |  |  |

#### Note:

(1) This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE Note (1) |                     |                       |                                      |                  |  |  |  |  |  |  |  |  |  |
|--------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|--|--|--|--|--|--|
| Device                                           |                     | IDCODE (32 B          | Bits)                                |                  |  |  |  |  |  |  |  |  |  |
|                                                  | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |  |  |  |  |  |  |
| EPM7032S                                         | 0000                | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM7064S                                         | 0000                | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM7128S                                         | 0000                | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM7160S                                         | 0000                | 0111 0001 0110 0000   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM7192S                                         | 0000                | 0111 0001 1001 0010   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |
| EPM7256S                                         | 0000                | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |  |  |  |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

# **Design Security**

All MAX 7000 devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a proprietary design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

Each MAX 7000 device is functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 10. Test patterns can be used and then erased during early stages of the production flow.

#### Figure 10. MAX 7000 AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground. significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V devices and outputs. Numbers without brackets are for 3.3-V devices and outputs.



# QFP Carrier & Development Socket

MAX 7000 and MAX 7000E devices in QFP packages with 100 or more pins are shipped in special plastic carriers to protect the QFP leads. The carrier is used with a prototype development socket and special programming hardware available from Altera. This carrier technology makes it possible to program, test, erase, and reprogram a device without exposing the leads to mechanical stress.



For detailed information and carrier dimensions, refer to the *QFP Carrier & Development Socket Data Sheet*.



MAX 7000S devices are not shipped in carriers.

| Symbol          | Parameter                                  | Conditions                                                   | Min                     | Max                      | Unit |  |
|-----------------|--------------------------------------------|--------------------------------------------------------------|-------------------------|--------------------------|------|--|
| V <sub>IH</sub> | High-level input voltage                   |                                                              | 2.0                     | V <sub>CCINT</sub> + 0.5 | V    |  |
| V <sub>IL</sub> | Low-level input voltage                    |                                                              | -0.5 (8)                | 0.8                      | V    |  |
| V <sub>OH</sub> | 5.0-V high-level TTL output voltage        | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 4.75 V (10)  | 2.4                     |                          | V    |  |
|                 | 3.3-V high-level TTL output voltage        | I <sub>OH</sub> = -4 mA DC, V <sub>CCIO</sub> = 3.00 V (10)  | 2.4                     |                          | V    |  |
| =               | 3.3-V high-level CMOS output voltage       | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V} (10)$ | V <sub>CCIO</sub> - 0.2 |                          | V    |  |
|                 | 5.0-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 4.75 V (11)  |                         | 0.45                     | V    |  |
|                 | 3.3-V low-level TTL output voltage         | I <sub>OL</sub> = 12 mA DC, V <sub>CCIO</sub> = 3.00 V (11)  |                         | 0.45                     | V    |  |
|                 | 3.3-V low-level CMOS output voltage        | $I_{OL} = 0.1 \text{ mA DC}, V_{CCIO} = 3.0 \text{ V}(11)$   |                         | 0.2                      | V    |  |
| lı              | Leakage current of dedicated input pins    | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11)$                 | -10                     | 10                       | μА   |  |
| l <sub>OZ</sub> | I/O pin tri-state output off-state current | $V_I = -0.5 \text{ to } 5.5 \text{ V } (11), (12)$           | -40                     | 40                       | μА   |  |

| Table 1          | Table 16. MAX 7000 5.0-V Device Capacitance: EPM7032, EPM7064 & EPM7096 Devices Note (13) |                                     |     |     |      |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------|--|--|--|--|--|
| Symbol           | Parameter                                                                                 | Conditions                          | Min | Max | Unit |  |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                                                                     | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |     | 12  | pF   |  |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                                                                       | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |     | 12  | pF   |  |  |  |  |  |

| Table 1          | 7. MAX 7000 5.0-V Device Capa | acitance: MAX 7000E Devices Note    | (13) |     |      |
|------------------|-------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                     | Conditions                          | Min  | Max | Unit |
| C <sub>IN</sub>  | Input pin capacitance         | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 15  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance           | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 15  | pF   |

| Table 1          | 8. MAX 7000 5.0-V Device Capa   | acitance: MAX 7000S Devices Note    | (13) |     |      |
|------------------|---------------------------------|-------------------------------------|------|-----|------|
| Symbol           | Parameter                       | Conditions                          | Min  | Max | Unit |
| C <sub>IN</sub>  | Dedicated input pin capacitance | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |      | 10  | pF   |
| C <sub>I/O</sub> | I/O pin capacitance             | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |      | 10  | pF   |

# Figure 13. Switching Waveforms



30 Altera Corporation

Register Output to Pin

| Table 2           | 21. MAX 7000 & MAX 7000E Ext             | ernal Timing Param | eters Note | (1)       |        |      |      |
|-------------------|------------------------------------------|--------------------|------------|-----------|--------|------|------|
| Symbol            | Parameter                                | Conditions         |            | Speed (   | Grade  |      | Unit |
|                   |                                          |                    | MAX 700    | 0E (-10P) | MAX 70 |      |      |
|                   |                                          |                    | Min        | Max       | Min    | Max  |      |
| t <sub>PD1</sub>  | Input to non-registered output           | C1 = 35 pF         |            | 10.0      |        | 10.0 | ns   |
| t <sub>PD2</sub>  | I/O input to non-registered output       | C1 = 35 pF         |            | 10.0      |        | 10.0 | ns   |
| t <sub>SU</sub>   | Global clock setup time                  |                    | 7.0        |           | 8.0    |      | ns   |
| t <sub>H</sub>    | Global clock hold time                   |                    | 0.0        |           | 0.0    |      | ns   |
| t <sub>FSU</sub>  | Global clock setup time of fast input    | (2)                | 3.0        |           | 3.0    |      | ns   |
| t <sub>FH</sub>   | Global clock hold time of fast input     | (2)                | 0.5        |           | 0.5    |      | ns   |
| t <sub>CO1</sub>  | Global clock to output delay             | C1 = 35 pF         |            | 5.0       |        | 5    | ns   |
| t <sub>CH</sub>   | Global clock high time                   |                    | 4.0        |           | 4.0    |      | ns   |
| t <sub>CL</sub>   | Global clock low time                    |                    | 4.0        |           | 4.0    |      | ns   |
| t <sub>ASU</sub>  | Array clock setup time                   |                    | 2.0        |           | 3.0    |      | ns   |
| t <sub>AH</sub>   | Array clock hold time                    |                    | 3.0        |           | 3.0    |      | ns   |
| t <sub>ACO1</sub> | Array clock to output delay              | C1 = 35 pF         |            | 10.0      |        | 10.0 | ns   |
| t <sub>ACH</sub>  | Array clock high time                    |                    | 4.0        |           | 4.0    |      | ns   |
| t <sub>ACL</sub>  | Array clock low time                     |                    | 4.0        |           | 4.0    |      | ns   |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset | (3)                | 4.0        |           | 4.0    |      | ns   |
| t <sub>ODH</sub>  | Output data hold time after clock        | C1 = 35 pF (4)     | 1.0        |           | 1.0    |      | ns   |
| t <sub>CNT</sub>  | Minimum global clock period              |                    |            | 10.0      |        | 10.0 | ns   |
| f <sub>CNT</sub>  | Maximum internal global clock frequency  | (5)                | 100.0      |           | 100.0  |      | MHz  |
| t <sub>ACNT</sub> | Minimum array clock period               |                    |            | 10.0      |        | 10.0 | ns   |
| f <sub>ACNT</sub> | Maximum internal array clock frequency   | (5)                | 100.0      |           | 100.0  |      | MHz  |
| f <sub>MAX</sub>  | Maximum clock frequency                  | (6)                | 125.0      |           | 125.0  |      | MHz  |

| Table 2          | 8. EPM7032S Internal Tim | ing Parameter | rs / | lote (1) |     |       |       |      |     |      |      |
|------------------|--------------------------|---------------|------|----------|-----|-------|-------|------|-----|------|------|
| Symbol           | Parameter                | Conditions    |      |          |     | Speed | Grade |      |     |      | Unit |
|                  |                          |               | -    | -5 -6    |     | -     | -7    |      | -10 |      |      |
|                  |                          |               | Min  | Max      | Min | Max   | Min   | Max  | Min | Max  |      |
| t <sub>PIA</sub> | PIA delay                | (7)           |      | 1.1      |     | 1.1   |       | 1.4  |     | 1.0  | ns   |
| $t_{LPA}$        | Low-power adder          | (8)           |      | 12.0     |     | 10.0  |       | 10.0 |     | 11.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 29 and 30 show the EPM7064S AC operating conditions.

| Table 2          | 9. EPM7064S External Timi             | ing Parameters | (Part       | 1 of 2) | No  | nte (1) |     |     |     |      |    |
|------------------|---------------------------------------|----------------|-------------|---------|-----|---------|-----|-----|-----|------|----|
| Symbol           | Parameter                             | Conditions     | Speed Grade |         |     |         |     |     |     |      |    |
|                  |                                       |                | -5          |         | -6  |         | -7  |     | -10 |      |    |
|                  |                                       |                | Min         | Max     | Min | Max     | Min | Max | Min | Max  |    |
| t <sub>PD1</sub> | Input to non-registered output        | C1 = 35 pF     |             | 5.0     |     | 6.0     |     | 7.5 |     | 10.0 | ns |
| t <sub>PD2</sub> | I/O input to non-registered output    | C1 = 35 pF     |             | 5.0     |     | 6.0     |     | 7.5 |     | 10.0 | ns |
| t <sub>SU</sub>  | Global clock setup time               |                | 2.9         |         | 3.6 |         | 6.0 |     | 7.0 |      | ns |
| t <sub>H</sub>   | Global clock hold time                |                | 0.0         |         | 0.0 |         | 0.0 |     | 0.0 |      | ns |
| t <sub>FSU</sub> | Global clock setup time of fast input |                | 2.5         |         | 2.5 |         | 3.0 |     | 3.0 |      | ns |
| t <sub>FH</sub>  | Global clock hold time of fast input  |                | 0.0         |         | 0.0 |         | 0.5 |     | 0.5 |      | ns |
| t <sub>CO1</sub> | Global clock to output delay          | C1 = 35 pF     |             | 3.2     |     | 4.0     |     | 4.5 |     | 5.0  | ns |
| t <sub>CH</sub>  | Global clock high time                |                | 2.0         |         | 2.5 |         | 3.0 |     | 4.0 |      | ns |
| t <sub>CL</sub>  | Global clock low time                 |                | 2.0         |         | 2.5 |         | 3.0 |     | 4.0 |      | ns |
| t <sub>ASU</sub> | Array clock setup time                |                | 0.7         |         | 0.9 |         | 3.0 |     | 2.0 |      | ns |
| t <sub>AH</sub>  | Array clock hold time                 |                | 1.8         |         | 2.1 |         | 2.0 |     | 3.0 |      | ns |

| Symbol            | Parameter                         | Conditions     |     |      |     | Speed | Grade |      |     |      | Unit |
|-------------------|-----------------------------------|----------------|-----|------|-----|-------|-------|------|-----|------|------|
|                   |                                   |                | -   | 6    | -7  |       | -10   |      | -15 |      |      |
|                   |                                   |                | Min | Max  | Min | Max   | Min   | Max  | Min | Max  | -    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |     | 0.2  |     | 0.5   |       | 0.5  |     | 2.0  | ns   |
| t <sub>FIN</sub>  | Fast input delay                  |                |     | 2.6  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| t <sub>SEXP</sub> | Shared expander delay             |                |     | 3.7  |     | 4.0   |       | 5.0  |     | 8.0  | ns   |
| t <sub>PEXP</sub> | Parallel expander delay           |                |     | 1.1  |     | 0.8   |       | 0.8  |     | 1.0  | ns   |
| $t_{LAD}$         | Logic array delay                 |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{LAC}$         | Logic control array delay         |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>IOE</sub>  | Internal output enable delay      |                |     | 0.7  |     | 2.0   |       | 2.0  |     | 3.0  | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 0.4  |     | 2.0   |       | 1.5  |     | 4.0  | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |     | 0.9  |     | 2.5   |       | 2.0  |     | 5.0  | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |     | 5.4  |     | 7.0   |       | 5.5  |     | 8.0  | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |     | 4.5  |     | 4.5   |       | 5.5  |     | 7.0  | ns   |
| $t_{ZX3}$         | Output buffer enable delay        | C1 = 35 pF     |     | 9.0  |     | 9.0   |       | 9.0  |     | 10.0 | ns   |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |     | 4.0  |     | 4.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>SU</sub>   | Register setup time               |                | 1.0 |      | 3.0 |       | 2.0   |      | 4.0 |      | ns   |
| t <sub>H</sub>    | Register hold time                |                | 1.7 |      | 2.0 |       | 5.0   |      | 4.0 |      | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9 |      | 3.0 |       | 3.0   |      | 2.0 |      | ns   |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6 |      | 0.5 |       | 0.5   |      | 1.0 |      | ns   |
| $t_{RD}$          | Register delay                    |                |     | 1.4  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>COMB</sub> | Combinatorial delay               |                |     | 1.0  |     | 1.0   |       | 2.0  |     | 1.0  | ns   |
| t <sub>IC</sub>   | Array clock delay                 |                |     | 3.1  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| t <sub>EN</sub>   | Register enable time              |                |     | 3.0  |     | 3.0   |       | 5.0  |     | 6.0  | ns   |
| $t_{GLOB}$        | Global control delay              |                |     | 2.0  |     | 1.0   |       | 1.0  |     | 1.0  | ns   |
| t <sub>PRE</sub>  | Register preset time              |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| t <sub>CLR</sub>  | Register clear time               |                |     | 2.4  |     | 2.0   |       | 3.0  |     | 4.0  | ns   |
| $t_{PIA}$         | PIA delay                         | (7)            |     | 1.4  |     | 1.0   |       | 1.0  |     | 2.0  | ns   |
| $t_{LPA}$         | Low-power adder                   | (8)            |     | 11.0 |     | 10.0  |       | 11.0 |     | 13.0 | ns   |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 33. EPM7160S External Timing Parameters (Part 1 of 2) Note (1) |                                          |                        |       |     |       |     |       |      |      |      |     |
|----------------------------------------------------------------------|------------------------------------------|------------------------|-------|-----|-------|-----|-------|------|------|------|-----|
| Symbol                                                               | Parameter                                | Conditions Speed Grade |       |     |       |     |       |      |      | Unit |     |
|                                                                      |                                          |                        | -6    |     | -7    |     | -10   |      | -15  |      |     |
|                                                                      |                                          |                        | Min   | Max | Min   | Max | Min   | Max  | Min  | Max  |     |
| t <sub>PD1</sub>                                                     | Input to non-registered output           | C1 = 35 pF             |       | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |
| t <sub>PD2</sub>                                                     | I/O input to non-registered output       | C1 = 35 pF             |       | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |
| t <sub>SU</sub>                                                      | Global clock setup time                  |                        | 3.4   |     | 4.2   |     | 7.0   |      | 11.0 |      | ns  |
| t <sub>H</sub>                                                       | Global clock hold time                   |                        | 0.0   |     | 0.0   |     | 0.0   |      | 0.0  |      | ns  |
| t <sub>FSU</sub>                                                     | Global clock setup time of fast input    |                        | 2.5   |     | 3.0   |     | 3.0   |      | 3.0  |      | ns  |
| t <sub>FH</sub>                                                      | Global clock hold time of fast input     |                        | 0.0   |     | 0.0   |     | 0.5   |      | 0.0  |      | ns  |
| t <sub>CO1</sub>                                                     | Global clock to output delay             | C1 = 35 pF             |       | 3.9 |       | 4.8 |       | 5    |      | 8    | ns  |
| t <sub>CH</sub>                                                      | Global clock high time                   |                        | 3.0   |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |
| t <sub>CL</sub>                                                      | Global clock low time                    |                        | 3.0   |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |
| t <sub>ASU</sub>                                                     | Array clock setup time                   |                        | 0.9   |     | 1.1   |     | 2.0   |      | 4.0  |      | ns  |
| t <sub>AH</sub>                                                      | Array clock hold time                    |                        | 1.7   |     | 2.1   |     | 3.0   |      | 4.0  |      | ns  |
| t <sub>ACO1</sub>                                                    | Array clock to output delay              | C1 = 35 pF             |       | 6.4 |       | 7.9 |       | 10.0 |      | 15.0 | ns  |
| t <sub>ACH</sub>                                                     | Array clock high time                    |                        | 3.0   |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>ACL</sub>                                                     | Array clock low time                     |                        | 3.0   |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>CPPW</sub>                                                    | Minimum pulse width for clear and preset | (2)                    | 2.5   |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>ODH</sub>                                                     | Output data hold time after clock        | C1 = 35 pF (3)         | 1.0   |     | 1.0   |     | 1.0   |      | 1.0  |      | ns  |
| t <sub>CNT</sub>                                                     | Minimum global clock period              |                        |       | 6.7 |       | 8.2 |       | 10.0 |      | 13.0 | ns  |
| f <sub>CNT</sub>                                                     | Maximum internal global clock frequency  | (4)                    | 149.3 |     | 122.0 |     | 100.0 |      | 76.9 |      | MHz |

| Table 36. EPM7192S Internal Timing Parameters (Part 2 of 2) Note (1) |                                   |            |     |             |     |      |     |      |    |  |
|----------------------------------------------------------------------|-----------------------------------|------------|-----|-------------|-----|------|-----|------|----|--|
| Symbol                                                               | Parameter                         | Conditions |     | Speed Grade |     |      |     |      |    |  |
|                                                                      |                                   |            | -7  |             | -10 |      | -15 |      |    |  |
|                                                                      |                                   |            | Min | Max         | Min | Max  | Min | Max  |    |  |
| t <sub>H</sub>                                                       | Register hold time                |            | 1.7 |             | 3.0 |      | 4.0 |      | ns |  |
| t <sub>FSU</sub>                                                     | Register setup time of fast input |            | 2.3 |             | 3.0 |      | 2.0 |      | ns |  |
| t <sub>FH</sub>                                                      | Register hold time of fast input  |            | 0.7 |             | 0.5 |      | 1.0 |      | ns |  |
| t <sub>RD</sub>                                                      | Register delay                    |            |     | 1.4         |     | 2.0  |     | 1.0  | ns |  |
| t <sub>COMB</sub>                                                    | Combinatorial delay               |            |     | 1.2         |     | 2.0  |     | 1.0  | ns |  |
| $t_{IC}$                                                             | Array clock delay                 |            |     | 3.2         |     | 5.0  |     | 6.0  | ns |  |
| t <sub>EN</sub>                                                      | Register enable time              |            |     | 3.1         |     | 5.0  |     | 6.0  | ns |  |
| $t_{GLOB}$                                                           | Global control delay              |            |     | 2.5         |     | 1.0  |     | 1.0  | ns |  |
| t <sub>PRE</sub>                                                     | Register preset time              |            |     | 2.7         |     | 3.0  |     | 4.0  | ns |  |
| t <sub>CLR</sub>                                                     | Register clear time               |            |     | 2.7         |     | 3.0  |     | 4.0  | ns |  |
| t <sub>PIA</sub>                                                     | PIA delay                         | (7)        |     | 2.4         |     | 1.0  |     | 2.0  | ns |  |
| $t_{LPA}$                                                            | Low-power adder                   | (8)        |     | 10.0        |     | 11.0 |     | 13.0 | ns |  |

#### Notes to tables:

- These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $\mathbf{t_{ACL}}$ , and  $\mathbf{t_{CPPW}}$  parameters for macrocells running in the low-power mode.

| Symbol            | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      |    |
|-------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|----|
|                   |                                   |                | -7          |      | -10 |      | -15 |      |    |
|                   |                                   |                | Min         | Max  | Min | Max  | Min | Max  |    |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |             | 0.3  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |             | 0.3  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>  | Fast input delay                  |                |             | 3.4  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub> | Shared expander delay             |                |             | 3.9  |     | 5.0  |     | 8.0  | ns |
| $t_{PEXP}$        | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 1.0  | ns |
| $t_{LAD}$         | Logic array delay                 |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>  | Logic control array delay         |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>  | Internal output enable delay      |                |             | 0.8  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 0.5  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |             | 1.0  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |             | 5.5  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 10.0 | ns |
| $t_{XZ}$          | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>   | Register setup time               |                | 1.1         |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>    | Register hold time                |                | 1.6         |      | 3.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 2.4         |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 1.0 |      | ns |
| $t_{RD}$          | Register delay                    |                |             | 1.1  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub> | Combinatorial delay               |                |             | 1.1  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>   | Array clock delay                 |                |             | 2.9  |     | 5.0  |     | 6.0  | ns |
| $t_{EN}$          | Register enable time              |                |             | 2.6  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub> | Global control delay              |                |             | 2.8  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>  | Register preset time              |                |             | 2.7  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>  | Register clear time               |                |             | 2.7  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>  | PIA delay                         | (7)            |             | 3.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>  | Low-power adder                   | (8)            |             | 10.0 | İ   | 11.0 |     | 13.0 | ns |

Figure 14. I<sub>CC</sub> vs. Frequency for MAX 7000 Devices (Part 2 of 2)





Figure 17. 68-Pin Package Pin-Out Diagram

Package outlines not drawn to scale.



#### Notes:

- The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (2) JTAG ports are available in MAX 7000S devices only.

## Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



#### Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.

# Revision History

The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7:

## Version 6.7

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.7:

Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

# Version 6.6

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.6:

- Added Tables 6 through 8.
- Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18.

# Version 6.5

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.5:

Updated text on page 16.

### Version 6.4

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.4:

Added Note (5) on page 28.

### Version 6.3

The following changes were made in the MAX 7000 Programmable Logic Device Family Data Sheet version 6.3:

■ Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.