



Welcome to E-XFL.COM

## Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

## Applications of Embedded - CPLDs

## Details

| Product Status                  | Active                                                        |
|---------------------------------|---------------------------------------------------------------|
| Programmable Type               | EE PLD                                                        |
| Delay Time tpd(1) Max           | 6 ns                                                          |
| Voltage Supply - Internal       | 4.75V ~ 5.25V                                                 |
| Number of Logic Elements/Blocks | 8                                                             |
| Number of Macrocells            | 128                                                           |
| Number of Gates                 | 2500                                                          |
| Number of I/O                   | 100                                                           |
| Operating Temperature           | 0°C ~ 70°C (TA)                                               |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 160-BQFP                                                      |
| Supplier Device Package         | 160-PQFP (28x28)                                              |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=epm7128sqc160-6n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The MAX 7000 architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. The MAX 7000 architecture easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000 devices are available in a wide range of packages, including PLCC, PGA, PQFP, RQFP, and TQFP packages. See Table 5.

| Table 5. M. | Table 5. MAX 7000 Maximum User I/O PinsNote (1) |                    |                    |                    |                    |                     |                     |                     |                    |                    |                     |                     |  |
|-------------|-------------------------------------------------|--------------------|--------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|---------------------|---------------------|--|
| Device      | 44-<br>Pin<br>PLCC                              | 44-<br>Pin<br>PQFP | 44-<br>Pin<br>TQFP | 68-<br>Pin<br>PLCC | 84-<br>Pin<br>PLCC | 100-<br>Pin<br>PQFP | 100-<br>Pin<br>TQFP | 160-<br>Pin<br>PQFP | 160-<br>Pin<br>PGA | 192-<br>Pin<br>PGA | 208-<br>Pin<br>PQFP | 208-<br>Pin<br>RQFP |  |
| EPM7032     | 36                                              | 36                 | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |  |
| EPM7032S    | 36                                              |                    | 36                 |                    |                    |                     |                     |                     |                    |                    |                     |                     |  |
| EPM7064     | 36                                              |                    | 36                 | 52                 | 68                 | 68                  |                     |                     |                    |                    |                     |                     |  |
| EPM7064S    | 36                                              |                    | 36                 |                    | 68                 |                     | 68                  |                     |                    |                    |                     |                     |  |
| EPM7096     |                                                 |                    |                    | 52                 | 64                 | 76                  |                     |                     |                    |                    |                     |                     |  |
| EPM7128E    |                                                 |                    |                    |                    | 68                 | 84                  |                     | 100                 |                    |                    |                     |                     |  |
| EPM7128S    |                                                 |                    |                    |                    | 68                 | 84                  | 84 (2)              | 100                 |                    |                    |                     |                     |  |
| EPM7160E    |                                                 |                    |                    |                    | 64                 | 84                  |                     | 104                 |                    |                    |                     |                     |  |
| EPM7160S    |                                                 |                    |                    |                    | 64                 |                     | 84 (2)              | 104                 |                    |                    |                     |                     |  |
| EPM7192E    |                                                 |                    |                    |                    |                    |                     |                     | 124                 | 124                |                    |                     |                     |  |
| EPM7192S    |                                                 |                    |                    |                    |                    |                     |                     | 124                 |                    |                    |                     |                     |  |
| EPM7256E    |                                                 |                    |                    |                    |                    |                     |                     | 132 (2)             |                    | 164                |                     | 164                 |  |
| EPM7256S    |                                                 |                    |                    |                    |                    |                     |                     |                     |                    |                    | 164 (2)             | 164                 |  |

Notes:

 When the JTAG interface in MAX 7000S devices is used for either boundary-scan testing or for ISP, four I/O pins become JTAG pins.

(2) Perform a complete thermal analysis before committing a design to this device package. For more information, see the *Operating Requirements for Altera Devices Data Sheet*.

MAX 7000 devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000 architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

The MAX 7000 architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of EPM7032, EPM7064, and EPM7096 devices.



Figure 1. EPM7032, EPM7064 & EPM7096 Device Block Diagram

The compiler can allocate up to three sets of up to five parallel expanders automatically to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of 8 macrocells within each LAB (e.g., macrocells 1 through 8 and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lowernumbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of 8, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 6 shows how parallel expanders can be borrowed from a neighboring macrocell.

## Figure 6. Parallel Expanders



Unused product terms in a macrocell can be allocated to a neighboring macrocell.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000 architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# In-System Programmability (ISP)

MAX 7000S devices are in-system programmable via an industry-standard 4-pin Joint Test Action Group (JTAG) interface (IEEE Std. 1149.1-1990). ISP allows quick, efficient iterations during design development and debugging cycles. The MAX 7000S architecture internally generates the high programming voltage required to program EEPROM cells, allowing in-system programming with only a single 5.0 V power supply. During in-system programming, the I/O pins are tri-stated and pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k<sup>3</sup>4.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a printed circuit board with standard in-circuit test equipment before they are programmed. MAX 7000S devices can be programmed by downloading the information via in-circuit testers (ICT), embedded processors, or the Altera MasterBlaster, ByteBlasterMV, ByteBlaster, BitBlaster download cables. (The ByteBlaster cable is obsolete and is replaced by the ByteBlasterMV cable, which can program and configure 2.5-V, 3.3-V, and 5.0-V devices.) Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling and allows devices to be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. Because some in-circuit testers cannot support an adaptive algorithm, Altera offers devices tested with a constant algorithm. Devices tested to the constant algorithm have an "F" suffix in the ordering code.

The Jam<sup>™</sup> Standard Test and Programming Language (STAPL) can be used to program MAX 7000S devices with in-circuit testers, PCs, or embedded processor.



For more information on using the Jam language, refer to AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

The ISP circuitry in MAX 7000S devices is compatible with IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# **Programming Sequence**

During in-system programming, instructions, addresses, and data are shifted into the MAX 7000S device through the TDI input pin. Data is shifted out through the TDO output pin and compared against the expected data.

Programming a pattern into the device requires the following six ISP stages. A stand-alone verification of a programmed pattern involves only stages 1, 2, 5, and 6.

- 1. *Enter ISP*. The enter ISP stage ensures that the I/O pins transition smoothly from user mode to ISP mode. The enter ISP stage requires 1 ms.
- 2. *Check ID*. Before any program or verify process, the silicon ID is checked. The time required to read this silicon ID is relatively small compared to the overall programming time.
- 3. *Bulk Erase.* Erasing the device in-system involves shifting in the instructions to erase the device and applying one erase pulse of 100 ms.
- 4. *Program*. Programming the device in-system involves shifting in the address and data and then applying the programming pulse to program the EEPROM cells. This process is repeated for each EEPROM address.
- 5. *Verify.* Verifying an Altera device in-system involves shifting in addresses, applying the read pulse to verify the EEPROM cells, and shifting out the data for comparison. This process is repeated for each EEPROM address.
- 6. *Exit ISP*. An exit ISP stage ensures that the I/O pins transition smoothly from ISP mode to user mode. The exit ISP stage requires 1 ms.

# **Programming Times**

The time required to implement each of the six programming stages can be broken into the following two elements:

- A pulse time to erase, program, or read the EEPROM cells.
- A shifting time based on the test clock (TCK) frequency and the number of TCK cycles to shift instructions, address, and data into the device.

By combining the pulse and shift times for each of the programming stages, the program or verify time can be derived as a function of the TCK frequency, the number of devices, and specific target device(s). Because different ISP-capable devices have a different number of EEPROM cells, both the total fixed and total variable times are unique for a single device.

# Programming a Single MAX 7000S Device

The time required to program a single MAX 7000S device in-system can be calculated from the following formula:

$$t_{PROG} = t_{PPULSE} + \frac{Cycle_{PTCK}}{f_{TCK}}$$
where:  $t_{PROG}$  = Programming time  
 $t_{PPULSE}$  = Sum of the fixed times to erase, program, and  
verify the EEPROM cells  
 $Cycle_{PTCK}$  = Number of TCK cycles to program a device  
 $f_{TCK}$  = TCK frequency

The ISP times for a stand-alone verification of a single MAX 7000S device can be calculated from the following formula:

$$t_{VER} = t_{VPULSE} + \frac{Cycle_{VTCK}}{f_{TCK}}$$
where:  $t_{VER}$  = Verify time  
 $t_{VPULSE}$  = Sum of the fixed times to verify the EEPROM cells  
 $Cycle_{VTCK}$  = Number of TCK cycles to verify a device

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000 devices support JTAG BST circuitry as specified by IEEE Std. 1149.1-1990. Table 9 describes the JTAG instructions supported by the MAX 7000 family. The pin-out tables (see the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information) show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 9. MAX 7000 J | ITAG Instructions                                                    | 3                                                                                                                                                                                                                                                                                                                      |
|---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction    | Devices                                                              | Description                                                                                                                                                                                                                                                                                                            |
| SAMPLE/PRELOAD      | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                                                             |
| EXTEST              | EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S                         | Allows the external circuitry and board-level interconnections to be<br>tested by forcing a test pattern at the output pins and capturing test<br>results at the input pins.                                                                                                                                           |
| BYPASS              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through a selected device to adjacent devices during normal device operation.                                                                                                                           |
| IDCODE              | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                                                                  |
| ISP Instructions    | EPM7032S<br>EPM7064S<br>EPM7128S<br>EPM7160S<br>EPM7192S<br>EPM7256S | These instructions are used when programming MAX 7000S devices via the JTAG ports with the MasterBlaster, ByteBlasterMV, BitBlaster download cable, or using a Jam File ( <b>.jam</b> ), Jam Byte-Code file ( <b>.jbc</b> ), or Serial Vector Format file ( <b>.svf</b> ) via an embedded processor or test equipment. |

The instruction register length of MAX 7000S devices is 10 bits. Tables 10 and 11 show the boundary-scan register length and device IDCODE information for MAX 7000S devices.

| Table 10. MAX 7000S Boundary-Scan Register Length |                               |  |  |  |  |  |  |  |  |
|---------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |  |  |  |  |  |  |
| EPM7032S                                          | 1 (1)                         |  |  |  |  |  |  |  |  |
| EPM7064S                                          | 1 (1)                         |  |  |  |  |  |  |  |  |
| EPM7128S                                          | 288                           |  |  |  |  |  |  |  |  |
| EPM7160S                                          | 312                           |  |  |  |  |  |  |  |  |
| EPM7192S                                          | 360                           |  |  |  |  |  |  |  |  |
| EPM7256S                                          | 480                           |  |  |  |  |  |  |  |  |

Note:

 This device does not support JTAG boundary-scan testing. Selecting either the EXTEST or SAMPLE/PRELOAD instruction will select the one-bit bypass register.

| Table 11. 32-Bit MAX 7000 Device IDCODE       Note (1) |                     |                                                                               |             |   |  |  |  |  |  |  |  |  |
|--------------------------------------------------------|---------------------|-------------------------------------------------------------------------------|-------------|---|--|--|--|--|--|--|--|--|
| Device                                                 |                     | IDCODE (32 B                                                                  | lits)       |   |  |  |  |  |  |  |  |  |
|                                                        | Version<br>(4 Bits) | Version Part Number (16 Bits) Manufacturer's 1<br>(4 Bits) Identity (11 Bits) |             |   |  |  |  |  |  |  |  |  |
| EPM7032S                                               | 0000                | 0111 0000 0011 0010                                                           | 00001101110 | 1 |  |  |  |  |  |  |  |  |
| EPM7064S                                               | 0000                | 0111 0000 0110 0100                                                           | 00001101110 | 1 |  |  |  |  |  |  |  |  |
| EPM7128S                                               | 0000                | 0111 0001 0010 1000                                                           | 00001101110 | 1 |  |  |  |  |  |  |  |  |
| EPM7160S                                               | 0000                | 0111 0001 0110 0000                                                           | 00001101110 | 1 |  |  |  |  |  |  |  |  |
| EPM7192S                                               | 0000                | 0111 0001 1001 0010                                                           | 00001101110 | 1 |  |  |  |  |  |  |  |  |
| EPM7256S                                               | 0000                | 0111 0010 0101 0110                                                           | 00001101110 | 1 |  |  |  |  |  |  |  |  |

Notes:

(1) The most significant bit (MSB) is on the left.

(2) The least significant bit (LSB) for all JTAG IDCODEs is 1.

#### MAX 7000 Programmable Logic Device Family Data Sheet

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage on I/O pins is -0.5 V and on 4 dedicated input pins is -0.3 V. During transitions, the inputs may undershoot to -2.0 V or overshoot to 7.0 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) Numbers in parentheses are for industrial-temperature-range devices.
- (4) V<sub>CC</sub> must rise monotonically.
- (5) The POR time for all 7000S devices does not exceed 300 μs. The sufficient V<sub>CCINT</sub> voltage level for POR is 4.5 V. The device is fully initialized within the POR time after V<sub>CCINT</sub> reaches the sufficient POR voltage level.
- (6) 3.3-V I/O operation is not available for 44-pin packages.
- (7) The V<sub>CCISP</sub> parameter applies only to MAX 7000S devices.
- (8) During in-system programming, the minimum DC input voltage is -0.3 V.
- (9) These values are specified under the MAX 7000 recommended operating conditions in Table 14 on page 26.
- (10) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (11) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL, PCI, or CMOS output current.
- (12) When the JTAG interface is enabled in MAX 7000S devices, the input leakage current on the JTAG pins is typically -60 μA.
- (13) Capacitance is measured at 25° C and is sample-tested only. The OE1 pin has a maximum capacitance of 20 pF.

Figure 11 shows the typical output drive characteristics of MAX 7000 devices.

### Figure 11. Output Drive Characteristics of 5.0-V MAX 7000 Devices



**Timing Model** 

MAX 7000 device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 12. MAX 7000 devices have fixed internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for a device-wide performance evaluation.

| Symbol            | Parameter                                  | Conditions     | Speed Grade |           |                  |                       |     |  |  |  |
|-------------------|--------------------------------------------|----------------|-------------|-----------|------------------|-----------------------|-----|--|--|--|
|                   |                                            |                | MAX 700     | OE (-10P) | MAX 70<br>Max 70 | 00 (-10)<br>Doe (-10) |     |  |  |  |
|                   |                                            |                | Min         | Max       | Min              | Max                   |     |  |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |             | 10.0      |                  | 10.0                  | ns  |  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered output         | C1 = 35 pF     |             | 10.0      |                  | 10.0                  | ns  |  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                | 7.0         |           | 8.0              |                       | ns  |  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0         |           | 0.0              |                       | ns  |  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 3.0         |           | 3.0              |                       | ns  |  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.5         |           | 0.5              |                       | ns  |  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |             | 5.0       |                  | 5                     | ns  |  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                | 4.0         |           | 4.0              |                       | ns  |  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                | 4.0         |           | 4.0              |                       | ns  |  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 2.0         |           | 3.0              |                       | ns  |  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                | 3.0         |           | 3.0              |                       | ns  |  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |             | 10.0      |                  | 10.0                  | ns  |  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                | 4.0         |           | 4.0              |                       | ns  |  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                | 4.0         |           | 4.0              |                       | ns  |  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 4.0         |           | 4.0              |                       | ns  |  |  |  |
| t <sub>ODH</sub>  | Output data hold time after clock          | C1 = 35 pF (4) | 1.0         |           | 1.0              |                       | ns  |  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                |             | 10.0      |                  | 10.0                  | ns  |  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 100.0       |           | 100.0            |                       | MHz |  |  |  |
| tACNT             | Minimum array clock period                 |                |             | 10.0      |                  | 10.0                  | ns  |  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock<br>frequency  | (5)            | 100.0       |           | 100.0            |                       | MHz |  |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 125.0       |           | 125.0            |                       | MHz |  |  |  |

| Symbol            | Parameter                                                                                 | Conditions     |         | Speed      | Grade            |                        | Unit |
|-------------------|-------------------------------------------------------------------------------------------|----------------|---------|------------|------------------|------------------------|------|
|                   |                                                                                           |                | MAX 700 | IOE (-12P) | MAX 70<br>Max 70 | 100 (-12)<br>Doe (-12) |      |
|                   |                                                                                           |                | Min     | Max        | Min              | Max                    |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                |                |         | 1.0        |                  | 2.0                    | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                            |                |         | 1.0        |                  | 2.0                    | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                          | (2)            |         | 1.0        |                  | 1.0                    | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                                     |                |         | 7.0        |                  | 7.0                    | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                                   |                |         | 1.0        |                  | 1.0                    | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                         |                |         | 7.0        |                  | 5.0                    | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                                 |                |         | 5.0        |                  | 5.0                    | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                              | (2)            |         | 2.0        |                  | 2.0                    | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V          | C1 = 35 pF     |         | 1.0        |                  | 3.0                    | ns   |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF (7) |         | 2.0        |                  | 4.0                    | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>V <sub>CCIO</sub> = 5.0 V or 3.3 V  | C1 = 35 pF (2) |         | 5.0        |                  | 7.0                    | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                  | C1 = 35 pF     |         | 6.0        |                  | 6.0                    | ns   |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |         | 7.0        |                  | 7.0                    | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |         | 10.0       |                  | 10.0                   | ns   |
| t <sub>XZ</sub>   | Output buffer disable delay                                                               | C1 = 5 pF      |         | 6.0        |                  | 6.0                    | ns   |
| t <sub>SU</sub>   | Register setup time                                                                       |                | 1.0     |            | 4.0              |                        | ns   |
| t <sub>H</sub>    | Register hold time                                                                        |                | 6.0     |            | 4.0              |                        | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                         | (2)            | 4.0     |            | 2.0              |                        | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                          | (2)            | 0.0     |            | 2.0              |                        | ns   |
| t <sub>RD</sub>   | Register delay                                                                            |                |         | 2.0        |                  | 1.0                    | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                       |                |         | 2.0        |                  | 1.0                    | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                         |                |         | 5.0        |                  | 5.0                    | ns   |
| t <sub>EN</sub>   | Register enable time                                                                      |                |         | 7.0        |                  | 5.0                    | ns   |
| t <sub>GLOB</sub> | Global control delay                                                                      |                |         | 2.0        |                  | 0.0                    | ns   |
| t <sub>PRE</sub>  | Register preset time                                                                      |                |         | 4.0        |                  | 3.0                    | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                       |                |         | 4.0        |                  | 3.0                    | ns   |
| t <sub>PIA</sub>  | PIA delay                                                                                 |                |         | 1.0        |                  | 1.0                    | ns   |
| t <sub>LPA</sub>  | Low-power adder                                                                           | (8)            |         | 12.0       |                  | 12.0                   | ns   |

| Symbol            | Parameter                                  | Conditions     | Speed Grade |      |      |      |      |      |     |  |  |
|-------------------|--------------------------------------------|----------------|-------------|------|------|------|------|------|-----|--|--|
|                   |                                            |                | -           | 15   | -1   | 5T   | -1   |      |     |  |  |
|                   |                                            |                | Min         | Max  | Min  | Max  | Min  | Max  |     |  |  |
| t <sub>PD1</sub>  | Input to non-registered output             | C1 = 35 pF     |             | 15.0 |      | 15.0 |      | 20.0 | ns  |  |  |
| t <sub>PD2</sub>  | I/O input to non-registered<br>output      | C1 = 35 pF     |             | 15.0 |      | 15.0 |      | 20.0 | ns  |  |  |
| t <sub>SU</sub>   | Global clock setup time                    |                | 11.0        |      | 11.0 |      | 12.0 |      | ns  |  |  |
| t <sub>H</sub>    | Global clock hold time                     |                | 0.0         |      | 0.0  |      | 0.0  |      | ns  |  |  |
| t <sub>FSU</sub>  | Global clock setup time of fast input      | (2)            | 3.0         |      | -    |      | 5.0  |      | ns  |  |  |
| t <sub>FH</sub>   | Global clock hold time of fast input       | (2)            | 0.0         |      | -    |      | 0.0  |      | ns  |  |  |
| t <sub>CO1</sub>  | Global clock to output delay               | C1 = 35 pF     |             | 8.0  |      | 8.0  |      | 12.0 | ns  |  |  |
| t <sub>CH</sub>   | Global clock high time                     |                | 5.0         |      | 6.0  |      | 6.0  |      | ns  |  |  |
| t <sub>CL</sub>   | Global clock low time                      |                | 5.0         |      | 6.0  |      | 6.0  |      | ns  |  |  |
| t <sub>ASU</sub>  | Array clock setup time                     |                | 4.0         |      | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>AH</sub>   | Array clock hold time                      |                | 4.0         |      | 4.0  |      | 5.0  |      | ns  |  |  |
| t <sub>ACO1</sub> | Array clock to output delay                | C1 = 35 pF     |             | 15.0 |      | 15.0 |      | 20.0 | ns  |  |  |
| t <sub>ACH</sub>  | Array clock high time                      |                | 6.0         |      | 6.5  |      | 8.0  |      | ns  |  |  |
| t <sub>ACL</sub>  | Array clock low time                       |                | 6.0         |      | 6.5  |      | 8.0  |      | ns  |  |  |
| t <sub>CPPW</sub> | Minimum pulse width for clear and preset   | (3)            | 6.0         |      | 6.5  |      | 8.0  |      | ns  |  |  |
| t <sub>odh</sub>  | Output data hold time after<br>clock       | C1 = 35 pF (4) | 1.0         |      | 1.0  |      | 1.0  |      | ns  |  |  |
| t <sub>CNT</sub>  | Minimum global clock period                |                |             | 13.0 |      | 13.0 |      | 16.0 | ns  |  |  |
| f <sub>CNT</sub>  | Maximum internal global clock<br>frequency | (5)            | 76.9        |      | 76.9 |      | 62.5 |      | MHz |  |  |
| t <sub>ACNT</sub> | Minimum array clock period                 |                |             | 13.0 |      | 13.0 |      | 16.0 | ns  |  |  |
| f <sub>acnt</sub> | Maximum internal array clock frequency     | (5)            | 76.9        |      | 76.9 |      | 62.5 |      | MHz |  |  |
| f <sub>MAX</sub>  | Maximum clock frequency                    | (6)            | 100         |      | 83.3 |      | 83.3 |      | MHz |  |  |

| Symbol            | Parameter                                                                                  | Conditions     | Speed Grade |      |     |      |     |      |    |  |  |
|-------------------|--------------------------------------------------------------------------------------------|----------------|-------------|------|-----|------|-----|------|----|--|--|
|                   |                                                                                            |                | -           | 15   | -1  | 5T   | -1  | 20   |    |  |  |
|                   |                                                                                            |                | Min         | Max  | Min | Max  | Min | Max  |    |  |  |
| t <sub>IN</sub>   | Input pad and buffer delay                                                                 |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                             |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |  |
| t <sub>FIN</sub>  | Fast input delay                                                                           | (2)            |             | 2.0  |     | -    |     | 4.0  | ns |  |  |
| t <sub>SEXP</sub> | Shared expander delay                                                                      |                |             | 8.0  |     | 10.0 |     | 9.0  | ns |  |  |
| t <sub>PEXP</sub> | Parallel expander delay                                                                    |                |             | 1.0  |     | 1.0  |     | 2.0  | ns |  |  |
| t <sub>LAD</sub>  | Logic array delay                                                                          |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |  |
| t <sub>LAC</sub>  | Logic control array delay                                                                  |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |  |
| t <sub>IOE</sub>  | Internal output enable delay                                                               | (2)            |             | 3.0  |     | -    |     | 4.0  | ns |  |  |
| t <sub>OD1</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>V <sub>CCIO</sub> = 5.0 V           | C1 = 35 pF     |             | 4.0  |     | 4.0  |     | 5.0  | ns |  |  |
| t <sub>OD2</sub>  | Output buffer and pad delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                  | C1 = 35 pF (7) |             | 5.0  |     | -    |     | 6.0  | ns |  |  |
| t <sub>OD3</sub>  | Output buffer and pad delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$ | C1 = 35 pF (2) |             | 8.0  |     | -    |     | 9.0  | ns |  |  |
| t <sub>ZX1</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 5.0 V$                   | C1 = 35 pF     |             | 6.0  |     | 6.0  |     | 10.0 | ns |  |  |
| t <sub>ZX2</sub>  | Output buffer enable delay<br>Slow slew rate = off<br>$V_{CCIO} = 3.3 V$                   | C1 = 35 pF (7) |             | 7.0  |     | -    |     | 11.0 | ns |  |  |
| t <sub>ZX3</sub>  | Output buffer enable delay<br>Slow slew rate = on<br>$V_{CCIO} = 5.0 V \text{ or } 3.3 V$  | C1 = 35 pF (2) |             | 10.0 |     | -    |     | 14.0 | ns |  |  |
| t <sub>XZ</sub>   | Output buffer disable delay                                                                | C1 = 5 pF      |             | 6.0  |     | 6.0  |     | 10.0 | ns |  |  |
| t <sub>SU</sub>   | Register setup time                                                                        |                | 4.0         |      | 4.0 |      | 4.0 |      | ns |  |  |
| t <sub>H</sub>    | Register hold time                                                                         |                | 4.0         |      | 4.0 |      | 5.0 |      | ns |  |  |
| t <sub>FSU</sub>  | Register setup time of fast input                                                          | (2)            | 2.0         |      | -   |      | 4.0 |      | ns |  |  |
| t <sub>FH</sub>   | Register hold time of fast input                                                           | (2)            | 2.0         |      | -   |      | 3.0 |      | ns |  |  |
| t <sub>RD</sub>   | Register delay                                                                             |                |             | 1.0  |     | 1.0  |     | 1.0  | ns |  |  |
| t <sub>COMB</sub> | Combinatorial delay                                                                        |                |             | 1.0  |     | 1.0  |     | 1.0  | ns |  |  |
| t <sub>IC</sub>   | Array clock delay                                                                          |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |  |
| t <sub>EN</sub>   | Register enable time                                                                       |                |             | 6.0  |     | 6.0  |     | 8.0  | ns |  |  |
| t <sub>GLOB</sub> | Global control delay                                                                       |                |             | 1.0  |     | 1.0  |     | 3.0  | ns |  |  |
| t <sub>PRE</sub>  | Register preset time                                                                       |                |             | 4.0  |     | 4.0  |     | 4.0  | ns |  |  |
| t <sub>CLR</sub>  | Register clear time                                                                        |                |             | 4.0  |     | 4.0  |     | 4.0  | ns |  |  |
| t <sub>PIA</sub>  | PIA delay                                                                                  |                |             | 2.0  |     | 2.0  |     | 3.0  | ns |  |  |
| t <sub>LPA</sub>  | Low-power adder                                                                            | (8)            |             | 13.0 |     | 15.0 |     | 15.0 | ns |  |  |

| Table 27. EPM7032S External Timing Parameters (Part 2 of 2)       Note (1) |                                        |            |       |              |       |     |       |     |       |     |     |  |
|----------------------------------------------------------------------------|----------------------------------------|------------|-------|--------------|-------|-----|-------|-----|-------|-----|-----|--|
| Symbol                                                                     | Parameter                              | Conditions |       | Speed Grade  |       |     |       |     |       |     |     |  |
|                                                                            |                                        |            | -     | -5 -6 -7 -10 |       |     |       |     |       |     |     |  |
|                                                                            |                                        |            | Min   | Max          | Min   | Max | Min   | Max | Min   | Max |     |  |
| f <sub>ACNT</sub>                                                          | Maximum internal array clock frequency | (4)        | 175.4 |              | 142.9 |     | 116.3 |     | 100.0 |     | MHz |  |
| f <sub>MAX</sub>                                                           | Maximum clock frequency                | (5)        | 250.0 |              | 200.0 |     | 166.7 |     | 125.0 |     | MHz |  |

| Symbol            | Parameter                         | Conditions     | s Speed Grade |     |     |     |     |     |     |     |    |  |
|-------------------|-----------------------------------|----------------|---------------|-----|-----|-----|-----|-----|-----|-----|----|--|
|                   |                                   |                | -5            |     | -6  |     | -7  |     | -10 |     |    |  |
|                   |                                   |                | Min           | Max | Min | Max | Min | Max | Min | Max |    |  |
| t <sub>IN</sub>   | Input pad and buffer delay        |                |               | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |  |
| t <sub>IO</sub>   | I/O input pad and buffer delay    |                |               | 0.2 |     | 0.2 |     | 0.3 |     | 0.5 | ns |  |
| t <sub>FIN</sub>  | Fast input delay                  |                |               | 2.2 |     | 2.1 |     | 2.5 |     | 1.0 | ns |  |
| t <sub>SEXP</sub> | Shared expander delay             |                |               | 3.1 |     | 3.8 |     | 4.6 |     | 5.0 | ns |  |
| t <sub>PEXP</sub> | Parallel expander delay           |                |               | 0.9 |     | 1.1 |     | 1.4 |     | 0.8 | ns |  |
| t <sub>LAD</sub>  | Logic array delay                 |                |               | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |  |
| t <sub>LAC</sub>  | Logic control array delay         |                |               | 2.5 |     | 3.3 |     | 4.0 |     | 5.0 | ns |  |
| t <sub>IOE</sub>  | Internal output enable delay      |                |               | 0.7 |     | 0.8 |     | 1.0 |     | 2.0 | ns |  |
| t <sub>OD1</sub>  | Output buffer and pad delay       | C1 = 35 pF     |               | 0.2 |     | 0.3 |     | 0.4 |     | 1.5 | ns |  |
| t <sub>OD2</sub>  | Output buffer and pad delay       | C1 = 35 pF (6) |               | 0.7 |     | 0.8 |     | 0.9 |     | 2.0 | ns |  |
| t <sub>OD3</sub>  | Output buffer and pad delay       | C1 = 35 pF     |               | 5.2 |     | 5.3 |     | 5.4 |     | 5.5 | ns |  |
| t <sub>ZX1</sub>  | Output buffer enable delay        | C1 = 35 pF     |               | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |  |
| t <sub>ZX2</sub>  | Output buffer enable delay        | C1 = 35 pF (6) |               | 4.5 |     | 4.5 |     | 4.5 |     | 5.5 | ns |  |
| t <sub>ZX3</sub>  | Output buffer enable delay        | C1 = 35 pF     |               | 9.0 |     | 9.0 |     | 9.0 |     | 9.0 | ns |  |
| t <sub>XZ</sub>   | Output buffer disable delay       | C1 = 5 pF      |               | 4.0 |     | 4.0 |     | 4.0 |     | 5.0 | ns |  |
| t <sub>SU</sub>   | Register setup time               |                | 0.8           |     | 1.0 |     | 1.3 |     | 2.0 |     | ns |  |
| t <sub>H</sub>    | Register hold time                |                | 1.7           |     | 2.0 |     | 2.5 |     | 3.0 |     | ns |  |
| t <sub>FSU</sub>  | Register setup time of fast input |                | 1.9           |     | 1.8 |     | 1.7 |     | 3.0 |     | ns |  |
| t <sub>FH</sub>   | Register hold time of fast input  |                | 0.6           |     | 0.7 |     | 0.8 |     | 0.5 |     | ns |  |
| t <sub>RD</sub>   | Register delay                    |                |               | 1.2 |     | 1.6 |     | 1.9 |     | 2.0 | ns |  |
| t <sub>COMB</sub> | Combinatorial delay               |                |               | 0.9 |     | 1.1 |     | 1.4 |     | 2.0 | ns |  |
| t <sub>IC</sub>   | Array clock delay                 |                |               | 2.7 |     | 3.4 |     | 4.2 |     | 5.0 | ns |  |
| t <sub>EN</sub>   | Register enable time              |                |               | 2.6 |     | 3.3 |     | 4.0 |     | 5.0 | ns |  |
| t <sub>GLOB</sub> | Global control delay              |                |               | 1.6 |     | 1.4 |     | 1.7 |     | 1.0 | ns |  |
| t <sub>PRE</sub>  | Register preset time              |                |               | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |  |
| t <sub>CLR</sub>  | Register clear time               |                |               | 2.0 |     | 2.4 |     | 3.0 |     | 3.0 | ns |  |

| Table 28. EPM7032S Internal Timing Parameters     Note (1) |                 |            |     |             |     |      |     |      |     |      |    |  |
|------------------------------------------------------------|-----------------|------------|-----|-------------|-----|------|-----|------|-----|------|----|--|
| Symbol                                                     | Parameter       | Conditions |     | Speed Grade |     |      |     |      |     |      |    |  |
|                                                            |                 |            | -   | -5 -6 -7 -  |     |      |     |      | -1  | 0    |    |  |
|                                                            |                 |            | Min | Max         | Min | Max  | Min | Max  | Min | Max  |    |  |
| t <sub>PIA</sub>                                           | PIA delay       | (7)        |     | 1.1         |     | 1.1  |     | 1.4  |     | 1.0  | ns |  |
| t <sub>LPA</sub>                                           | Low-power adder | (8)        |     | 12.0        |     | 10.0 |     | 10.0 |     | 11.0 | ns |  |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

## Tables 29 and 30 show the EPM7064S AC operating conditions.

| Table 29. EPM7064S External Timing Parameters (Part 1 of 2)       Note (1) |                                       |            |     |     |     |     |     |     |     |      |    |
|----------------------------------------------------------------------------|---------------------------------------|------------|-----|-----|-----|-----|-----|-----|-----|------|----|
| Symbol                                                                     | ool Parameter Conditions Speed Grade  |            |     |     |     |     |     |     |     | Unit |    |
|                                                                            |                                       |            | -   | 5   | -6  |     | -7  |     | -10 |      |    |
|                                                                            |                                       |            | Min | Max | Min | Max | Min | Max | Min | Max  |    |
| t <sub>PD1</sub>                                                           | Input to non-registered output        | C1 = 35 pF |     | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns |
| t <sub>PD2</sub>                                                           | I/O input to non-registered<br>output | C1 = 35 pF |     | 5.0 |     | 6.0 |     | 7.5 |     | 10.0 | ns |
| t <sub>SU</sub>                                                            | Global clock setup time               |            | 2.9 |     | 3.6 |     | 6.0 |     | 7.0 |      | ns |
| t <sub>H</sub>                                                             | Global clock hold time                |            | 0.0 |     | 0.0 |     | 0.0 |     | 0.0 |      | ns |
| t <sub>FSU</sub>                                                           | Global clock setup time of fast input |            | 2.5 |     | 2.5 |     | 3.0 |     | 3.0 |      | ns |
| t <sub>FH</sub>                                                            | Global clock hold time of fast input  |            | 0.0 |     | 0.0 |     | 0.5 |     | 0.5 |      | ns |
| t <sub>CO1</sub>                                                           | Global clock to output delay          | C1 = 35 pF |     | 3.2 |     | 4.0 |     | 4.5 |     | 5.0  | ns |
| t <sub>CH</sub>                                                            | Global clock high time                |            | 2.0 |     | 2.5 |     | 3.0 |     | 4.0 |      | ns |
| t <sub>CL</sub>                                                            | Global clock low time                 |            | 2.0 |     | 2.5 |     | 3.0 |     | 4.0 |      | ns |
| t <sub>ASU</sub>                                                           | Array clock setup time                |            | 0.7 |     | 0.9 |     | 3.0 |     | 2.0 |      | ns |
| t <sub>AH</sub>                                                            | Array clock hold time                 |            | 1.8 |     | 2.1 |     | 2.0 |     | 3.0 |      | ns |

| Table 32. EPM7128S Internal Timing Parameters     Note (1) |                                   |                |               |       |     |      |     |      |     |      |    |
|------------------------------------------------------------|-----------------------------------|----------------|---------------|-------|-----|------|-----|------|-----|------|----|
| Symbol                                                     | Parameter                         | Conditions     | Speed Grade U |       |     |      |     |      |     |      |    |
|                                                            |                                   |                | -             | -6 -7 |     | 7    | -10 |      | -15 |      | 1  |
|                                                            |                                   |                | Min           | Max   | Min | Max  | Min | Max  | Min | Max  | 1  |
| t <sub>IN</sub>                                            | Input pad and buffer delay        |                |               | 0.2   |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>IO</sub>                                            | I/O input pad and buffer delay    |                |               | 0.2   |     | 0.5  |     | 0.5  |     | 2.0  | ns |
| t <sub>FIN</sub>                                           | Fast input delay                  |                |               | 2.6   |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>SEXP</sub>                                          | Shared expander delay             |                |               | 3.7   |     | 4.0  |     | 5.0  |     | 8.0  | ns |
| t <sub>PEXP</sub>                                          | Parallel expander delay           |                |               | 1.1   |     | 0.8  |     | 0.8  |     | 1.0  | ns |
| t <sub>LAD</sub>                                           | Logic array delay                 |                |               | 3.0   |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>LAC</sub>                                           | Logic control array delay         |                |               | 3.0   |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>IOE</sub>                                           | Internal output enable delay      |                |               | 0.7   |     | 2.0  |     | 2.0  |     | 3.0  | ns |
| t <sub>OD1</sub>                                           | Output buffer and pad delay       | C1 = 35 pF     |               | 0.4   |     | 2.0  |     | 1.5  |     | 4.0  | ns |
| t <sub>OD2</sub>                                           | Output buffer and pad delay       | C1 = 35 pF (6) |               | 0.9   |     | 2.5  |     | 2.0  |     | 5.0  | ns |
| t <sub>OD3</sub>                                           | Output buffer and pad delay       | C1 = 35 pF     |               | 5.4   |     | 7.0  |     | 5.5  |     | 8.0  | ns |
| t <sub>ZX1</sub>                                           | Output buffer enable delay        | C1 = 35 pF     |               | 4.0   |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>ZX2</sub>                                           | Output buffer enable delay        | C1 = 35 pF (6) |               | 4.5   |     | 4.5  |     | 5.5  |     | 7.0  | ns |
| t <sub>ZX3</sub>                                           | Output buffer enable delay        | C1 = 35 pF     |               | 9.0   |     | 9.0  |     | 9.0  |     | 10.0 | ns |
| t <sub>XZ</sub>                                            | Output buffer disable delay       | C1 = 5 pF      |               | 4.0   |     | 4.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>SU</sub>                                            | Register setup time               |                | 1.0           |       | 3.0 |      | 2.0 |      | 4.0 |      | ns |
| t <sub>H</sub>                                             | Register hold time                |                | 1.7           |       | 2.0 |      | 5.0 |      | 4.0 |      | ns |
| t <sub>FSU</sub>                                           | Register setup time of fast input |                | 1.9           |       | 3.0 |      | 3.0 |      | 2.0 |      | ns |
| t <sub>FH</sub>                                            | Register hold time of fast input  |                | 0.6           |       | 0.5 |      | 0.5 |      | 1.0 |      | ns |
| t <sub>RD</sub>                                            | Register delay                    |                |               | 1.4   |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>COMB</sub>                                          | Combinatorial delay               |                |               | 1.0   |     | 1.0  |     | 2.0  |     | 1.0  | ns |
| t <sub>IC</sub>                                            | Array clock delay                 |                |               | 3.1   |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>EN</sub>                                            | Register enable time              |                |               | 3.0   |     | 3.0  |     | 5.0  |     | 6.0  | ns |
| t <sub>GLOB</sub>                                          | Global control delay              |                |               | 2.0   |     | 1.0  |     | 1.0  |     | 1.0  | ns |
| t <sub>PRE</sub>                                           | Register preset time              |                |               | 2.4   |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>CLR</sub>                                           | Register clear time               |                |               | 2.4   |     | 2.0  |     | 3.0  |     | 4.0  | ns |
| t <sub>PIA</sub>                                           | PIA delay                         | (7)            |               | 1.4   |     | 1.0  |     | 1.0  |     | 2.0  | ns |
| t <sub>LPA</sub>                                           | Low-power adder                   | (8)            |               | 11.0  |     | 10.0 |     | 11.0 |     | 13.0 | ns |

#### Notes to tables:

- (1) These values are specified under the recommended operating conditions shown in Table 14. See Figure 13 for more information on switching waveforms.
- (2) This minimum pulse width for preset and clear applies for both global clear and array controls. The t<sub>LPA</sub> parameter must be added to this minimum width if the clear or reset signal incorporates the t<sub>LAD</sub> parameter into the signal path.
- (3) This parameter is a guideline that is sample-tested only and is based on extensive device characterization. This parameter applies for both global and array clocking.
- (4) These parameters are measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (5) The  $f_{MAX}$  values represent the highest frequency for pipelined data.
- (6) Operating conditions:  $V_{CCIO} = 3.3 \text{ V} \pm 10\%$  for commercial and industrial use.
- (7) For EPM7064S-5, EPM7064S-6, EPM7128S-6, EPM7160S-6, EPM7160S-7, EPM7192S-7, and EPM7256S-7 devices, these values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (8) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{EN}$ ,  $t_{SEXP}$ ,  $t_{ACL}$ , and  $t_{CPPW}$  parameters for macrocells running in the low-power mode.

### Tables 33 and 34 show the EPM7160S AC operating conditions.

| Table 33. EPM7160S External Timing Parameters (Part 1 of 2)Note (1) |                                             |                |             |     |       |     |       |      |      |      |     |
|---------------------------------------------------------------------|---------------------------------------------|----------------|-------------|-----|-------|-----|-------|------|------|------|-----|
| Symbol                                                              | Parameter                                   | Conditions     | Speed Grade |     |       |     |       |      |      |      |     |
|                                                                     |                                             |                | -6 -7       |     | -10   |     | -15   |      |      |      |     |
|                                                                     |                                             |                | Min         | Max | Min   | Max | Min   | Max  | Min  | Max  |     |
| t <sub>PD1</sub>                                                    | Input to non-registered output              | C1 = 35 pF     |             | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |
| t <sub>PD2</sub>                                                    | I/O input to non-registered<br>output       | C1 = 35 pF     |             | 6.0 |       | 7.5 |       | 10.0 |      | 15.0 | ns  |
| t <sub>SU</sub>                                                     | Global clock setup time                     |                | 3.4         |     | 4.2   |     | 7.0   |      | 11.0 |      | ns  |
| t <sub>H</sub>                                                      | Global clock hold time                      |                | 0.0         |     | 0.0   |     | 0.0   |      | 0.0  |      | ns  |
| t <sub>FSU</sub>                                                    | Global clock setup time of fast<br>input    |                | 2.5         |     | 3.0   |     | 3.0   |      | 3.0  |      | ns  |
| t <sub>FH</sub>                                                     | Global clock hold time of fast input        |                | 0.0         |     | 0.0   |     | 0.5   |      | 0.0  |      | ns  |
| t <sub>CO1</sub>                                                    | Global clock to output delay                | C1 = 35 pF     |             | 3.9 |       | 4.8 |       | 5    |      | 8    | ns  |
| t <sub>CH</sub>                                                     | Global clock high time                      |                | 3.0         |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |
| t <sub>CL</sub>                                                     | Global clock low time                       |                | 3.0         |     | 3.0   |     | 4.0   |      | 5.0  |      | ns  |
| t <sub>ASU</sub>                                                    | Array clock setup time                      |                | 0.9         |     | 1.1   |     | 2.0   |      | 4.0  |      | ns  |
| t <sub>AH</sub>                                                     | Array clock hold time                       |                | 1.7         |     | 2.1   |     | 3.0   |      | 4.0  |      | ns  |
| t <sub>ACO1</sub>                                                   | Array clock to output delay                 | C1 = 35 pF     |             | 6.4 |       | 7.9 |       | 10.0 |      | 15.0 | ns  |
| t <sub>ACH</sub>                                                    | Array clock high time                       |                | 3.0         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>ACL</sub>                                                    | Array clock low time                        |                | 3.0         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>CPPW</sub>                                                   | Minimum pulse width for clear<br>and preset | (2)            | 2.5         |     | 3.0   |     | 4.0   |      | 6.0  |      | ns  |
| t <sub>ODH</sub>                                                    | Output data hold time after<br>clock        | C1 = 35 pF (3) | 1.0         |     | 1.0   |     | 1.0   |      | 1.0  |      | ns  |
| t <sub>CNT</sub>                                                    | Minimum global clock period                 |                |             | 6.7 |       | 8.2 |       | 10.0 |      | 13.0 | ns  |
| f <sub>CNT</sub>                                                    | Maximum internal global clock<br>frequency  | (4)            | 149.3       |     | 122.0 |     | 100.0 |      | 76.9 |      | MHz |

**Altera Corporation** 

| Table 38. EPM7256S Internal Timing Parameters       Note (1) |                                   |                |             |      |     |      |     |      |      |  |
|--------------------------------------------------------------|-----------------------------------|----------------|-------------|------|-----|------|-----|------|------|--|
| Symbol                                                       | Parameter                         | Conditions     | Speed Grade |      |     |      |     |      | Unit |  |
|                                                              |                                   |                | -7          |      | -10 |      | -15 |      |      |  |
|                                                              |                                   |                | Min         | Max  | Min | Max  | Min | Max  |      |  |
| t <sub>IN</sub>                                              | Input pad and buffer delay        |                |             | 0.3  |     | 0.5  |     | 2.0  | ns   |  |
| t <sub>IO</sub>                                              | I/O input pad and buffer delay    |                |             | 0.3  |     | 0.5  |     | 2.0  | ns   |  |
| t <sub>FIN</sub>                                             | Fast input delay                  |                |             | 3.4  |     | 1.0  |     | 2.0  | ns   |  |
| t <sub>SEXP</sub>                                            | Shared expander delay             |                |             | 3.9  |     | 5.0  |     | 8.0  | ns   |  |
| t <sub>PEXP</sub>                                            | Parallel expander delay           |                |             | 1.1  |     | 0.8  |     | 1.0  | ns   |  |
| t <sub>LAD</sub>                                             | Logic array delay                 |                |             | 2.6  |     | 5.0  |     | 6.0  | ns   |  |
| t <sub>LAC</sub>                                             | Logic control array delay         |                |             | 2.6  |     | 5.0  |     | 6.0  | ns   |  |
| t <sub>IOE</sub>                                             | Internal output enable delay      |                |             | 0.8  |     | 2.0  |     | 3.0  | ns   |  |
| t <sub>OD1</sub>                                             | Output buffer and pad delay       | C1 = 35 pF     |             | 0.5  |     | 1.5  |     | 4.0  | ns   |  |
| t <sub>OD2</sub>                                             | Output buffer and pad delay       | C1 = 35 pF (6) |             | 1.0  |     | 2.0  |     | 5.0  | ns   |  |
| t <sub>OD3</sub>                                             | Output buffer and pad delay       | C1 = 35 pF     |             | 5.5  |     | 5.5  |     | 8.0  | ns   |  |
| t <sub>ZX1</sub>                                             | Output buffer enable delay        | C1 = 35 pF     |             | 4.0  |     | 5.0  |     | 6.0  | ns   |  |
| t <sub>ZX2</sub>                                             | Output buffer enable delay        | C1 = 35 pF (6) |             | 4.5  |     | 5.5  |     | 7.0  | ns   |  |
| t <sub>ZX3</sub>                                             | Output buffer enable delay        | C1 = 35 pF     |             | 9.0  |     | 9.0  |     | 10.0 | ns   |  |
| t <sub>XZ</sub>                                              | Output buffer disable delay       | C1 = 5 pF      |             | 4.0  |     | 5.0  |     | 6.0  | ns   |  |
| t <sub>SU</sub>                                              | Register setup time               |                | 1.1         |      | 2.0 |      | 4.0 |      | ns   |  |
| t <sub>H</sub>                                               | Register hold time                |                | 1.6         |      | 3.0 |      | 4.0 |      | ns   |  |
| t <sub>FSU</sub>                                             | Register setup time of fast input |                | 2.4         |      | 3.0 |      | 2.0 |      | ns   |  |
| t <sub>FH</sub>                                              | Register hold time of fast input  |                | 0.6         |      | 0.5 |      | 1.0 |      | ns   |  |
| t <sub>RD</sub>                                              | Register delay                    |                |             | 1.1  |     | 2.0  |     | 1.0  | ns   |  |
| t <sub>COMB</sub>                                            | Combinatorial delay               |                |             | 1.1  |     | 2.0  |     | 1.0  | ns   |  |
| t <sub>IC</sub>                                              | Array clock delay                 |                |             | 2.9  |     | 5.0  |     | 6.0  | ns   |  |
| t <sub>EN</sub>                                              | Register enable time              |                |             | 2.6  |     | 5.0  |     | 6.0  | ns   |  |
| t <sub>GLOB</sub>                                            | Global control delay              |                |             | 2.8  |     | 1.0  |     | 1.0  | ns   |  |
| t <sub>PRE</sub>                                             | Register preset time              |                |             | 2.7  |     | 3.0  |     | 4.0  | ns   |  |
| t <sub>CLR</sub>                                             | Register clear time               |                |             | 2.7  |     | 3.0  |     | 4.0  | ns   |  |
| t <sub>PIA</sub>                                             | PIA delay                         | (7)            |             | 3.0  |     | 1.0  |     | 2.0  | ns   |  |
| t <sub>LPA</sub>                                             | Low-power adder                   | (8)            |             | 10.0 |     | 11.0 |     | 13.0 | ns   |  |

### Figure 18. 84-Pin Package Pin-Out Diagram

Package outline not drawn to scale.



84-Pin PLCC

Notes:

- (1) Pins 6, 39, 46, and 79 are no-connect (N.C.) pins on EPM7096, EPM7160E, and EPM7160S devices.
- (2) The pin functions shown in parenthesis are only available in MAX 7000E and MAX 7000S devices.
- (3) JTAG ports are available in MAX 7000S devices only.

# Revision History

The information contained in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7 supersedes information published in previous versions. The following changes were made in the *MAX 7000 Programmable Logic Device Family Data Sheet* version 6.7:

# Version 6.7

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.7:

Reference to AN 88: Using the Jam Language for ISP & ICR via an Embedded Processor has been replaced by AN 122: Using Jam STAPL for ISP & ICR via an Embedded Processor.

# Version 6.6

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.6:

- Added Tables 6 through 8.
- Added "Programming Sequence" section on page 17 and "Programming Times" section on page 18.

# Version 6.5

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.5:

Updated text on page 16.

# Version 6.4

The following changes were made in the *MAX* 7000 Programmable Logic Device Family Data Sheet version 6.4:

Added Note (5) on page 28.

# Version 6.3

The following changes were made in the *MAX* 7000 *Programmable Logic Device Family Data Sheet* version 6.3:

 Updated the "Open-Drain Output Option (MAX 7000S Devices Only)" section on page 20.